162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2018, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/module.h> 862306a36Sopenharmony_ci#include <linux/platform_device.h> 962306a36Sopenharmony_ci#include <linux/regmap.h> 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,camcc-sdm845.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include "common.h" 1462306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1562306a36Sopenharmony_ci#include "clk-branch.h" 1662306a36Sopenharmony_ci#include "clk-rcg.h" 1762306a36Sopenharmony_ci#include "clk-regmap.h" 1862306a36Sopenharmony_ci#include "gdsc.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cienum { 2162306a36Sopenharmony_ci P_BI_TCXO, 2262306a36Sopenharmony_ci P_CAM_CC_PLL0_OUT_EVEN, 2362306a36Sopenharmony_ci P_CAM_CC_PLL1_OUT_EVEN, 2462306a36Sopenharmony_ci P_CAM_CC_PLL2_OUT_EVEN, 2562306a36Sopenharmony_ci P_CAM_CC_PLL3_OUT_EVEN, 2662306a36Sopenharmony_ci}; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll0 = { 2962306a36Sopenharmony_ci .offset = 0x0, 3062306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 3162306a36Sopenharmony_ci .clkr = { 3262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 3362306a36Sopenharmony_ci .name = "cam_cc_pll0", 3462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 3562306a36Sopenharmony_ci .fw_name = "bi_tcxo", .name = "bi_tcxo", 3662306a36Sopenharmony_ci }, 3762306a36Sopenharmony_ci .num_parents = 1, 3862306a36Sopenharmony_ci .ops = &clk_alpha_pll_fabia_ops, 3962306a36Sopenharmony_ci }, 4062306a36Sopenharmony_ci }, 4162306a36Sopenharmony_ci}; 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_fabia_even[] = { 4462306a36Sopenharmony_ci { 0x0, 1 }, 4562306a36Sopenharmony_ci { 0x1, 2 }, 4662306a36Sopenharmony_ci { } 4762306a36Sopenharmony_ci}; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = { 5062306a36Sopenharmony_ci .offset = 0x0, 5162306a36Sopenharmony_ci .post_div_shift = 8, 5262306a36Sopenharmony_ci .post_div_table = post_div_table_fabia_even, 5362306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_fabia_even), 5462306a36Sopenharmony_ci .width = 4, 5562306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 5662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 5762306a36Sopenharmony_ci .name = "cam_cc_pll0_out_even", 5862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 5962306a36Sopenharmony_ci &cam_cc_pll0.clkr.hw, 6062306a36Sopenharmony_ci }, 6162306a36Sopenharmony_ci .num_parents = 1, 6262306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 6362306a36Sopenharmony_ci }, 6462306a36Sopenharmony_ci}; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll1 = { 6762306a36Sopenharmony_ci .offset = 0x1000, 6862306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 6962306a36Sopenharmony_ci .clkr = { 7062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7162306a36Sopenharmony_ci .name = "cam_cc_pll1", 7262306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 7362306a36Sopenharmony_ci .fw_name = "bi_tcxo", .name = "bi_tcxo", 7462306a36Sopenharmony_ci }, 7562306a36Sopenharmony_ci .num_parents = 1, 7662306a36Sopenharmony_ci .ops = &clk_alpha_pll_fabia_ops, 7762306a36Sopenharmony_ci }, 7862306a36Sopenharmony_ci }, 7962306a36Sopenharmony_ci}; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = { 8262306a36Sopenharmony_ci .offset = 0x1000, 8362306a36Sopenharmony_ci .post_div_shift = 8, 8462306a36Sopenharmony_ci .post_div_table = post_div_table_fabia_even, 8562306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_fabia_even), 8662306a36Sopenharmony_ci .width = 4, 8762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 8862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8962306a36Sopenharmony_ci .name = "cam_cc_pll1_out_even", 9062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 9162306a36Sopenharmony_ci &cam_cc_pll1.clkr.hw, 9262306a36Sopenharmony_ci }, 9362306a36Sopenharmony_ci .num_parents = 1, 9462306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 9562306a36Sopenharmony_ci }, 9662306a36Sopenharmony_ci}; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll2 = { 9962306a36Sopenharmony_ci .offset = 0x2000, 10062306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 10162306a36Sopenharmony_ci .clkr = { 10262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10362306a36Sopenharmony_ci .name = "cam_cc_pll2", 10462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 10562306a36Sopenharmony_ci .fw_name = "bi_tcxo", .name = "bi_tcxo", 10662306a36Sopenharmony_ci }, 10762306a36Sopenharmony_ci .num_parents = 1, 10862306a36Sopenharmony_ci .ops = &clk_alpha_pll_fabia_ops, 10962306a36Sopenharmony_ci }, 11062306a36Sopenharmony_ci }, 11162306a36Sopenharmony_ci}; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll2_out_even = { 11462306a36Sopenharmony_ci .offset = 0x2000, 11562306a36Sopenharmony_ci .post_div_shift = 8, 11662306a36Sopenharmony_ci .post_div_table = post_div_table_fabia_even, 11762306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_fabia_even), 11862306a36Sopenharmony_ci .width = 4, 11962306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 12062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 12162306a36Sopenharmony_ci .name = "cam_cc_pll2_out_even", 12262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 12362306a36Sopenharmony_ci &cam_cc_pll2.clkr.hw, 12462306a36Sopenharmony_ci }, 12562306a36Sopenharmony_ci .num_parents = 1, 12662306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 12762306a36Sopenharmony_ci }, 12862306a36Sopenharmony_ci}; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll3 = { 13162306a36Sopenharmony_ci .offset = 0x3000, 13262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 13362306a36Sopenharmony_ci .clkr = { 13462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13562306a36Sopenharmony_ci .name = "cam_cc_pll3", 13662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 13762306a36Sopenharmony_ci .fw_name = "bi_tcxo", .name = "bi_tcxo", 13862306a36Sopenharmony_ci }, 13962306a36Sopenharmony_ci .num_parents = 1, 14062306a36Sopenharmony_ci .ops = &clk_alpha_pll_fabia_ops, 14162306a36Sopenharmony_ci }, 14262306a36Sopenharmony_ci }, 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = { 14662306a36Sopenharmony_ci .offset = 0x3000, 14762306a36Sopenharmony_ci .post_div_shift = 8, 14862306a36Sopenharmony_ci .post_div_table = post_div_table_fabia_even, 14962306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_fabia_even), 15062306a36Sopenharmony_ci .width = 4, 15162306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 15262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 15362306a36Sopenharmony_ci .name = "cam_cc_pll3_out_even", 15462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 15562306a36Sopenharmony_ci &cam_cc_pll3.clkr.hw, 15662306a36Sopenharmony_ci }, 15762306a36Sopenharmony_ci .num_parents = 1, 15862306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 15962306a36Sopenharmony_ci }, 16062306a36Sopenharmony_ci}; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_0[] = { 16362306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 16462306a36Sopenharmony_ci { P_CAM_CC_PLL2_OUT_EVEN, 1 }, 16562306a36Sopenharmony_ci { P_CAM_CC_PLL1_OUT_EVEN, 2 }, 16662306a36Sopenharmony_ci { P_CAM_CC_PLL3_OUT_EVEN, 5 }, 16762306a36Sopenharmony_ci { P_CAM_CC_PLL0_OUT_EVEN, 6 }, 16862306a36Sopenharmony_ci}; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_0[] = { 17162306a36Sopenharmony_ci { .fw_name = "bi_tcxo", .name = "bi_tcxo" }, 17262306a36Sopenharmony_ci { .hw = &cam_cc_pll2_out_even.clkr.hw }, 17362306a36Sopenharmony_ci { .hw = &cam_cc_pll1_out_even.clkr.hw }, 17462306a36Sopenharmony_ci { .hw = &cam_cc_pll3_out_even.clkr.hw }, 17562306a36Sopenharmony_ci { .hw = &cam_cc_pll0_out_even.clkr.hw }, 17662306a36Sopenharmony_ci}; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = { 17962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 18062306a36Sopenharmony_ci F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0), 18162306a36Sopenharmony_ci F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0), 18262306a36Sopenharmony_ci F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0), 18362306a36Sopenharmony_ci F(480000000, P_CAM_CC_PLL2_OUT_EVEN, 1, 0, 0), 18462306a36Sopenharmony_ci F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0), 18562306a36Sopenharmony_ci { } 18662306a36Sopenharmony_ci}; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci/* 18962306a36Sopenharmony_ci * As per HW design, some of the CAMCC RCGs needs to 19062306a36Sopenharmony_ci * move to XO clock during their clock disable so using 19162306a36Sopenharmony_ci * clk_rcg2_shared_ops for such RCGs. This is required 19262306a36Sopenharmony_ci * to power down the camera memories gracefully. 19362306a36Sopenharmony_ci * Also, use CLK_SET_RATE_PARENT flag for the RCGs which 19462306a36Sopenharmony_ci * have CAM_CC_PLL2_OUT_EVEN PLL as parent in frequency 19562306a36Sopenharmony_ci * table and requires reconfiguration of the PLL frequency. 19662306a36Sopenharmony_ci */ 19762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_bps_clk_src = { 19862306a36Sopenharmony_ci .cmd_rcgr = 0x600c, 19962306a36Sopenharmony_ci .mnd_width = 0, 20062306a36Sopenharmony_ci .hid_width = 5, 20162306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 20262306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_bps_clk_src, 20362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 20462306a36Sopenharmony_ci .name = "cam_cc_bps_clk_src", 20562306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 20662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 20762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20862306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 20962306a36Sopenharmony_ci }, 21062306a36Sopenharmony_ci}; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_cci_clk_src[] = { 21362306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 21462306a36Sopenharmony_ci F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0), 21562306a36Sopenharmony_ci F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0), 21662306a36Sopenharmony_ci F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0), 21762306a36Sopenharmony_ci { } 21862306a36Sopenharmony_ci}; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_cci_clk_src = { 22162306a36Sopenharmony_ci .cmd_rcgr = 0xb0d8, 22262306a36Sopenharmony_ci .mnd_width = 8, 22362306a36Sopenharmony_ci .hid_width = 5, 22462306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 22562306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_cci_clk_src, 22662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 22762306a36Sopenharmony_ci .name = "cam_cc_cci_clk_src", 22862306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 22962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 23062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 23162306a36Sopenharmony_ci }, 23262306a36Sopenharmony_ci}; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = { 23562306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 23662306a36Sopenharmony_ci F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0), 23762306a36Sopenharmony_ci { } 23862306a36Sopenharmony_ci}; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_cphy_rx_clk_src = { 24162306a36Sopenharmony_ci .cmd_rcgr = 0x9060, 24262306a36Sopenharmony_ci .mnd_width = 0, 24362306a36Sopenharmony_ci .hid_width = 5, 24462306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 24562306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src, 24662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 24762306a36Sopenharmony_ci .name = "cam_cc_cphy_rx_clk_src", 24862306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 24962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 25062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 25162306a36Sopenharmony_ci }, 25262306a36Sopenharmony_ci}; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = { 25562306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 25662306a36Sopenharmony_ci F(240000000, P_CAM_CC_PLL2_OUT_EVEN, 2, 0, 0), 25762306a36Sopenharmony_ci F(269333333, P_CAM_CC_PLL1_OUT_EVEN, 3, 0, 0), 25862306a36Sopenharmony_ci { } 25962306a36Sopenharmony_ci}; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi0phytimer_clk_src = { 26262306a36Sopenharmony_ci .cmd_rcgr = 0x5004, 26362306a36Sopenharmony_ci .mnd_width = 0, 26462306a36Sopenharmony_ci .hid_width = 5, 26562306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 26662306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src, 26762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 26862306a36Sopenharmony_ci .name = "cam_cc_csi0phytimer_clk_src", 26962306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 27062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 27162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 27262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 27362306a36Sopenharmony_ci }, 27462306a36Sopenharmony_ci}; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi1phytimer_clk_src = { 27762306a36Sopenharmony_ci .cmd_rcgr = 0x5028, 27862306a36Sopenharmony_ci .mnd_width = 0, 27962306a36Sopenharmony_ci .hid_width = 5, 28062306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 28162306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src, 28262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 28362306a36Sopenharmony_ci .name = "cam_cc_csi1phytimer_clk_src", 28462306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 28562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 28662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 28762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 28862306a36Sopenharmony_ci }, 28962306a36Sopenharmony_ci}; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi2phytimer_clk_src = { 29262306a36Sopenharmony_ci .cmd_rcgr = 0x504c, 29362306a36Sopenharmony_ci .mnd_width = 0, 29462306a36Sopenharmony_ci .hid_width = 5, 29562306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 29662306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src, 29762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 29862306a36Sopenharmony_ci .name = "cam_cc_csi2phytimer_clk_src", 29962306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 30062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 30162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 30262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 30362306a36Sopenharmony_ci }, 30462306a36Sopenharmony_ci}; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi3phytimer_clk_src = { 30762306a36Sopenharmony_ci .cmd_rcgr = 0x5070, 30862306a36Sopenharmony_ci .mnd_width = 0, 30962306a36Sopenharmony_ci .hid_width = 5, 31062306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 31162306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src, 31262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 31362306a36Sopenharmony_ci .name = "cam_cc_csi3phytimer_clk_src", 31462306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 31562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 31662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 31762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 31862306a36Sopenharmony_ci }, 31962306a36Sopenharmony_ci}; 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = { 32262306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 32362306a36Sopenharmony_ci F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0), 32462306a36Sopenharmony_ci F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0), 32562306a36Sopenharmony_ci F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0), 32662306a36Sopenharmony_ci F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0), 32762306a36Sopenharmony_ci F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0), 32862306a36Sopenharmony_ci { } 32962306a36Sopenharmony_ci}; 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_fast_ahb_clk_src = { 33262306a36Sopenharmony_ci .cmd_rcgr = 0x6038, 33362306a36Sopenharmony_ci .mnd_width = 0, 33462306a36Sopenharmony_ci .hid_width = 5, 33562306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 33662306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src, 33762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 33862306a36Sopenharmony_ci .name = "cam_cc_fast_ahb_clk_src", 33962306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 34062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 34162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 34262306a36Sopenharmony_ci }, 34362306a36Sopenharmony_ci}; 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_fd_core_clk_src[] = { 34662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 34762306a36Sopenharmony_ci F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0), 34862306a36Sopenharmony_ci F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0), 34962306a36Sopenharmony_ci F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0), 35062306a36Sopenharmony_ci F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0), 35162306a36Sopenharmony_ci { } 35262306a36Sopenharmony_ci}; 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_fd_core_clk_src = { 35562306a36Sopenharmony_ci .cmd_rcgr = 0xb0b0, 35662306a36Sopenharmony_ci .mnd_width = 0, 35762306a36Sopenharmony_ci .hid_width = 5, 35862306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 35962306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_fd_core_clk_src, 36062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 36162306a36Sopenharmony_ci .name = "cam_cc_fd_core_clk_src", 36262306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 36362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 36462306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 36562306a36Sopenharmony_ci }, 36662306a36Sopenharmony_ci}; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = { 36962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 37062306a36Sopenharmony_ci F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0), 37162306a36Sopenharmony_ci F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0), 37262306a36Sopenharmony_ci F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0), 37362306a36Sopenharmony_ci F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0), 37462306a36Sopenharmony_ci { } 37562306a36Sopenharmony_ci}; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_icp_clk_src = { 37862306a36Sopenharmony_ci .cmd_rcgr = 0xb088, 37962306a36Sopenharmony_ci .mnd_width = 0, 38062306a36Sopenharmony_ci .hid_width = 5, 38162306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 38262306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_icp_clk_src, 38362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 38462306a36Sopenharmony_ci .name = "cam_cc_icp_clk_src", 38562306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 38662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 38762306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 38862306a36Sopenharmony_ci }, 38962306a36Sopenharmony_ci}; 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = { 39262306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 39362306a36Sopenharmony_ci F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0), 39462306a36Sopenharmony_ci F(320000000, P_CAM_CC_PLL2_OUT_EVEN, 1.5, 0, 0), 39562306a36Sopenharmony_ci F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0), 39662306a36Sopenharmony_ci F(480000000, P_CAM_CC_PLL2_OUT_EVEN, 1, 0, 0), 39762306a36Sopenharmony_ci F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0), 39862306a36Sopenharmony_ci { } 39962306a36Sopenharmony_ci}; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_0_clk_src = { 40262306a36Sopenharmony_ci .cmd_rcgr = 0x900c, 40362306a36Sopenharmony_ci .mnd_width = 0, 40462306a36Sopenharmony_ci .hid_width = 5, 40562306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 40662306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_ife_0_clk_src, 40762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 40862306a36Sopenharmony_ci .name = "cam_cc_ife_0_clk_src", 40962306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 41062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 41162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 41262306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 41362306a36Sopenharmony_ci }, 41462306a36Sopenharmony_ci}; 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_0_csid_clk_src[] = { 41762306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 41862306a36Sopenharmony_ci F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0), 41962306a36Sopenharmony_ci F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0), 42062306a36Sopenharmony_ci F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0), 42162306a36Sopenharmony_ci { } 42262306a36Sopenharmony_ci}; 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_0_csid_clk_src = { 42562306a36Sopenharmony_ci .cmd_rcgr = 0x9038, 42662306a36Sopenharmony_ci .mnd_width = 0, 42762306a36Sopenharmony_ci .hid_width = 5, 42862306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 42962306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src, 43062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 43162306a36Sopenharmony_ci .name = "cam_cc_ife_0_csid_clk_src", 43262306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 43362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 43462306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 43562306a36Sopenharmony_ci }, 43662306a36Sopenharmony_ci}; 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_1_clk_src = { 43962306a36Sopenharmony_ci .cmd_rcgr = 0xa00c, 44062306a36Sopenharmony_ci .mnd_width = 0, 44162306a36Sopenharmony_ci .hid_width = 5, 44262306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 44362306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_ife_0_clk_src, 44462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 44562306a36Sopenharmony_ci .name = "cam_cc_ife_1_clk_src", 44662306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 44762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 44862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 44962306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 45062306a36Sopenharmony_ci }, 45162306a36Sopenharmony_ci}; 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_1_csid_clk_src = { 45462306a36Sopenharmony_ci .cmd_rcgr = 0xa030, 45562306a36Sopenharmony_ci .mnd_width = 0, 45662306a36Sopenharmony_ci .hid_width = 5, 45762306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 45862306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src, 45962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 46062306a36Sopenharmony_ci .name = "cam_cc_ife_1_csid_clk_src", 46162306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 46262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 46362306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 46462306a36Sopenharmony_ci }, 46562306a36Sopenharmony_ci}; 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_lite_clk_src = { 46862306a36Sopenharmony_ci .cmd_rcgr = 0xb004, 46962306a36Sopenharmony_ci .mnd_width = 0, 47062306a36Sopenharmony_ci .hid_width = 5, 47162306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 47262306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_ife_0_clk_src, 47362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 47462306a36Sopenharmony_ci .name = "cam_cc_ife_lite_clk_src", 47562306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 47662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 47762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 47862306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 47962306a36Sopenharmony_ci }, 48062306a36Sopenharmony_ci}; 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = { 48362306a36Sopenharmony_ci .cmd_rcgr = 0xb024, 48462306a36Sopenharmony_ci .mnd_width = 0, 48562306a36Sopenharmony_ci .hid_width = 5, 48662306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 48762306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src, 48862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 48962306a36Sopenharmony_ci .name = "cam_cc_ife_lite_csid_clk_src", 49062306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 49162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 49262306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 49362306a36Sopenharmony_ci }, 49462306a36Sopenharmony_ci}; 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ipe_0_clk_src[] = { 49762306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 49862306a36Sopenharmony_ci F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0), 49962306a36Sopenharmony_ci F(240000000, P_CAM_CC_PLL0_OUT_EVEN, 2.5, 0, 0), 50062306a36Sopenharmony_ci F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0), 50162306a36Sopenharmony_ci F(480000000, P_CAM_CC_PLL2_OUT_EVEN, 1, 0, 0), 50262306a36Sopenharmony_ci F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0), 50362306a36Sopenharmony_ci F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0), 50462306a36Sopenharmony_ci { } 50562306a36Sopenharmony_ci}; 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ipe_0_clk_src = { 50862306a36Sopenharmony_ci .cmd_rcgr = 0x700c, 50962306a36Sopenharmony_ci .mnd_width = 0, 51062306a36Sopenharmony_ci .hid_width = 5, 51162306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 51262306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_ipe_0_clk_src, 51362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 51462306a36Sopenharmony_ci .name = "cam_cc_ipe_0_clk_src", 51562306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 51662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 51762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 51862306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 51962306a36Sopenharmony_ci }, 52062306a36Sopenharmony_ci}; 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ipe_1_clk_src = { 52362306a36Sopenharmony_ci .cmd_rcgr = 0x800c, 52462306a36Sopenharmony_ci .mnd_width = 0, 52562306a36Sopenharmony_ci .hid_width = 5, 52662306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 52762306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_ipe_0_clk_src, 52862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 52962306a36Sopenharmony_ci .name = "cam_cc_ipe_1_clk_src", 53062306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 53162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 53262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 53362306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 53462306a36Sopenharmony_ci }, 53562306a36Sopenharmony_ci}; 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_jpeg_clk_src = { 53862306a36Sopenharmony_ci .cmd_rcgr = 0xb04c, 53962306a36Sopenharmony_ci .mnd_width = 0, 54062306a36Sopenharmony_ci .hid_width = 5, 54162306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 54262306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_bps_clk_src, 54362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 54462306a36Sopenharmony_ci .name = "cam_cc_jpeg_clk_src", 54562306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 54662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 54762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 54862306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 54962306a36Sopenharmony_ci }, 55062306a36Sopenharmony_ci}; 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_lrme_clk_src[] = { 55362306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 55462306a36Sopenharmony_ci F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0), 55562306a36Sopenharmony_ci F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0), 55662306a36Sopenharmony_ci F(269333333, P_CAM_CC_PLL1_OUT_EVEN, 3, 0, 0), 55762306a36Sopenharmony_ci F(320000000, P_CAM_CC_PLL2_OUT_EVEN, 1.5, 0, 0), 55862306a36Sopenharmony_ci F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0), 55962306a36Sopenharmony_ci { } 56062306a36Sopenharmony_ci}; 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_lrme_clk_src = { 56362306a36Sopenharmony_ci .cmd_rcgr = 0xb0f8, 56462306a36Sopenharmony_ci .mnd_width = 0, 56562306a36Sopenharmony_ci .hid_width = 5, 56662306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 56762306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_lrme_clk_src, 56862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 56962306a36Sopenharmony_ci .name = "cam_cc_lrme_clk_src", 57062306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 57162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 57262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 57362306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 57462306a36Sopenharmony_ci }, 57562306a36Sopenharmony_ci}; 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = { 57862306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 57962306a36Sopenharmony_ci F(24000000, P_CAM_CC_PLL2_OUT_EVEN, 10, 1, 2), 58062306a36Sopenharmony_ci F(33333333, P_CAM_CC_PLL0_OUT_EVEN, 2, 1, 9), 58162306a36Sopenharmony_ci F(34285714, P_CAM_CC_PLL2_OUT_EVEN, 14, 0, 0), 58262306a36Sopenharmony_ci { } 58362306a36Sopenharmony_ci}; 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk0_clk_src = { 58662306a36Sopenharmony_ci .cmd_rcgr = 0x4004, 58762306a36Sopenharmony_ci .mnd_width = 8, 58862306a36Sopenharmony_ci .hid_width = 5, 58962306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 59062306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_mclk0_clk_src, 59162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 59262306a36Sopenharmony_ci .name = "cam_cc_mclk0_clk_src", 59362306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 59462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 59562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 59662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 59762306a36Sopenharmony_ci }, 59862306a36Sopenharmony_ci}; 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk1_clk_src = { 60162306a36Sopenharmony_ci .cmd_rcgr = 0x4024, 60262306a36Sopenharmony_ci .mnd_width = 8, 60362306a36Sopenharmony_ci .hid_width = 5, 60462306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 60562306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_mclk0_clk_src, 60662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 60762306a36Sopenharmony_ci .name = "cam_cc_mclk1_clk_src", 60862306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 60962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 61062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 61162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 61262306a36Sopenharmony_ci }, 61362306a36Sopenharmony_ci}; 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk2_clk_src = { 61662306a36Sopenharmony_ci .cmd_rcgr = 0x4044, 61762306a36Sopenharmony_ci .mnd_width = 8, 61862306a36Sopenharmony_ci .hid_width = 5, 61962306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 62062306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_mclk0_clk_src, 62162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 62262306a36Sopenharmony_ci .name = "cam_cc_mclk2_clk_src", 62362306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 62462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 62562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 62662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 62762306a36Sopenharmony_ci }, 62862306a36Sopenharmony_ci}; 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk3_clk_src = { 63162306a36Sopenharmony_ci .cmd_rcgr = 0x4064, 63262306a36Sopenharmony_ci .mnd_width = 8, 63362306a36Sopenharmony_ci .hid_width = 5, 63462306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 63562306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_mclk0_clk_src, 63662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 63762306a36Sopenharmony_ci .name = "cam_cc_mclk3_clk_src", 63862306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 63962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 64062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 64162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 64262306a36Sopenharmony_ci }, 64362306a36Sopenharmony_ci}; 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = { 64662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 64762306a36Sopenharmony_ci F(60000000, P_CAM_CC_PLL0_OUT_EVEN, 10, 0, 0), 64862306a36Sopenharmony_ci F(66666667, P_CAM_CC_PLL0_OUT_EVEN, 9, 0, 0), 64962306a36Sopenharmony_ci F(73846154, P_CAM_CC_PLL2_OUT_EVEN, 6.5, 0, 0), 65062306a36Sopenharmony_ci F(80000000, P_CAM_CC_PLL2_OUT_EVEN, 6, 0, 0), 65162306a36Sopenharmony_ci { } 65262306a36Sopenharmony_ci}; 65362306a36Sopenharmony_ci 65462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_slow_ahb_clk_src = { 65562306a36Sopenharmony_ci .cmd_rcgr = 0x6054, 65662306a36Sopenharmony_ci .mnd_width = 0, 65762306a36Sopenharmony_ci .hid_width = 5, 65862306a36Sopenharmony_ci .parent_map = cam_cc_parent_map_0, 65962306a36Sopenharmony_ci .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src, 66062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 66162306a36Sopenharmony_ci .name = "cam_cc_slow_ahb_clk_src", 66262306a36Sopenharmony_ci .parent_data = cam_cc_parent_data_0, 66362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cam_cc_parent_data_0), 66462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 66562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 66662306a36Sopenharmony_ci }, 66762306a36Sopenharmony_ci}; 66862306a36Sopenharmony_ci 66962306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_ahb_clk = { 67062306a36Sopenharmony_ci .halt_reg = 0x606c, 67162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 67262306a36Sopenharmony_ci .clkr = { 67362306a36Sopenharmony_ci .enable_reg = 0x606c, 67462306a36Sopenharmony_ci .enable_mask = BIT(0), 67562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 67662306a36Sopenharmony_ci .name = "cam_cc_bps_ahb_clk", 67762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 67862306a36Sopenharmony_ci &cam_cc_slow_ahb_clk_src.clkr.hw, 67962306a36Sopenharmony_ci }, 68062306a36Sopenharmony_ci .num_parents = 1, 68162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 68262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 68362306a36Sopenharmony_ci }, 68462306a36Sopenharmony_ci }, 68562306a36Sopenharmony_ci}; 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_areg_clk = { 68862306a36Sopenharmony_ci .halt_reg = 0x6050, 68962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 69062306a36Sopenharmony_ci .clkr = { 69162306a36Sopenharmony_ci .enable_reg = 0x6050, 69262306a36Sopenharmony_ci .enable_mask = BIT(0), 69362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 69462306a36Sopenharmony_ci .name = "cam_cc_bps_areg_clk", 69562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 69662306a36Sopenharmony_ci &cam_cc_fast_ahb_clk_src.clkr.hw, 69762306a36Sopenharmony_ci }, 69862306a36Sopenharmony_ci .num_parents = 1, 69962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 70062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 70162306a36Sopenharmony_ci }, 70262306a36Sopenharmony_ci }, 70362306a36Sopenharmony_ci}; 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_axi_clk = { 70662306a36Sopenharmony_ci .halt_reg = 0x6034, 70762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 70862306a36Sopenharmony_ci .clkr = { 70962306a36Sopenharmony_ci .enable_reg = 0x6034, 71062306a36Sopenharmony_ci .enable_mask = BIT(0), 71162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 71262306a36Sopenharmony_ci .name = "cam_cc_bps_axi_clk", 71362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 71462306a36Sopenharmony_ci }, 71562306a36Sopenharmony_ci }, 71662306a36Sopenharmony_ci}; 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_clk = { 71962306a36Sopenharmony_ci .halt_reg = 0x6024, 72062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 72162306a36Sopenharmony_ci .clkr = { 72262306a36Sopenharmony_ci .enable_reg = 0x6024, 72362306a36Sopenharmony_ci .enable_mask = BIT(0), 72462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 72562306a36Sopenharmony_ci .name = "cam_cc_bps_clk", 72662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 72762306a36Sopenharmony_ci &cam_cc_bps_clk_src.clkr.hw, 72862306a36Sopenharmony_ci }, 72962306a36Sopenharmony_ci .num_parents = 1, 73062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 73162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 73262306a36Sopenharmony_ci }, 73362306a36Sopenharmony_ci }, 73462306a36Sopenharmony_ci}; 73562306a36Sopenharmony_ci 73662306a36Sopenharmony_cistatic struct clk_branch cam_cc_camnoc_atb_clk = { 73762306a36Sopenharmony_ci .halt_reg = 0xb12c, 73862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 73962306a36Sopenharmony_ci .clkr = { 74062306a36Sopenharmony_ci .enable_reg = 0xb12c, 74162306a36Sopenharmony_ci .enable_mask = BIT(0), 74262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 74362306a36Sopenharmony_ci .name = "cam_cc_camnoc_atb_clk", 74462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 74562306a36Sopenharmony_ci }, 74662306a36Sopenharmony_ci }, 74762306a36Sopenharmony_ci}; 74862306a36Sopenharmony_ci 74962306a36Sopenharmony_cistatic struct clk_branch cam_cc_camnoc_axi_clk = { 75062306a36Sopenharmony_ci .halt_reg = 0xb124, 75162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 75262306a36Sopenharmony_ci .clkr = { 75362306a36Sopenharmony_ci .enable_reg = 0xb124, 75462306a36Sopenharmony_ci .enable_mask = BIT(0), 75562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 75662306a36Sopenharmony_ci .name = "cam_cc_camnoc_axi_clk", 75762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 75862306a36Sopenharmony_ci }, 75962306a36Sopenharmony_ci }, 76062306a36Sopenharmony_ci}; 76162306a36Sopenharmony_ci 76262306a36Sopenharmony_cistatic struct clk_branch cam_cc_cci_clk = { 76362306a36Sopenharmony_ci .halt_reg = 0xb0f0, 76462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 76562306a36Sopenharmony_ci .clkr = { 76662306a36Sopenharmony_ci .enable_reg = 0xb0f0, 76762306a36Sopenharmony_ci .enable_mask = BIT(0), 76862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 76962306a36Sopenharmony_ci .name = "cam_cc_cci_clk", 77062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 77162306a36Sopenharmony_ci &cam_cc_cci_clk_src.clkr.hw, 77262306a36Sopenharmony_ci }, 77362306a36Sopenharmony_ci .num_parents = 1, 77462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 77562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 77662306a36Sopenharmony_ci }, 77762306a36Sopenharmony_ci }, 77862306a36Sopenharmony_ci}; 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_cistatic struct clk_branch cam_cc_cpas_ahb_clk = { 78162306a36Sopenharmony_ci .halt_reg = 0xb11c, 78262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 78362306a36Sopenharmony_ci .clkr = { 78462306a36Sopenharmony_ci .enable_reg = 0xb11c, 78562306a36Sopenharmony_ci .enable_mask = BIT(0), 78662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 78762306a36Sopenharmony_ci .name = "cam_cc_cpas_ahb_clk", 78862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 78962306a36Sopenharmony_ci &cam_cc_slow_ahb_clk_src.clkr.hw, 79062306a36Sopenharmony_ci }, 79162306a36Sopenharmony_ci .num_parents = 1, 79262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 79362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 79462306a36Sopenharmony_ci }, 79562306a36Sopenharmony_ci }, 79662306a36Sopenharmony_ci}; 79762306a36Sopenharmony_ci 79862306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi0phytimer_clk = { 79962306a36Sopenharmony_ci .halt_reg = 0x501c, 80062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 80162306a36Sopenharmony_ci .clkr = { 80262306a36Sopenharmony_ci .enable_reg = 0x501c, 80362306a36Sopenharmony_ci .enable_mask = BIT(0), 80462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 80562306a36Sopenharmony_ci .name = "cam_cc_csi0phytimer_clk", 80662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 80762306a36Sopenharmony_ci &cam_cc_csi0phytimer_clk_src.clkr.hw, 80862306a36Sopenharmony_ci }, 80962306a36Sopenharmony_ci .num_parents = 1, 81062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 81162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 81262306a36Sopenharmony_ci }, 81362306a36Sopenharmony_ci }, 81462306a36Sopenharmony_ci}; 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi1phytimer_clk = { 81762306a36Sopenharmony_ci .halt_reg = 0x5040, 81862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 81962306a36Sopenharmony_ci .clkr = { 82062306a36Sopenharmony_ci .enable_reg = 0x5040, 82162306a36Sopenharmony_ci .enable_mask = BIT(0), 82262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 82362306a36Sopenharmony_ci .name = "cam_cc_csi1phytimer_clk", 82462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 82562306a36Sopenharmony_ci &cam_cc_csi1phytimer_clk_src.clkr.hw, 82662306a36Sopenharmony_ci }, 82762306a36Sopenharmony_ci .num_parents = 1, 82862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 82962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 83062306a36Sopenharmony_ci }, 83162306a36Sopenharmony_ci }, 83262306a36Sopenharmony_ci}; 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi2phytimer_clk = { 83562306a36Sopenharmony_ci .halt_reg = 0x5064, 83662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 83762306a36Sopenharmony_ci .clkr = { 83862306a36Sopenharmony_ci .enable_reg = 0x5064, 83962306a36Sopenharmony_ci .enable_mask = BIT(0), 84062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 84162306a36Sopenharmony_ci .name = "cam_cc_csi2phytimer_clk", 84262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 84362306a36Sopenharmony_ci &cam_cc_csi2phytimer_clk_src.clkr.hw, 84462306a36Sopenharmony_ci }, 84562306a36Sopenharmony_ci .num_parents = 1, 84662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 84762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 84862306a36Sopenharmony_ci }, 84962306a36Sopenharmony_ci }, 85062306a36Sopenharmony_ci}; 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi3phytimer_clk = { 85362306a36Sopenharmony_ci .halt_reg = 0x5088, 85462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 85562306a36Sopenharmony_ci .clkr = { 85662306a36Sopenharmony_ci .enable_reg = 0x5088, 85762306a36Sopenharmony_ci .enable_mask = BIT(0), 85862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 85962306a36Sopenharmony_ci .name = "cam_cc_csi3phytimer_clk", 86062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 86162306a36Sopenharmony_ci &cam_cc_csi3phytimer_clk_src.clkr.hw, 86262306a36Sopenharmony_ci }, 86362306a36Sopenharmony_ci .num_parents = 1, 86462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 86562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 86662306a36Sopenharmony_ci }, 86762306a36Sopenharmony_ci }, 86862306a36Sopenharmony_ci}; 86962306a36Sopenharmony_ci 87062306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy0_clk = { 87162306a36Sopenharmony_ci .halt_reg = 0x5020, 87262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 87362306a36Sopenharmony_ci .clkr = { 87462306a36Sopenharmony_ci .enable_reg = 0x5020, 87562306a36Sopenharmony_ci .enable_mask = BIT(0), 87662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 87762306a36Sopenharmony_ci .name = "cam_cc_csiphy0_clk", 87862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 87962306a36Sopenharmony_ci &cam_cc_cphy_rx_clk_src.clkr.hw, 88062306a36Sopenharmony_ci }, 88162306a36Sopenharmony_ci .num_parents = 1, 88262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 88362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 88462306a36Sopenharmony_ci }, 88562306a36Sopenharmony_ci }, 88662306a36Sopenharmony_ci}; 88762306a36Sopenharmony_ci 88862306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy1_clk = { 88962306a36Sopenharmony_ci .halt_reg = 0x5044, 89062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 89162306a36Sopenharmony_ci .clkr = { 89262306a36Sopenharmony_ci .enable_reg = 0x5044, 89362306a36Sopenharmony_ci .enable_mask = BIT(0), 89462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 89562306a36Sopenharmony_ci .name = "cam_cc_csiphy1_clk", 89662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 89762306a36Sopenharmony_ci &cam_cc_cphy_rx_clk_src.clkr.hw, 89862306a36Sopenharmony_ci }, 89962306a36Sopenharmony_ci .num_parents = 1, 90062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 90162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 90262306a36Sopenharmony_ci }, 90362306a36Sopenharmony_ci }, 90462306a36Sopenharmony_ci}; 90562306a36Sopenharmony_ci 90662306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy2_clk = { 90762306a36Sopenharmony_ci .halt_reg = 0x5068, 90862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 90962306a36Sopenharmony_ci .clkr = { 91062306a36Sopenharmony_ci .enable_reg = 0x5068, 91162306a36Sopenharmony_ci .enable_mask = BIT(0), 91262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 91362306a36Sopenharmony_ci .name = "cam_cc_csiphy2_clk", 91462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 91562306a36Sopenharmony_ci &cam_cc_cphy_rx_clk_src.clkr.hw, 91662306a36Sopenharmony_ci }, 91762306a36Sopenharmony_ci .num_parents = 1, 91862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 91962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 92062306a36Sopenharmony_ci }, 92162306a36Sopenharmony_ci }, 92262306a36Sopenharmony_ci}; 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy3_clk = { 92562306a36Sopenharmony_ci .halt_reg = 0x508c, 92662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 92762306a36Sopenharmony_ci .clkr = { 92862306a36Sopenharmony_ci .enable_reg = 0x508c, 92962306a36Sopenharmony_ci .enable_mask = BIT(0), 93062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 93162306a36Sopenharmony_ci .name = "cam_cc_csiphy3_clk", 93262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 93362306a36Sopenharmony_ci &cam_cc_cphy_rx_clk_src.clkr.hw, 93462306a36Sopenharmony_ci }, 93562306a36Sopenharmony_ci .num_parents = 1, 93662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 93762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 93862306a36Sopenharmony_ci }, 93962306a36Sopenharmony_ci }, 94062306a36Sopenharmony_ci}; 94162306a36Sopenharmony_ci 94262306a36Sopenharmony_cistatic struct clk_branch cam_cc_fd_core_clk = { 94362306a36Sopenharmony_ci .halt_reg = 0xb0c8, 94462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 94562306a36Sopenharmony_ci .clkr = { 94662306a36Sopenharmony_ci .enable_reg = 0xb0c8, 94762306a36Sopenharmony_ci .enable_mask = BIT(0), 94862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 94962306a36Sopenharmony_ci .name = "cam_cc_fd_core_clk", 95062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 95162306a36Sopenharmony_ci &cam_cc_fd_core_clk_src.clkr.hw, 95262306a36Sopenharmony_ci }, 95362306a36Sopenharmony_ci .num_parents = 1, 95462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 95562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 95662306a36Sopenharmony_ci }, 95762306a36Sopenharmony_ci }, 95862306a36Sopenharmony_ci}; 95962306a36Sopenharmony_ci 96062306a36Sopenharmony_cistatic struct clk_branch cam_cc_fd_core_uar_clk = { 96162306a36Sopenharmony_ci .halt_reg = 0xb0d0, 96262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 96362306a36Sopenharmony_ci .clkr = { 96462306a36Sopenharmony_ci .enable_reg = 0xb0d0, 96562306a36Sopenharmony_ci .enable_mask = BIT(0), 96662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 96762306a36Sopenharmony_ci .name = "cam_cc_fd_core_uar_clk", 96862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 96962306a36Sopenharmony_ci &cam_cc_fd_core_clk_src.clkr.hw, 97062306a36Sopenharmony_ci }, 97162306a36Sopenharmony_ci .num_parents = 1, 97262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 97362306a36Sopenharmony_ci }, 97462306a36Sopenharmony_ci }, 97562306a36Sopenharmony_ci}; 97662306a36Sopenharmony_ci 97762306a36Sopenharmony_cistatic struct clk_branch cam_cc_icp_apb_clk = { 97862306a36Sopenharmony_ci .halt_reg = 0xb084, 97962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 98062306a36Sopenharmony_ci .clkr = { 98162306a36Sopenharmony_ci .enable_reg = 0xb084, 98262306a36Sopenharmony_ci .enable_mask = BIT(0), 98362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 98462306a36Sopenharmony_ci .name = "cam_cc_icp_apb_clk", 98562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 98662306a36Sopenharmony_ci }, 98762306a36Sopenharmony_ci }, 98862306a36Sopenharmony_ci}; 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_cistatic struct clk_branch cam_cc_icp_atb_clk = { 99162306a36Sopenharmony_ci .halt_reg = 0xb078, 99262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 99362306a36Sopenharmony_ci .clkr = { 99462306a36Sopenharmony_ci .enable_reg = 0xb078, 99562306a36Sopenharmony_ci .enable_mask = BIT(0), 99662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 99762306a36Sopenharmony_ci .name = "cam_cc_icp_atb_clk", 99862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 99962306a36Sopenharmony_ci }, 100062306a36Sopenharmony_ci }, 100162306a36Sopenharmony_ci}; 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_cistatic struct clk_branch cam_cc_icp_clk = { 100462306a36Sopenharmony_ci .halt_reg = 0xb0a0, 100562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 100662306a36Sopenharmony_ci .clkr = { 100762306a36Sopenharmony_ci .enable_reg = 0xb0a0, 100862306a36Sopenharmony_ci .enable_mask = BIT(0), 100962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 101062306a36Sopenharmony_ci .name = "cam_cc_icp_clk", 101162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 101262306a36Sopenharmony_ci &cam_cc_icp_clk_src.clkr.hw, 101362306a36Sopenharmony_ci }, 101462306a36Sopenharmony_ci .num_parents = 1, 101562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 101662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 101762306a36Sopenharmony_ci }, 101862306a36Sopenharmony_ci }, 101962306a36Sopenharmony_ci}; 102062306a36Sopenharmony_ci 102162306a36Sopenharmony_cistatic struct clk_branch cam_cc_icp_cti_clk = { 102262306a36Sopenharmony_ci .halt_reg = 0xb07c, 102362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 102462306a36Sopenharmony_ci .clkr = { 102562306a36Sopenharmony_ci .enable_reg = 0xb07c, 102662306a36Sopenharmony_ci .enable_mask = BIT(0), 102762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 102862306a36Sopenharmony_ci .name = "cam_cc_icp_cti_clk", 102962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 103062306a36Sopenharmony_ci }, 103162306a36Sopenharmony_ci }, 103262306a36Sopenharmony_ci}; 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_cistatic struct clk_branch cam_cc_icp_ts_clk = { 103562306a36Sopenharmony_ci .halt_reg = 0xb080, 103662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 103762306a36Sopenharmony_ci .clkr = { 103862306a36Sopenharmony_ci .enable_reg = 0xb080, 103962306a36Sopenharmony_ci .enable_mask = BIT(0), 104062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 104162306a36Sopenharmony_ci .name = "cam_cc_icp_ts_clk", 104262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 104362306a36Sopenharmony_ci }, 104462306a36Sopenharmony_ci }, 104562306a36Sopenharmony_ci}; 104662306a36Sopenharmony_ci 104762306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_axi_clk = { 104862306a36Sopenharmony_ci .halt_reg = 0x907c, 104962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 105062306a36Sopenharmony_ci .clkr = { 105162306a36Sopenharmony_ci .enable_reg = 0x907c, 105262306a36Sopenharmony_ci .enable_mask = BIT(0), 105362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 105462306a36Sopenharmony_ci .name = "cam_cc_ife_0_axi_clk", 105562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 105662306a36Sopenharmony_ci }, 105762306a36Sopenharmony_ci }, 105862306a36Sopenharmony_ci}; 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_clk = { 106162306a36Sopenharmony_ci .halt_reg = 0x9024, 106262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 106362306a36Sopenharmony_ci .clkr = { 106462306a36Sopenharmony_ci .enable_reg = 0x9024, 106562306a36Sopenharmony_ci .enable_mask = BIT(0), 106662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 106762306a36Sopenharmony_ci .name = "cam_cc_ife_0_clk", 106862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 106962306a36Sopenharmony_ci &cam_cc_ife_0_clk_src.clkr.hw, 107062306a36Sopenharmony_ci }, 107162306a36Sopenharmony_ci .num_parents = 1, 107262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 107362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 107462306a36Sopenharmony_ci }, 107562306a36Sopenharmony_ci }, 107662306a36Sopenharmony_ci}; 107762306a36Sopenharmony_ci 107862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_cphy_rx_clk = { 107962306a36Sopenharmony_ci .halt_reg = 0x9078, 108062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 108162306a36Sopenharmony_ci .clkr = { 108262306a36Sopenharmony_ci .enable_reg = 0x9078, 108362306a36Sopenharmony_ci .enable_mask = BIT(0), 108462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 108562306a36Sopenharmony_ci .name = "cam_cc_ife_0_cphy_rx_clk", 108662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 108762306a36Sopenharmony_ci &cam_cc_cphy_rx_clk_src.clkr.hw, 108862306a36Sopenharmony_ci }, 108962306a36Sopenharmony_ci .num_parents = 1, 109062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 109162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 109262306a36Sopenharmony_ci }, 109362306a36Sopenharmony_ci }, 109462306a36Sopenharmony_ci}; 109562306a36Sopenharmony_ci 109662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_csid_clk = { 109762306a36Sopenharmony_ci .halt_reg = 0x9050, 109862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 109962306a36Sopenharmony_ci .clkr = { 110062306a36Sopenharmony_ci .enable_reg = 0x9050, 110162306a36Sopenharmony_ci .enable_mask = BIT(0), 110262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 110362306a36Sopenharmony_ci .name = "cam_cc_ife_0_csid_clk", 110462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 110562306a36Sopenharmony_ci &cam_cc_ife_0_csid_clk_src.clkr.hw, 110662306a36Sopenharmony_ci }, 110762306a36Sopenharmony_ci .num_parents = 1, 110862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 110962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 111062306a36Sopenharmony_ci }, 111162306a36Sopenharmony_ci }, 111262306a36Sopenharmony_ci}; 111362306a36Sopenharmony_ci 111462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_dsp_clk = { 111562306a36Sopenharmony_ci .halt_reg = 0x9034, 111662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 111762306a36Sopenharmony_ci .clkr = { 111862306a36Sopenharmony_ci .enable_reg = 0x9034, 111962306a36Sopenharmony_ci .enable_mask = BIT(0), 112062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 112162306a36Sopenharmony_ci .name = "cam_cc_ife_0_dsp_clk", 112262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 112362306a36Sopenharmony_ci &cam_cc_ife_0_clk_src.clkr.hw, 112462306a36Sopenharmony_ci }, 112562306a36Sopenharmony_ci .num_parents = 1, 112662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 112762306a36Sopenharmony_ci }, 112862306a36Sopenharmony_ci }, 112962306a36Sopenharmony_ci}; 113062306a36Sopenharmony_ci 113162306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_axi_clk = { 113262306a36Sopenharmony_ci .halt_reg = 0xa054, 113362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 113462306a36Sopenharmony_ci .clkr = { 113562306a36Sopenharmony_ci .enable_reg = 0xa054, 113662306a36Sopenharmony_ci .enable_mask = BIT(0), 113762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 113862306a36Sopenharmony_ci .name = "cam_cc_ife_1_axi_clk", 113962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 114062306a36Sopenharmony_ci }, 114162306a36Sopenharmony_ci }, 114262306a36Sopenharmony_ci}; 114362306a36Sopenharmony_ci 114462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_clk = { 114562306a36Sopenharmony_ci .halt_reg = 0xa024, 114662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 114762306a36Sopenharmony_ci .clkr = { 114862306a36Sopenharmony_ci .enable_reg = 0xa024, 114962306a36Sopenharmony_ci .enable_mask = BIT(0), 115062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 115162306a36Sopenharmony_ci .name = "cam_cc_ife_1_clk", 115262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 115362306a36Sopenharmony_ci &cam_cc_ife_1_clk_src.clkr.hw, 115462306a36Sopenharmony_ci }, 115562306a36Sopenharmony_ci .num_parents = 1, 115662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 115762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 115862306a36Sopenharmony_ci }, 115962306a36Sopenharmony_ci }, 116062306a36Sopenharmony_ci}; 116162306a36Sopenharmony_ci 116262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_cphy_rx_clk = { 116362306a36Sopenharmony_ci .halt_reg = 0xa050, 116462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 116562306a36Sopenharmony_ci .clkr = { 116662306a36Sopenharmony_ci .enable_reg = 0xa050, 116762306a36Sopenharmony_ci .enable_mask = BIT(0), 116862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 116962306a36Sopenharmony_ci .name = "cam_cc_ife_1_cphy_rx_clk", 117062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 117162306a36Sopenharmony_ci &cam_cc_cphy_rx_clk_src.clkr.hw, 117262306a36Sopenharmony_ci }, 117362306a36Sopenharmony_ci .num_parents = 1, 117462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 117562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 117662306a36Sopenharmony_ci }, 117762306a36Sopenharmony_ci }, 117862306a36Sopenharmony_ci}; 117962306a36Sopenharmony_ci 118062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_csid_clk = { 118162306a36Sopenharmony_ci .halt_reg = 0xa048, 118262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 118362306a36Sopenharmony_ci .clkr = { 118462306a36Sopenharmony_ci .enable_reg = 0xa048, 118562306a36Sopenharmony_ci .enable_mask = BIT(0), 118662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 118762306a36Sopenharmony_ci .name = "cam_cc_ife_1_csid_clk", 118862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 118962306a36Sopenharmony_ci &cam_cc_ife_1_csid_clk_src.clkr.hw, 119062306a36Sopenharmony_ci }, 119162306a36Sopenharmony_ci .num_parents = 1, 119262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 119362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 119462306a36Sopenharmony_ci }, 119562306a36Sopenharmony_ci }, 119662306a36Sopenharmony_ci}; 119762306a36Sopenharmony_ci 119862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_dsp_clk = { 119962306a36Sopenharmony_ci .halt_reg = 0xa02c, 120062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 120162306a36Sopenharmony_ci .clkr = { 120262306a36Sopenharmony_ci .enable_reg = 0xa02c, 120362306a36Sopenharmony_ci .enable_mask = BIT(0), 120462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 120562306a36Sopenharmony_ci .name = "cam_cc_ife_1_dsp_clk", 120662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 120762306a36Sopenharmony_ci &cam_cc_ife_1_clk_src.clkr.hw, 120862306a36Sopenharmony_ci }, 120962306a36Sopenharmony_ci .num_parents = 1, 121062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 121162306a36Sopenharmony_ci }, 121262306a36Sopenharmony_ci }, 121362306a36Sopenharmony_ci}; 121462306a36Sopenharmony_ci 121562306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_clk = { 121662306a36Sopenharmony_ci .halt_reg = 0xb01c, 121762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 121862306a36Sopenharmony_ci .clkr = { 121962306a36Sopenharmony_ci .enable_reg = 0xb01c, 122062306a36Sopenharmony_ci .enable_mask = BIT(0), 122162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 122262306a36Sopenharmony_ci .name = "cam_cc_ife_lite_clk", 122362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 122462306a36Sopenharmony_ci &cam_cc_ife_lite_clk_src.clkr.hw, 122562306a36Sopenharmony_ci }, 122662306a36Sopenharmony_ci .num_parents = 1, 122762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 122862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 122962306a36Sopenharmony_ci }, 123062306a36Sopenharmony_ci }, 123162306a36Sopenharmony_ci}; 123262306a36Sopenharmony_ci 123362306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_cphy_rx_clk = { 123462306a36Sopenharmony_ci .halt_reg = 0xb044, 123562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 123662306a36Sopenharmony_ci .clkr = { 123762306a36Sopenharmony_ci .enable_reg = 0xb044, 123862306a36Sopenharmony_ci .enable_mask = BIT(0), 123962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 124062306a36Sopenharmony_ci .name = "cam_cc_ife_lite_cphy_rx_clk", 124162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 124262306a36Sopenharmony_ci &cam_cc_cphy_rx_clk_src.clkr.hw, 124362306a36Sopenharmony_ci }, 124462306a36Sopenharmony_ci .num_parents = 1, 124562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 124662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 124762306a36Sopenharmony_ci }, 124862306a36Sopenharmony_ci }, 124962306a36Sopenharmony_ci}; 125062306a36Sopenharmony_ci 125162306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_csid_clk = { 125262306a36Sopenharmony_ci .halt_reg = 0xb03c, 125362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 125462306a36Sopenharmony_ci .clkr = { 125562306a36Sopenharmony_ci .enable_reg = 0xb03c, 125662306a36Sopenharmony_ci .enable_mask = BIT(0), 125762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 125862306a36Sopenharmony_ci .name = "cam_cc_ife_lite_csid_clk", 125962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 126062306a36Sopenharmony_ci &cam_cc_ife_lite_csid_clk_src.clkr.hw, 126162306a36Sopenharmony_ci }, 126262306a36Sopenharmony_ci .num_parents = 1, 126362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 126462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 126562306a36Sopenharmony_ci }, 126662306a36Sopenharmony_ci }, 126762306a36Sopenharmony_ci}; 126862306a36Sopenharmony_ci 126962306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_ahb_clk = { 127062306a36Sopenharmony_ci .halt_reg = 0x703c, 127162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 127262306a36Sopenharmony_ci .clkr = { 127362306a36Sopenharmony_ci .enable_reg = 0x703c, 127462306a36Sopenharmony_ci .enable_mask = BIT(0), 127562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 127662306a36Sopenharmony_ci .name = "cam_cc_ipe_0_ahb_clk", 127762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 127862306a36Sopenharmony_ci &cam_cc_slow_ahb_clk_src.clkr.hw, 127962306a36Sopenharmony_ci }, 128062306a36Sopenharmony_ci .num_parents = 1, 128162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 128262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 128362306a36Sopenharmony_ci }, 128462306a36Sopenharmony_ci }, 128562306a36Sopenharmony_ci}; 128662306a36Sopenharmony_ci 128762306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_areg_clk = { 128862306a36Sopenharmony_ci .halt_reg = 0x7038, 128962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 129062306a36Sopenharmony_ci .clkr = { 129162306a36Sopenharmony_ci .enable_reg = 0x7038, 129262306a36Sopenharmony_ci .enable_mask = BIT(0), 129362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 129462306a36Sopenharmony_ci .name = "cam_cc_ipe_0_areg_clk", 129562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 129662306a36Sopenharmony_ci &cam_cc_fast_ahb_clk_src.clkr.hw, 129762306a36Sopenharmony_ci }, 129862306a36Sopenharmony_ci .num_parents = 1, 129962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 130062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 130162306a36Sopenharmony_ci }, 130262306a36Sopenharmony_ci }, 130362306a36Sopenharmony_ci}; 130462306a36Sopenharmony_ci 130562306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_axi_clk = { 130662306a36Sopenharmony_ci .halt_reg = 0x7034, 130762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 130862306a36Sopenharmony_ci .clkr = { 130962306a36Sopenharmony_ci .enable_reg = 0x7034, 131062306a36Sopenharmony_ci .enable_mask = BIT(0), 131162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 131262306a36Sopenharmony_ci .name = "cam_cc_ipe_0_axi_clk", 131362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 131462306a36Sopenharmony_ci }, 131562306a36Sopenharmony_ci }, 131662306a36Sopenharmony_ci}; 131762306a36Sopenharmony_ci 131862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_clk = { 131962306a36Sopenharmony_ci .halt_reg = 0x7024, 132062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 132162306a36Sopenharmony_ci .clkr = { 132262306a36Sopenharmony_ci .enable_reg = 0x7024, 132362306a36Sopenharmony_ci .enable_mask = BIT(0), 132462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 132562306a36Sopenharmony_ci .name = "cam_cc_ipe_0_clk", 132662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 132762306a36Sopenharmony_ci &cam_cc_ipe_0_clk_src.clkr.hw, 132862306a36Sopenharmony_ci }, 132962306a36Sopenharmony_ci .num_parents = 1, 133062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 133162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 133262306a36Sopenharmony_ci }, 133362306a36Sopenharmony_ci }, 133462306a36Sopenharmony_ci}; 133562306a36Sopenharmony_ci 133662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_1_ahb_clk = { 133762306a36Sopenharmony_ci .halt_reg = 0x803c, 133862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 133962306a36Sopenharmony_ci .clkr = { 134062306a36Sopenharmony_ci .enable_reg = 0x803c, 134162306a36Sopenharmony_ci .enable_mask = BIT(0), 134262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 134362306a36Sopenharmony_ci .name = "cam_cc_ipe_1_ahb_clk", 134462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 134562306a36Sopenharmony_ci &cam_cc_slow_ahb_clk_src.clkr.hw, 134662306a36Sopenharmony_ci }, 134762306a36Sopenharmony_ci .num_parents = 1, 134862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 134962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 135062306a36Sopenharmony_ci }, 135162306a36Sopenharmony_ci }, 135262306a36Sopenharmony_ci}; 135362306a36Sopenharmony_ci 135462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_1_areg_clk = { 135562306a36Sopenharmony_ci .halt_reg = 0x8038, 135662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 135762306a36Sopenharmony_ci .clkr = { 135862306a36Sopenharmony_ci .enable_reg = 0x8038, 135962306a36Sopenharmony_ci .enable_mask = BIT(0), 136062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 136162306a36Sopenharmony_ci .name = "cam_cc_ipe_1_areg_clk", 136262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 136362306a36Sopenharmony_ci &cam_cc_fast_ahb_clk_src.clkr.hw, 136462306a36Sopenharmony_ci }, 136562306a36Sopenharmony_ci .num_parents = 1, 136662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 136762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 136862306a36Sopenharmony_ci }, 136962306a36Sopenharmony_ci }, 137062306a36Sopenharmony_ci}; 137162306a36Sopenharmony_ci 137262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_1_axi_clk = { 137362306a36Sopenharmony_ci .halt_reg = 0x8034, 137462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 137562306a36Sopenharmony_ci .clkr = { 137662306a36Sopenharmony_ci .enable_reg = 0x8034, 137762306a36Sopenharmony_ci .enable_mask = BIT(0), 137862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 137962306a36Sopenharmony_ci .name = "cam_cc_ipe_1_axi_clk", 138062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 138162306a36Sopenharmony_ci }, 138262306a36Sopenharmony_ci }, 138362306a36Sopenharmony_ci}; 138462306a36Sopenharmony_ci 138562306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_1_clk = { 138662306a36Sopenharmony_ci .halt_reg = 0x8024, 138762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 138862306a36Sopenharmony_ci .clkr = { 138962306a36Sopenharmony_ci .enable_reg = 0x8024, 139062306a36Sopenharmony_ci .enable_mask = BIT(0), 139162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 139262306a36Sopenharmony_ci .name = "cam_cc_ipe_1_clk", 139362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 139462306a36Sopenharmony_ci &cam_cc_ipe_1_clk_src.clkr.hw, 139562306a36Sopenharmony_ci }, 139662306a36Sopenharmony_ci .num_parents = 1, 139762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 139862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 139962306a36Sopenharmony_ci }, 140062306a36Sopenharmony_ci }, 140162306a36Sopenharmony_ci}; 140262306a36Sopenharmony_ci 140362306a36Sopenharmony_cistatic struct clk_branch cam_cc_jpeg_clk = { 140462306a36Sopenharmony_ci .halt_reg = 0xb064, 140562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 140662306a36Sopenharmony_ci .clkr = { 140762306a36Sopenharmony_ci .enable_reg = 0xb064, 140862306a36Sopenharmony_ci .enable_mask = BIT(0), 140962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 141062306a36Sopenharmony_ci .name = "cam_cc_jpeg_clk", 141162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 141262306a36Sopenharmony_ci &cam_cc_jpeg_clk_src.clkr.hw, 141362306a36Sopenharmony_ci }, 141462306a36Sopenharmony_ci .num_parents = 1, 141562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 141662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 141762306a36Sopenharmony_ci }, 141862306a36Sopenharmony_ci }, 141962306a36Sopenharmony_ci}; 142062306a36Sopenharmony_ci 142162306a36Sopenharmony_cistatic struct clk_branch cam_cc_lrme_clk = { 142262306a36Sopenharmony_ci .halt_reg = 0xb110, 142362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 142462306a36Sopenharmony_ci .clkr = { 142562306a36Sopenharmony_ci .enable_reg = 0xb110, 142662306a36Sopenharmony_ci .enable_mask = BIT(0), 142762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 142862306a36Sopenharmony_ci .name = "cam_cc_lrme_clk", 142962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 143062306a36Sopenharmony_ci &cam_cc_lrme_clk_src.clkr.hw, 143162306a36Sopenharmony_ci }, 143262306a36Sopenharmony_ci .num_parents = 1, 143362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 143462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 143562306a36Sopenharmony_ci }, 143662306a36Sopenharmony_ci }, 143762306a36Sopenharmony_ci}; 143862306a36Sopenharmony_ci 143962306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk0_clk = { 144062306a36Sopenharmony_ci .halt_reg = 0x401c, 144162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 144262306a36Sopenharmony_ci .clkr = { 144362306a36Sopenharmony_ci .enable_reg = 0x401c, 144462306a36Sopenharmony_ci .enable_mask = BIT(0), 144562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 144662306a36Sopenharmony_ci .name = "cam_cc_mclk0_clk", 144762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 144862306a36Sopenharmony_ci &cam_cc_mclk0_clk_src.clkr.hw, 144962306a36Sopenharmony_ci }, 145062306a36Sopenharmony_ci .num_parents = 1, 145162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 145262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 145362306a36Sopenharmony_ci }, 145462306a36Sopenharmony_ci }, 145562306a36Sopenharmony_ci}; 145662306a36Sopenharmony_ci 145762306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk1_clk = { 145862306a36Sopenharmony_ci .halt_reg = 0x403c, 145962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 146062306a36Sopenharmony_ci .clkr = { 146162306a36Sopenharmony_ci .enable_reg = 0x403c, 146262306a36Sopenharmony_ci .enable_mask = BIT(0), 146362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 146462306a36Sopenharmony_ci .name = "cam_cc_mclk1_clk", 146562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 146662306a36Sopenharmony_ci &cam_cc_mclk1_clk_src.clkr.hw, 146762306a36Sopenharmony_ci }, 146862306a36Sopenharmony_ci .num_parents = 1, 146962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 147062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 147162306a36Sopenharmony_ci }, 147262306a36Sopenharmony_ci }, 147362306a36Sopenharmony_ci}; 147462306a36Sopenharmony_ci 147562306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk2_clk = { 147662306a36Sopenharmony_ci .halt_reg = 0x405c, 147762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 147862306a36Sopenharmony_ci .clkr = { 147962306a36Sopenharmony_ci .enable_reg = 0x405c, 148062306a36Sopenharmony_ci .enable_mask = BIT(0), 148162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 148262306a36Sopenharmony_ci .name = "cam_cc_mclk2_clk", 148362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 148462306a36Sopenharmony_ci &cam_cc_mclk2_clk_src.clkr.hw, 148562306a36Sopenharmony_ci }, 148662306a36Sopenharmony_ci .num_parents = 1, 148762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 148862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 148962306a36Sopenharmony_ci }, 149062306a36Sopenharmony_ci }, 149162306a36Sopenharmony_ci}; 149262306a36Sopenharmony_ci 149362306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk3_clk = { 149462306a36Sopenharmony_ci .halt_reg = 0x407c, 149562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 149662306a36Sopenharmony_ci .clkr = { 149762306a36Sopenharmony_ci .enable_reg = 0x407c, 149862306a36Sopenharmony_ci .enable_mask = BIT(0), 149962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 150062306a36Sopenharmony_ci .name = "cam_cc_mclk3_clk", 150162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 150262306a36Sopenharmony_ci &cam_cc_mclk3_clk_src.clkr.hw, 150362306a36Sopenharmony_ci }, 150462306a36Sopenharmony_ci .num_parents = 1, 150562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 150662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 150762306a36Sopenharmony_ci }, 150862306a36Sopenharmony_ci }, 150962306a36Sopenharmony_ci}; 151062306a36Sopenharmony_ci 151162306a36Sopenharmony_cistatic struct clk_branch cam_cc_soc_ahb_clk = { 151262306a36Sopenharmony_ci .halt_reg = 0xb13c, 151362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 151462306a36Sopenharmony_ci .clkr = { 151562306a36Sopenharmony_ci .enable_reg = 0xb13c, 151662306a36Sopenharmony_ci .enable_mask = BIT(0), 151762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 151862306a36Sopenharmony_ci .name = "cam_cc_soc_ahb_clk", 151962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 152062306a36Sopenharmony_ci }, 152162306a36Sopenharmony_ci }, 152262306a36Sopenharmony_ci}; 152362306a36Sopenharmony_ci 152462306a36Sopenharmony_cistatic struct clk_branch cam_cc_sys_tmr_clk = { 152562306a36Sopenharmony_ci .halt_reg = 0xb0a8, 152662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 152762306a36Sopenharmony_ci .clkr = { 152862306a36Sopenharmony_ci .enable_reg = 0xb0a8, 152962306a36Sopenharmony_ci .enable_mask = BIT(0), 153062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 153162306a36Sopenharmony_ci .name = "cam_cc_sys_tmr_clk", 153262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 153362306a36Sopenharmony_ci }, 153462306a36Sopenharmony_ci }, 153562306a36Sopenharmony_ci}; 153662306a36Sopenharmony_ci 153762306a36Sopenharmony_cistatic struct gdsc titan_top_gdsc; 153862306a36Sopenharmony_ci 153962306a36Sopenharmony_cistatic struct gdsc bps_gdsc = { 154062306a36Sopenharmony_ci .gdscr = 0x6004, 154162306a36Sopenharmony_ci .pd = { 154262306a36Sopenharmony_ci .name = "bps_gdsc", 154362306a36Sopenharmony_ci }, 154462306a36Sopenharmony_ci .flags = HW_CTRL | POLL_CFG_GDSCR, 154562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 154662306a36Sopenharmony_ci}; 154762306a36Sopenharmony_ci 154862306a36Sopenharmony_cistatic struct gdsc ipe_0_gdsc = { 154962306a36Sopenharmony_ci .gdscr = 0x7004, 155062306a36Sopenharmony_ci .pd = { 155162306a36Sopenharmony_ci .name = "ipe_0_gdsc", 155262306a36Sopenharmony_ci }, 155362306a36Sopenharmony_ci .flags = HW_CTRL | POLL_CFG_GDSCR, 155462306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 155562306a36Sopenharmony_ci}; 155662306a36Sopenharmony_ci 155762306a36Sopenharmony_cistatic struct gdsc ipe_1_gdsc = { 155862306a36Sopenharmony_ci .gdscr = 0x8004, 155962306a36Sopenharmony_ci .pd = { 156062306a36Sopenharmony_ci .name = "ipe_1_gdsc", 156162306a36Sopenharmony_ci }, 156262306a36Sopenharmony_ci .flags = HW_CTRL | POLL_CFG_GDSCR, 156362306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 156462306a36Sopenharmony_ci}; 156562306a36Sopenharmony_ci 156662306a36Sopenharmony_cistatic struct gdsc ife_0_gdsc = { 156762306a36Sopenharmony_ci .gdscr = 0x9004, 156862306a36Sopenharmony_ci .pd = { 156962306a36Sopenharmony_ci .name = "ife_0_gdsc", 157062306a36Sopenharmony_ci }, 157162306a36Sopenharmony_ci .flags = POLL_CFG_GDSCR, 157262306a36Sopenharmony_ci .parent = &titan_top_gdsc.pd, 157362306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 157462306a36Sopenharmony_ci}; 157562306a36Sopenharmony_ci 157662306a36Sopenharmony_cistatic struct gdsc ife_1_gdsc = { 157762306a36Sopenharmony_ci .gdscr = 0xa004, 157862306a36Sopenharmony_ci .pd = { 157962306a36Sopenharmony_ci .name = "ife_1_gdsc", 158062306a36Sopenharmony_ci }, 158162306a36Sopenharmony_ci .flags = POLL_CFG_GDSCR, 158262306a36Sopenharmony_ci .parent = &titan_top_gdsc.pd, 158362306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 158462306a36Sopenharmony_ci}; 158562306a36Sopenharmony_ci 158662306a36Sopenharmony_cistatic struct gdsc titan_top_gdsc = { 158762306a36Sopenharmony_ci .gdscr = 0xb134, 158862306a36Sopenharmony_ci .pd = { 158962306a36Sopenharmony_ci .name = "titan_top_gdsc", 159062306a36Sopenharmony_ci }, 159162306a36Sopenharmony_ci .flags = POLL_CFG_GDSCR, 159262306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 159362306a36Sopenharmony_ci}; 159462306a36Sopenharmony_ci 159562306a36Sopenharmony_cistatic struct clk_regmap *cam_cc_sdm845_clocks[] = { 159662306a36Sopenharmony_ci [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr, 159762306a36Sopenharmony_ci [CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr, 159862306a36Sopenharmony_ci [CAM_CC_BPS_AXI_CLK] = &cam_cc_bps_axi_clk.clkr, 159962306a36Sopenharmony_ci [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr, 160062306a36Sopenharmony_ci [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr, 160162306a36Sopenharmony_ci [CAM_CC_CAMNOC_ATB_CLK] = &cam_cc_camnoc_atb_clk.clkr, 160262306a36Sopenharmony_ci [CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr, 160362306a36Sopenharmony_ci [CAM_CC_CCI_CLK] = &cam_cc_cci_clk.clkr, 160462306a36Sopenharmony_ci [CAM_CC_CCI_CLK_SRC] = &cam_cc_cci_clk_src.clkr, 160562306a36Sopenharmony_ci [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr, 160662306a36Sopenharmony_ci [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr, 160762306a36Sopenharmony_ci [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr, 160862306a36Sopenharmony_ci [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr, 160962306a36Sopenharmony_ci [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr, 161062306a36Sopenharmony_ci [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr, 161162306a36Sopenharmony_ci [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr, 161262306a36Sopenharmony_ci [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr, 161362306a36Sopenharmony_ci [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr, 161462306a36Sopenharmony_ci [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr, 161562306a36Sopenharmony_ci [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr, 161662306a36Sopenharmony_ci [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr, 161762306a36Sopenharmony_ci [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr, 161862306a36Sopenharmony_ci [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr, 161962306a36Sopenharmony_ci [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr, 162062306a36Sopenharmony_ci [CAM_CC_FD_CORE_CLK] = &cam_cc_fd_core_clk.clkr, 162162306a36Sopenharmony_ci [CAM_CC_FD_CORE_CLK_SRC] = &cam_cc_fd_core_clk_src.clkr, 162262306a36Sopenharmony_ci [CAM_CC_FD_CORE_UAR_CLK] = &cam_cc_fd_core_uar_clk.clkr, 162362306a36Sopenharmony_ci [CAM_CC_ICP_APB_CLK] = &cam_cc_icp_apb_clk.clkr, 162462306a36Sopenharmony_ci [CAM_CC_ICP_ATB_CLK] = &cam_cc_icp_atb_clk.clkr, 162562306a36Sopenharmony_ci [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr, 162662306a36Sopenharmony_ci [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr, 162762306a36Sopenharmony_ci [CAM_CC_ICP_CTI_CLK] = &cam_cc_icp_cti_clk.clkr, 162862306a36Sopenharmony_ci [CAM_CC_ICP_TS_CLK] = &cam_cc_icp_ts_clk.clkr, 162962306a36Sopenharmony_ci [CAM_CC_IFE_0_AXI_CLK] = &cam_cc_ife_0_axi_clk.clkr, 163062306a36Sopenharmony_ci [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr, 163162306a36Sopenharmony_ci [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr, 163262306a36Sopenharmony_ci [CAM_CC_IFE_0_CPHY_RX_CLK] = &cam_cc_ife_0_cphy_rx_clk.clkr, 163362306a36Sopenharmony_ci [CAM_CC_IFE_0_CSID_CLK] = &cam_cc_ife_0_csid_clk.clkr, 163462306a36Sopenharmony_ci [CAM_CC_IFE_0_CSID_CLK_SRC] = &cam_cc_ife_0_csid_clk_src.clkr, 163562306a36Sopenharmony_ci [CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr, 163662306a36Sopenharmony_ci [CAM_CC_IFE_1_AXI_CLK] = &cam_cc_ife_1_axi_clk.clkr, 163762306a36Sopenharmony_ci [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr, 163862306a36Sopenharmony_ci [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr, 163962306a36Sopenharmony_ci [CAM_CC_IFE_1_CPHY_RX_CLK] = &cam_cc_ife_1_cphy_rx_clk.clkr, 164062306a36Sopenharmony_ci [CAM_CC_IFE_1_CSID_CLK] = &cam_cc_ife_1_csid_clk.clkr, 164162306a36Sopenharmony_ci [CAM_CC_IFE_1_CSID_CLK_SRC] = &cam_cc_ife_1_csid_clk_src.clkr, 164262306a36Sopenharmony_ci [CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr, 164362306a36Sopenharmony_ci [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr, 164462306a36Sopenharmony_ci [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr, 164562306a36Sopenharmony_ci [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr, 164662306a36Sopenharmony_ci [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr, 164762306a36Sopenharmony_ci [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr, 164862306a36Sopenharmony_ci [CAM_CC_IPE_0_AHB_CLK] = &cam_cc_ipe_0_ahb_clk.clkr, 164962306a36Sopenharmony_ci [CAM_CC_IPE_0_AREG_CLK] = &cam_cc_ipe_0_areg_clk.clkr, 165062306a36Sopenharmony_ci [CAM_CC_IPE_0_AXI_CLK] = &cam_cc_ipe_0_axi_clk.clkr, 165162306a36Sopenharmony_ci [CAM_CC_IPE_0_CLK] = &cam_cc_ipe_0_clk.clkr, 165262306a36Sopenharmony_ci [CAM_CC_IPE_0_CLK_SRC] = &cam_cc_ipe_0_clk_src.clkr, 165362306a36Sopenharmony_ci [CAM_CC_IPE_1_AHB_CLK] = &cam_cc_ipe_1_ahb_clk.clkr, 165462306a36Sopenharmony_ci [CAM_CC_IPE_1_AREG_CLK] = &cam_cc_ipe_1_areg_clk.clkr, 165562306a36Sopenharmony_ci [CAM_CC_IPE_1_AXI_CLK] = &cam_cc_ipe_1_axi_clk.clkr, 165662306a36Sopenharmony_ci [CAM_CC_IPE_1_CLK] = &cam_cc_ipe_1_clk.clkr, 165762306a36Sopenharmony_ci [CAM_CC_IPE_1_CLK_SRC] = &cam_cc_ipe_1_clk_src.clkr, 165862306a36Sopenharmony_ci [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr, 165962306a36Sopenharmony_ci [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr, 166062306a36Sopenharmony_ci [CAM_CC_LRME_CLK] = &cam_cc_lrme_clk.clkr, 166162306a36Sopenharmony_ci [CAM_CC_LRME_CLK_SRC] = &cam_cc_lrme_clk_src.clkr, 166262306a36Sopenharmony_ci [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr, 166362306a36Sopenharmony_ci [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr, 166462306a36Sopenharmony_ci [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr, 166562306a36Sopenharmony_ci [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr, 166662306a36Sopenharmony_ci [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr, 166762306a36Sopenharmony_ci [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr, 166862306a36Sopenharmony_ci [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr, 166962306a36Sopenharmony_ci [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr, 167062306a36Sopenharmony_ci [CAM_CC_PLL0] = &cam_cc_pll0.clkr, 167162306a36Sopenharmony_ci [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr, 167262306a36Sopenharmony_ci [CAM_CC_PLL1] = &cam_cc_pll1.clkr, 167362306a36Sopenharmony_ci [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr, 167462306a36Sopenharmony_ci [CAM_CC_PLL2] = &cam_cc_pll2.clkr, 167562306a36Sopenharmony_ci [CAM_CC_PLL2_OUT_EVEN] = &cam_cc_pll2_out_even.clkr, 167662306a36Sopenharmony_ci [CAM_CC_PLL3] = &cam_cc_pll3.clkr, 167762306a36Sopenharmony_ci [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr, 167862306a36Sopenharmony_ci [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr, 167962306a36Sopenharmony_ci [CAM_CC_SOC_AHB_CLK] = &cam_cc_soc_ahb_clk.clkr, 168062306a36Sopenharmony_ci [CAM_CC_SYS_TMR_CLK] = &cam_cc_sys_tmr_clk.clkr, 168162306a36Sopenharmony_ci}; 168262306a36Sopenharmony_ci 168362306a36Sopenharmony_cistatic struct gdsc *cam_cc_sdm845_gdscs[] = { 168462306a36Sopenharmony_ci [BPS_GDSC] = &bps_gdsc, 168562306a36Sopenharmony_ci [IPE_0_GDSC] = &ipe_0_gdsc, 168662306a36Sopenharmony_ci [IPE_1_GDSC] = &ipe_1_gdsc, 168762306a36Sopenharmony_ci [IFE_0_GDSC] = &ife_0_gdsc, 168862306a36Sopenharmony_ci [IFE_1_GDSC] = &ife_1_gdsc, 168962306a36Sopenharmony_ci [TITAN_TOP_GDSC] = &titan_top_gdsc, 169062306a36Sopenharmony_ci}; 169162306a36Sopenharmony_ci 169262306a36Sopenharmony_cistatic const struct regmap_config cam_cc_sdm845_regmap_config = { 169362306a36Sopenharmony_ci .reg_bits = 32, 169462306a36Sopenharmony_ci .reg_stride = 4, 169562306a36Sopenharmony_ci .val_bits = 32, 169662306a36Sopenharmony_ci .max_register = 0xd004, 169762306a36Sopenharmony_ci .fast_io = true, 169862306a36Sopenharmony_ci}; 169962306a36Sopenharmony_ci 170062306a36Sopenharmony_cistatic const struct qcom_cc_desc cam_cc_sdm845_desc = { 170162306a36Sopenharmony_ci .config = &cam_cc_sdm845_regmap_config, 170262306a36Sopenharmony_ci .clks = cam_cc_sdm845_clocks, 170362306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(cam_cc_sdm845_clocks), 170462306a36Sopenharmony_ci .gdscs = cam_cc_sdm845_gdscs, 170562306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(cam_cc_sdm845_gdscs), 170662306a36Sopenharmony_ci}; 170762306a36Sopenharmony_ci 170862306a36Sopenharmony_cistatic const struct of_device_id cam_cc_sdm845_match_table[] = { 170962306a36Sopenharmony_ci { .compatible = "qcom,sdm845-camcc" }, 171062306a36Sopenharmony_ci { } 171162306a36Sopenharmony_ci}; 171262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, cam_cc_sdm845_match_table); 171362306a36Sopenharmony_ci 171462306a36Sopenharmony_cistatic int cam_cc_sdm845_probe(struct platform_device *pdev) 171562306a36Sopenharmony_ci{ 171662306a36Sopenharmony_ci struct regmap *regmap; 171762306a36Sopenharmony_ci struct alpha_pll_config cam_cc_pll_config = { }; 171862306a36Sopenharmony_ci 171962306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &cam_cc_sdm845_desc); 172062306a36Sopenharmony_ci if (IS_ERR(regmap)) 172162306a36Sopenharmony_ci return PTR_ERR(regmap); 172262306a36Sopenharmony_ci 172362306a36Sopenharmony_ci cam_cc_pll_config.l = 0x1f; 172462306a36Sopenharmony_ci cam_cc_pll_config.alpha = 0x4000; 172562306a36Sopenharmony_ci clk_fabia_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll_config); 172662306a36Sopenharmony_ci 172762306a36Sopenharmony_ci cam_cc_pll_config.l = 0x2a; 172862306a36Sopenharmony_ci cam_cc_pll_config.alpha = 0x1556; 172962306a36Sopenharmony_ci clk_fabia_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll_config); 173062306a36Sopenharmony_ci 173162306a36Sopenharmony_ci cam_cc_pll_config.l = 0x32; 173262306a36Sopenharmony_ci cam_cc_pll_config.alpha = 0x0; 173362306a36Sopenharmony_ci clk_fabia_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll_config); 173462306a36Sopenharmony_ci 173562306a36Sopenharmony_ci cam_cc_pll_config.l = 0x14; 173662306a36Sopenharmony_ci clk_fabia_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll_config); 173762306a36Sopenharmony_ci 173862306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &cam_cc_sdm845_desc, regmap); 173962306a36Sopenharmony_ci} 174062306a36Sopenharmony_ci 174162306a36Sopenharmony_cistatic struct platform_driver cam_cc_sdm845_driver = { 174262306a36Sopenharmony_ci .probe = cam_cc_sdm845_probe, 174362306a36Sopenharmony_ci .driver = { 174462306a36Sopenharmony_ci .name = "sdm845-camcc", 174562306a36Sopenharmony_ci .of_match_table = cam_cc_sdm845_match_table, 174662306a36Sopenharmony_ci }, 174762306a36Sopenharmony_ci}; 174862306a36Sopenharmony_ci 174962306a36Sopenharmony_cistatic int __init cam_cc_sdm845_init(void) 175062306a36Sopenharmony_ci{ 175162306a36Sopenharmony_ci return platform_driver_register(&cam_cc_sdm845_driver); 175262306a36Sopenharmony_ci} 175362306a36Sopenharmony_cisubsys_initcall(cam_cc_sdm845_init); 175462306a36Sopenharmony_ci 175562306a36Sopenharmony_cistatic void __exit cam_cc_sdm845_exit(void) 175662306a36Sopenharmony_ci{ 175762306a36Sopenharmony_ci platform_driver_unregister(&cam_cc_sdm845_driver); 175862306a36Sopenharmony_ci} 175962306a36Sopenharmony_cimodule_exit(cam_cc_sdm845_exit); 176062306a36Sopenharmony_ci 176162306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI CAM_CC SDM845 Driver"); 176262306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 1763