162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/err.h>
862306a36Sopenharmony_ci#include <linux/kernel.h>
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/of.h>
1162306a36Sopenharmony_ci#include <linux/platform_device.h>
1262306a36Sopenharmony_ci#include <linux/regmap.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,camcc-sc7280.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1762306a36Sopenharmony_ci#include "clk-branch.h"
1862306a36Sopenharmony_ci#include "clk-rcg.h"
1962306a36Sopenharmony_ci#include "common.h"
2062306a36Sopenharmony_ci#include "gdsc.h"
2162306a36Sopenharmony_ci#include "reset.h"
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cienum {
2462306a36Sopenharmony_ci	P_BI_TCXO,
2562306a36Sopenharmony_ci	P_CAM_CC_PLL0_OUT_EVEN,
2662306a36Sopenharmony_ci	P_CAM_CC_PLL0_OUT_MAIN,
2762306a36Sopenharmony_ci	P_CAM_CC_PLL0_OUT_ODD,
2862306a36Sopenharmony_ci	P_CAM_CC_PLL1_OUT_EVEN,
2962306a36Sopenharmony_ci	P_CAM_CC_PLL2_OUT_AUX2,
3062306a36Sopenharmony_ci	P_CAM_CC_PLL2_OUT_EARLY,
3162306a36Sopenharmony_ci	P_CAM_CC_PLL3_OUT_EVEN,
3262306a36Sopenharmony_ci	P_CAM_CC_PLL4_OUT_EVEN,
3362306a36Sopenharmony_ci	P_CAM_CC_PLL5_OUT_EVEN,
3462306a36Sopenharmony_ci	P_CAM_CC_PLL6_OUT_EVEN,
3562306a36Sopenharmony_ci	P_CAM_CC_PLL6_OUT_MAIN,
3662306a36Sopenharmony_ci	P_CAM_CC_PLL6_OUT_ODD,
3762306a36Sopenharmony_ci	P_SLEEP_CLK,
3862306a36Sopenharmony_ci};
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_cistatic struct pll_vco lucid_vco[] = {
4162306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
4262306a36Sopenharmony_ci};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_cistatic struct pll_vco zonda_vco[] = {
4562306a36Sopenharmony_ci	{ 595200000UL, 3600000000UL, 0 },
4662306a36Sopenharmony_ci};
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci/* 1200MHz Configuration */
4962306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll0_config = {
5062306a36Sopenharmony_ci	.l = 0x3E,
5162306a36Sopenharmony_ci	.alpha = 0x8000,
5262306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
5362306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
5462306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A299C,
5562306a36Sopenharmony_ci	.user_ctl_val = 0x00003101,
5662306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
5762306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
5862306a36Sopenharmony_ci};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll0 = {
6162306a36Sopenharmony_ci	.offset = 0x0,
6262306a36Sopenharmony_ci	.vco_table = lucid_vco,
6362306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
6462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
6562306a36Sopenharmony_ci	.clkr = {
6662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6762306a36Sopenharmony_ci			.name = "cam_cc_pll0",
6862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
6962306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
7062306a36Sopenharmony_ci			},
7162306a36Sopenharmony_ci			.num_parents = 1,
7262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
7362306a36Sopenharmony_ci		},
7462306a36Sopenharmony_ci	},
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
7862306a36Sopenharmony_ci	{ 0x1, 2 },
7962306a36Sopenharmony_ci	{ }
8062306a36Sopenharmony_ci};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
8362306a36Sopenharmony_ci	.offset = 0x0,
8462306a36Sopenharmony_ci	.post_div_shift = 8,
8562306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll0_out_even,
8662306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
8762306a36Sopenharmony_ci	.width = 4,
8862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
8962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9062306a36Sopenharmony_ci		.name = "cam_cc_pll0_out_even",
9162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
9262306a36Sopenharmony_ci			&cam_cc_pll0.clkr.hw,
9362306a36Sopenharmony_ci		},
9462306a36Sopenharmony_ci		.num_parents = 1,
9562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
9662306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
9762306a36Sopenharmony_ci	},
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
10162306a36Sopenharmony_ci	{ 0x3, 3 },
10262306a36Sopenharmony_ci	{ }
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
10662306a36Sopenharmony_ci	.offset = 0x0,
10762306a36Sopenharmony_ci	.post_div_shift = 12,
10862306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll0_out_odd,
10962306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
11062306a36Sopenharmony_ci	.width = 4,
11162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
11262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11362306a36Sopenharmony_ci		.name = "cam_cc_pll0_out_odd",
11462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
11562306a36Sopenharmony_ci			&cam_cc_pll0.clkr.hw,
11662306a36Sopenharmony_ci		},
11762306a36Sopenharmony_ci		.num_parents = 1,
11862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
11962306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
12062306a36Sopenharmony_ci	},
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci/* 600MHz Configuration */
12462306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll1_config = {
12562306a36Sopenharmony_ci	.l = 0x1F,
12662306a36Sopenharmony_ci	.alpha = 0x4000,
12762306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
12862306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
12962306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A299C,
13062306a36Sopenharmony_ci	.user_ctl_val = 0x00000101,
13162306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
13262306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
13362306a36Sopenharmony_ci};
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll1 = {
13662306a36Sopenharmony_ci	.offset = 0x1000,
13762306a36Sopenharmony_ci	.vco_table = lucid_vco,
13862306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
13962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
14062306a36Sopenharmony_ci	.clkr = {
14162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
14262306a36Sopenharmony_ci			.name = "cam_cc_pll1",
14362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
14462306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
14562306a36Sopenharmony_ci			},
14662306a36Sopenharmony_ci			.num_parents = 1,
14762306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
14862306a36Sopenharmony_ci		},
14962306a36Sopenharmony_ci	},
15062306a36Sopenharmony_ci};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
15362306a36Sopenharmony_ci	{ 0x1, 2 },
15462306a36Sopenharmony_ci	{ }
15562306a36Sopenharmony_ci};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
15862306a36Sopenharmony_ci	.offset = 0x1000,
15962306a36Sopenharmony_ci	.post_div_shift = 8,
16062306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll1_out_even,
16162306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
16262306a36Sopenharmony_ci	.width = 4,
16362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
16462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16562306a36Sopenharmony_ci		.name = "cam_cc_pll1_out_even",
16662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
16762306a36Sopenharmony_ci			&cam_cc_pll1.clkr.hw,
16862306a36Sopenharmony_ci		},
16962306a36Sopenharmony_ci		.num_parents = 1,
17062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
17162306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
17262306a36Sopenharmony_ci	},
17362306a36Sopenharmony_ci};
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci/* 1440MHz Configuration */
17662306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll2_config = {
17762306a36Sopenharmony_ci	.l = 0x4B,
17862306a36Sopenharmony_ci	.alpha = 0x0,
17962306a36Sopenharmony_ci	.config_ctl_val = 0x08200800,
18062306a36Sopenharmony_ci	.config_ctl_hi_val = 0x05022011,
18162306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x08000000,
18262306a36Sopenharmony_ci	.user_ctl_val = 0x00000301,
18362306a36Sopenharmony_ci};
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll2 = {
18662306a36Sopenharmony_ci	.offset = 0x2000,
18762306a36Sopenharmony_ci	.vco_table = zonda_vco,
18862306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(zonda_vco),
18962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
19062306a36Sopenharmony_ci	.clkr = {
19162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19262306a36Sopenharmony_ci			.name = "cam_cc_pll2",
19362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
19462306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
19562306a36Sopenharmony_ci			},
19662306a36Sopenharmony_ci			.num_parents = 1,
19762306a36Sopenharmony_ci			.ops = &clk_alpha_pll_zonda_ops,
19862306a36Sopenharmony_ci		},
19962306a36Sopenharmony_ci	},
20062306a36Sopenharmony_ci};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll2_out_aux[] = {
20362306a36Sopenharmony_ci	{ 0x3, 4 },
20462306a36Sopenharmony_ci	{ }
20562306a36Sopenharmony_ci};
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll2_out_aux = {
20862306a36Sopenharmony_ci	.offset = 0x2000,
20962306a36Sopenharmony_ci	.post_div_shift = 8,
21062306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll2_out_aux,
21162306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_aux),
21262306a36Sopenharmony_ci	.width = 2,
21362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
21462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
21562306a36Sopenharmony_ci		.name = "cam_cc_pll2_out_aux",
21662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
21762306a36Sopenharmony_ci			&cam_cc_pll2.clkr.hw,
21862306a36Sopenharmony_ci		},
21962306a36Sopenharmony_ci		.num_parents = 1,
22062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
22162306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_zonda_ops,
22262306a36Sopenharmony_ci	},
22362306a36Sopenharmony_ci};
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll2_out_aux2[] = {
22662306a36Sopenharmony_ci	{ 0x3, 4 },
22762306a36Sopenharmony_ci	{ }
22862306a36Sopenharmony_ci};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll2_out_aux2 = {
23162306a36Sopenharmony_ci	.offset = 0x2000,
23262306a36Sopenharmony_ci	.post_div_shift = 8,
23362306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll2_out_aux2,
23462306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_aux2),
23562306a36Sopenharmony_ci	.width = 2,
23662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
23762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
23862306a36Sopenharmony_ci		.name = "cam_cc_pll2_out_aux2",
23962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
24062306a36Sopenharmony_ci			&cam_cc_pll2.clkr.hw,
24162306a36Sopenharmony_ci		},
24262306a36Sopenharmony_ci		.num_parents = 1,
24362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
24462306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_zonda_ops,
24562306a36Sopenharmony_ci	},
24662306a36Sopenharmony_ci};
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci/* 760MHz Configuration */
24962306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll3_config = {
25062306a36Sopenharmony_ci	.l = 0x27,
25162306a36Sopenharmony_ci	.alpha = 0x9555,
25262306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
25362306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
25462306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A299C,
25562306a36Sopenharmony_ci	.user_ctl_val = 0x00000101,
25662306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
25762306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
25862306a36Sopenharmony_ci};
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll3 = {
26162306a36Sopenharmony_ci	.offset = 0x3000,
26262306a36Sopenharmony_ci	.vco_table = lucid_vco,
26362306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
26462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
26562306a36Sopenharmony_ci	.clkr = {
26662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26762306a36Sopenharmony_ci			.name = "cam_cc_pll3",
26862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
26962306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
27062306a36Sopenharmony_ci			},
27162306a36Sopenharmony_ci			.num_parents = 1,
27262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
27362306a36Sopenharmony_ci		},
27462306a36Sopenharmony_ci	},
27562306a36Sopenharmony_ci};
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
27862306a36Sopenharmony_ci	{ 0x1, 2 },
27962306a36Sopenharmony_ci	{ }
28062306a36Sopenharmony_ci};
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
28362306a36Sopenharmony_ci	.offset = 0x3000,
28462306a36Sopenharmony_ci	.post_div_shift = 8,
28562306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll3_out_even,
28662306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
28762306a36Sopenharmony_ci	.width = 4,
28862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
28962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
29062306a36Sopenharmony_ci		.name = "cam_cc_pll3_out_even",
29162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
29262306a36Sopenharmony_ci			&cam_cc_pll3.clkr.hw,
29362306a36Sopenharmony_ci		},
29462306a36Sopenharmony_ci		.num_parents = 1,
29562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
29662306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
29762306a36Sopenharmony_ci	},
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci/* 760MHz Configuration */
30162306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll4_config = {
30262306a36Sopenharmony_ci	.l = 0x27,
30362306a36Sopenharmony_ci	.alpha = 0x9555,
30462306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
30562306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
30662306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A299C,
30762306a36Sopenharmony_ci	.user_ctl_val = 0x00000101,
30862306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
30962306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
31062306a36Sopenharmony_ci};
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll4 = {
31362306a36Sopenharmony_ci	.offset = 0x4000,
31462306a36Sopenharmony_ci	.vco_table = lucid_vco,
31562306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
31662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
31762306a36Sopenharmony_ci	.clkr = {
31862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31962306a36Sopenharmony_ci			.name = "cam_cc_pll4",
32062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
32162306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
32262306a36Sopenharmony_ci			},
32362306a36Sopenharmony_ci			.num_parents = 1,
32462306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
32562306a36Sopenharmony_ci		},
32662306a36Sopenharmony_ci	},
32762306a36Sopenharmony_ci};
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
33062306a36Sopenharmony_ci	{ 0x1, 2 },
33162306a36Sopenharmony_ci	{ }
33262306a36Sopenharmony_ci};
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
33562306a36Sopenharmony_ci	.offset = 0x4000,
33662306a36Sopenharmony_ci	.post_div_shift = 8,
33762306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll4_out_even,
33862306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
33962306a36Sopenharmony_ci	.width = 4,
34062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
34162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
34262306a36Sopenharmony_ci		.name = "cam_cc_pll4_out_even",
34362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
34462306a36Sopenharmony_ci			&cam_cc_pll4.clkr.hw,
34562306a36Sopenharmony_ci		},
34662306a36Sopenharmony_ci		.num_parents = 1,
34762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
34862306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
34962306a36Sopenharmony_ci	},
35062306a36Sopenharmony_ci};
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci/* 760MHz Configuration */
35362306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll5_config = {
35462306a36Sopenharmony_ci	.l = 0x27,
35562306a36Sopenharmony_ci	.alpha = 0x9555,
35662306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
35762306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
35862306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A299C,
35962306a36Sopenharmony_ci	.user_ctl_val = 0x00000101,
36062306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
36162306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
36262306a36Sopenharmony_ci};
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll5 = {
36562306a36Sopenharmony_ci	.offset = 0x5000,
36662306a36Sopenharmony_ci	.vco_table = lucid_vco,
36762306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
36862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
36962306a36Sopenharmony_ci	.clkr = {
37062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37162306a36Sopenharmony_ci			.name = "cam_cc_pll5",
37262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
37362306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
37462306a36Sopenharmony_ci			},
37562306a36Sopenharmony_ci			.num_parents = 1,
37662306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
37762306a36Sopenharmony_ci		},
37862306a36Sopenharmony_ci	},
37962306a36Sopenharmony_ci};
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll5_out_even[] = {
38262306a36Sopenharmony_ci	{ 0x1, 2 },
38362306a36Sopenharmony_ci	{ }
38462306a36Sopenharmony_ci};
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll5_out_even = {
38762306a36Sopenharmony_ci	.offset = 0x5000,
38862306a36Sopenharmony_ci	.post_div_shift = 8,
38962306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll5_out_even,
39062306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll5_out_even),
39162306a36Sopenharmony_ci	.width = 4,
39262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
39362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
39462306a36Sopenharmony_ci		.name = "cam_cc_pll5_out_even",
39562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
39662306a36Sopenharmony_ci			&cam_cc_pll5.clkr.hw,
39762306a36Sopenharmony_ci		},
39862306a36Sopenharmony_ci		.num_parents = 1,
39962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
40062306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
40162306a36Sopenharmony_ci	},
40262306a36Sopenharmony_ci};
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_ci/* 960MHz Configuration */
40562306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll6_config = {
40662306a36Sopenharmony_ci	.l = 0x32,
40762306a36Sopenharmony_ci	.alpha = 0x0,
40862306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
40962306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
41062306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A299C,
41162306a36Sopenharmony_ci	.user_ctl_val = 0x00003101,
41262306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
41362306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
41462306a36Sopenharmony_ci};
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll6 = {
41762306a36Sopenharmony_ci	.offset = 0x6000,
41862306a36Sopenharmony_ci	.vco_table = lucid_vco,
41962306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
42062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
42162306a36Sopenharmony_ci	.clkr = {
42262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
42362306a36Sopenharmony_ci			.name = "cam_cc_pll6",
42462306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
42562306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
42662306a36Sopenharmony_ci			},
42762306a36Sopenharmony_ci			.num_parents = 1,
42862306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
42962306a36Sopenharmony_ci		},
43062306a36Sopenharmony_ci	},
43162306a36Sopenharmony_ci};
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll6_out_even[] = {
43462306a36Sopenharmony_ci	{ 0x1, 2 },
43562306a36Sopenharmony_ci	{ }
43662306a36Sopenharmony_ci};
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll6_out_even = {
43962306a36Sopenharmony_ci	.offset = 0x6000,
44062306a36Sopenharmony_ci	.post_div_shift = 8,
44162306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll6_out_even,
44262306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_even),
44362306a36Sopenharmony_ci	.width = 4,
44462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
44562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
44662306a36Sopenharmony_ci		.name = "cam_cc_pll6_out_even",
44762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
44862306a36Sopenharmony_ci			&cam_cc_pll6.clkr.hw,
44962306a36Sopenharmony_ci		},
45062306a36Sopenharmony_ci		.num_parents = 1,
45162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
45262306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
45362306a36Sopenharmony_ci	},
45462306a36Sopenharmony_ci};
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll6_out_odd[] = {
45762306a36Sopenharmony_ci	{ 0x3, 3 },
45862306a36Sopenharmony_ci	{ }
45962306a36Sopenharmony_ci};
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll6_out_odd = {
46262306a36Sopenharmony_ci	.offset = 0x6000,
46362306a36Sopenharmony_ci	.post_div_shift = 12,
46462306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll6_out_odd,
46562306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_odd),
46662306a36Sopenharmony_ci	.width = 4,
46762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
46862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
46962306a36Sopenharmony_ci		.name = "cam_cc_pll6_out_odd",
47062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
47162306a36Sopenharmony_ci			&cam_cc_pll6.clkr.hw,
47262306a36Sopenharmony_ci		},
47362306a36Sopenharmony_ci		.num_parents = 1,
47462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
47562306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
47662306a36Sopenharmony_ci	},
47762306a36Sopenharmony_ci};
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_0[] = {
48062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
48162306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_MAIN, 1 },
48262306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_EVEN, 2 },
48362306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_ODD, 3 },
48462306a36Sopenharmony_ci	{ P_CAM_CC_PLL6_OUT_EVEN, 5 },
48562306a36Sopenharmony_ci};
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_0[] = {
48862306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
48962306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0.clkr.hw },
49062306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0_out_even.clkr.hw },
49162306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0_out_odd.clkr.hw },
49262306a36Sopenharmony_ci	{ .hw = &cam_cc_pll6_out_even.clkr.hw },
49362306a36Sopenharmony_ci};
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_1[] = {
49662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
49762306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_MAIN, 1 },
49862306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_EVEN, 2 },
49962306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_ODD, 3 },
50062306a36Sopenharmony_ci	{ P_CAM_CC_PLL6_OUT_MAIN, 4 },
50162306a36Sopenharmony_ci	{ P_CAM_CC_PLL6_OUT_EVEN, 5 },
50262306a36Sopenharmony_ci};
50362306a36Sopenharmony_ci
50462306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_1[] = {
50562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
50662306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0.clkr.hw },
50762306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0_out_even.clkr.hw },
50862306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0_out_odd.clkr.hw },
50962306a36Sopenharmony_ci	{ .hw = &cam_cc_pll6.clkr.hw },
51062306a36Sopenharmony_ci	{ .hw = &cam_cc_pll6_out_even.clkr.hw },
51162306a36Sopenharmony_ci};
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_2[] = {
51462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
51562306a36Sopenharmony_ci	{ P_CAM_CC_PLL2_OUT_AUX2, 3 },
51662306a36Sopenharmony_ci	{ P_CAM_CC_PLL2_OUT_EARLY, 5 },
51762306a36Sopenharmony_ci};
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_2[] = {
52062306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
52162306a36Sopenharmony_ci	{ .hw = &cam_cc_pll2_out_aux2.clkr.hw },
52262306a36Sopenharmony_ci	{ .hw = &cam_cc_pll2.clkr.hw },
52362306a36Sopenharmony_ci};
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_3[] = {
52662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
52762306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_MAIN, 1 },
52862306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_EVEN, 2 },
52962306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_ODD, 3 },
53062306a36Sopenharmony_ci	{ P_CAM_CC_PLL6_OUT_EVEN, 5 },
53162306a36Sopenharmony_ci	{ P_CAM_CC_PLL6_OUT_ODD, 6 },
53262306a36Sopenharmony_ci};
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_3[] = {
53562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
53662306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0.clkr.hw },
53762306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0_out_even.clkr.hw },
53862306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0_out_odd.clkr.hw },
53962306a36Sopenharmony_ci	{ .hw = &cam_cc_pll6_out_even.clkr.hw },
54062306a36Sopenharmony_ci	{ .hw = &cam_cc_pll6_out_odd.clkr.hw },
54162306a36Sopenharmony_ci};
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_4[] = {
54462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
54562306a36Sopenharmony_ci	{ P_CAM_CC_PLL3_OUT_EVEN, 6 },
54662306a36Sopenharmony_ci};
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_4[] = {
54962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
55062306a36Sopenharmony_ci	{ .hw = &cam_cc_pll3_out_even.clkr.hw },
55162306a36Sopenharmony_ci};
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_5[] = {
55462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
55562306a36Sopenharmony_ci	{ P_CAM_CC_PLL4_OUT_EVEN, 6 },
55662306a36Sopenharmony_ci};
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_5[] = {
55962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
56062306a36Sopenharmony_ci	{ .hw = &cam_cc_pll4_out_even.clkr.hw },
56162306a36Sopenharmony_ci};
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_6[] = {
56462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
56562306a36Sopenharmony_ci	{ P_CAM_CC_PLL5_OUT_EVEN, 6 },
56662306a36Sopenharmony_ci};
56762306a36Sopenharmony_ci
56862306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_6[] = {
56962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
57062306a36Sopenharmony_ci	{ .hw = &cam_cc_pll5_out_even.clkr.hw },
57162306a36Sopenharmony_ci};
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_7[] = {
57462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
57562306a36Sopenharmony_ci	{ P_CAM_CC_PLL1_OUT_EVEN, 4 },
57662306a36Sopenharmony_ci};
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_7[] = {
57962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
58062306a36Sopenharmony_ci	{ .hw = &cam_cc_pll1_out_even.clkr.hw },
58162306a36Sopenharmony_ci};
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_8[] = {
58462306a36Sopenharmony_ci	{ P_SLEEP_CLK, 0 },
58562306a36Sopenharmony_ci};
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_8[] = {
58862306a36Sopenharmony_ci	{ .fw_name = "sleep_clk" },
58962306a36Sopenharmony_ci};
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_9[] = {
59262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
59362306a36Sopenharmony_ci};
59462306a36Sopenharmony_ci
59562306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_9_ao[] = {
59662306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo_ao" },
59762306a36Sopenharmony_ci};
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
60062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
60162306a36Sopenharmony_ci	F(100000000, P_CAM_CC_PLL0_OUT_ODD, 4, 0, 0),
60262306a36Sopenharmony_ci	F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
60362306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
60462306a36Sopenharmony_ci	F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
60562306a36Sopenharmony_ci	F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
60662306a36Sopenharmony_ci	{ }
60762306a36Sopenharmony_ci};
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_bps_clk_src = {
61062306a36Sopenharmony_ci	.cmd_rcgr = 0x7010,
61162306a36Sopenharmony_ci	.mnd_width = 0,
61262306a36Sopenharmony_ci	.hid_width = 5,
61362306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
61462306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_bps_clk_src,
61562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61662306a36Sopenharmony_ci		.name = "cam_cc_bps_clk_src",
61762306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
61862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
61962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
62062306a36Sopenharmony_ci	},
62162306a36Sopenharmony_ci};
62262306a36Sopenharmony_ci
62362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_camnoc_axi_clk_src[] = {
62462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
62562306a36Sopenharmony_ci	F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
62662306a36Sopenharmony_ci	F(240000000, P_CAM_CC_PLL6_OUT_EVEN, 2, 0, 0),
62762306a36Sopenharmony_ci	F(320000000, P_CAM_CC_PLL6_OUT_ODD, 1, 0, 0),
62862306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
62962306a36Sopenharmony_ci	F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
63062306a36Sopenharmony_ci	{ }
63162306a36Sopenharmony_ci};
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_camnoc_axi_clk_src = {
63462306a36Sopenharmony_ci	.cmd_rcgr = 0xc124,
63562306a36Sopenharmony_ci	.mnd_width = 0,
63662306a36Sopenharmony_ci	.hid_width = 5,
63762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_3,
63862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_camnoc_axi_clk_src,
63962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
64062306a36Sopenharmony_ci		.name = "cam_cc_camnoc_axi_clk_src",
64162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_3,
64262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
64362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
64462306a36Sopenharmony_ci	},
64562306a36Sopenharmony_ci};
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
64862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
64962306a36Sopenharmony_ci	F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
65062306a36Sopenharmony_ci	{ }
65162306a36Sopenharmony_ci};
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_cci_0_clk_src = {
65462306a36Sopenharmony_ci	.cmd_rcgr = 0xc0e0,
65562306a36Sopenharmony_ci	.mnd_width = 8,
65662306a36Sopenharmony_ci	.hid_width = 5,
65762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
65862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_cci_0_clk_src,
65962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
66062306a36Sopenharmony_ci		.name = "cam_cc_cci_0_clk_src",
66162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
66262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
66362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
66462306a36Sopenharmony_ci	},
66562306a36Sopenharmony_ci};
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_cci_1_clk_src = {
66862306a36Sopenharmony_ci	.cmd_rcgr = 0xc0fc,
66962306a36Sopenharmony_ci	.mnd_width = 8,
67062306a36Sopenharmony_ci	.hid_width = 5,
67162306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
67262306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_cci_0_clk_src,
67362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
67462306a36Sopenharmony_ci		.name = "cam_cc_cci_1_clk_src",
67562306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
67662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
67762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
67862306a36Sopenharmony_ci	},
67962306a36Sopenharmony_ci};
68062306a36Sopenharmony_ci
68162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
68262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
68362306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
68462306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
68562306a36Sopenharmony_ci	{ }
68662306a36Sopenharmony_ci};
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
68962306a36Sopenharmony_ci	.cmd_rcgr = 0xa064,
69062306a36Sopenharmony_ci	.mnd_width = 0,
69162306a36Sopenharmony_ci	.hid_width = 5,
69262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
69362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
69462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
69562306a36Sopenharmony_ci		.name = "cam_cc_cphy_rx_clk_src",
69662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
69762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
69862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
69962306a36Sopenharmony_ci	},
70062306a36Sopenharmony_ci};
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
70362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
70462306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
70562306a36Sopenharmony_ci	{ }
70662306a36Sopenharmony_ci};
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
70962306a36Sopenharmony_ci	.cmd_rcgr = 0xe0ac,
71062306a36Sopenharmony_ci	.mnd_width = 0,
71162306a36Sopenharmony_ci	.hid_width = 5,
71262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
71362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
71462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
71562306a36Sopenharmony_ci		.name = "cam_cc_csi0phytimer_clk_src",
71662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
71762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
71862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
71962306a36Sopenharmony_ci	},
72062306a36Sopenharmony_ci};
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
72362306a36Sopenharmony_ci	.cmd_rcgr = 0xe0d0,
72462306a36Sopenharmony_ci	.mnd_width = 0,
72562306a36Sopenharmony_ci	.hid_width = 5,
72662306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
72762306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
72862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
72962306a36Sopenharmony_ci		.name = "cam_cc_csi1phytimer_clk_src",
73062306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
73162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
73262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
73362306a36Sopenharmony_ci	},
73462306a36Sopenharmony_ci};
73562306a36Sopenharmony_ci
73662306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
73762306a36Sopenharmony_ci	.cmd_rcgr = 0xe0f4,
73862306a36Sopenharmony_ci	.mnd_width = 0,
73962306a36Sopenharmony_ci	.hid_width = 5,
74062306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
74162306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
74262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
74362306a36Sopenharmony_ci		.name = "cam_cc_csi2phytimer_clk_src",
74462306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
74562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
74662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
74762306a36Sopenharmony_ci	},
74862306a36Sopenharmony_ci};
74962306a36Sopenharmony_ci
75062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
75162306a36Sopenharmony_ci	.cmd_rcgr = 0xe11c,
75262306a36Sopenharmony_ci	.mnd_width = 0,
75362306a36Sopenharmony_ci	.hid_width = 5,
75462306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
75562306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
75662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
75762306a36Sopenharmony_ci		.name = "cam_cc_csi3phytimer_clk_src",
75862306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
75962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
76062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
76162306a36Sopenharmony_ci		},
76262306a36Sopenharmony_ci};
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
76562306a36Sopenharmony_ci	.cmd_rcgr = 0xe140,
76662306a36Sopenharmony_ci	.mnd_width = 0,
76762306a36Sopenharmony_ci	.hid_width = 5,
76862306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
76962306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
77062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
77162306a36Sopenharmony_ci		.name = "cam_cc_csi4phytimer_clk_src",
77262306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
77362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
77462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
77562306a36Sopenharmony_ci	},
77662306a36Sopenharmony_ci};
77762306a36Sopenharmony_ci
77862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
77962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
78062306a36Sopenharmony_ci	F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
78162306a36Sopenharmony_ci	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
78262306a36Sopenharmony_ci	F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
78362306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
78462306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
78562306a36Sopenharmony_ci	{ }
78662306a36Sopenharmony_ci};
78762306a36Sopenharmony_ci
78862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
78962306a36Sopenharmony_ci	.cmd_rcgr = 0x703c,
79062306a36Sopenharmony_ci	.mnd_width = 0,
79162306a36Sopenharmony_ci	.hid_width = 5,
79262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
79362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
79462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
79562306a36Sopenharmony_ci		.name = "cam_cc_fast_ahb_clk_src",
79662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
79762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
79862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
79962306a36Sopenharmony_ci	},
80062306a36Sopenharmony_ci};
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
80362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
80462306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
80562306a36Sopenharmony_ci	F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
80662306a36Sopenharmony_ci	F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
80762306a36Sopenharmony_ci	{ }
80862306a36Sopenharmony_ci};
80962306a36Sopenharmony_ci
81062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_icp_clk_src = {
81162306a36Sopenharmony_ci	.cmd_rcgr = 0xc0b8,
81262306a36Sopenharmony_ci	.mnd_width = 0,
81362306a36Sopenharmony_ci	.hid_width = 5,
81462306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
81562306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_icp_clk_src,
81662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
81762306a36Sopenharmony_ci		.name = "cam_cc_icp_clk_src",
81862306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
81962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
82062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
82162306a36Sopenharmony_ci	},
82262306a36Sopenharmony_ci};
82362306a36Sopenharmony_ci
82462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
82562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
82662306a36Sopenharmony_ci	F(380000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
82762306a36Sopenharmony_ci	F(510000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
82862306a36Sopenharmony_ci	F(637000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
82962306a36Sopenharmony_ci	F(760000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
83062306a36Sopenharmony_ci	{ }
83162306a36Sopenharmony_ci};
83262306a36Sopenharmony_ci
83362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_0_clk_src = {
83462306a36Sopenharmony_ci	.cmd_rcgr = 0xa010,
83562306a36Sopenharmony_ci	.mnd_width = 0,
83662306a36Sopenharmony_ci	.hid_width = 5,
83762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_4,
83862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_clk_src,
83962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
84062306a36Sopenharmony_ci		.name = "cam_cc_ife_0_clk_src",
84162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_4,
84262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
84362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
84462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
84562306a36Sopenharmony_ci	},
84662306a36Sopenharmony_ci};
84762306a36Sopenharmony_ci
84862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
84962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
85062306a36Sopenharmony_ci	F(380000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
85162306a36Sopenharmony_ci	F(510000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
85262306a36Sopenharmony_ci	F(637000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
85362306a36Sopenharmony_ci	F(760000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
85462306a36Sopenharmony_ci	{ }
85562306a36Sopenharmony_ci};
85662306a36Sopenharmony_ci
85762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_1_clk_src = {
85862306a36Sopenharmony_ci	.cmd_rcgr = 0xb010,
85962306a36Sopenharmony_ci	.mnd_width = 0,
86062306a36Sopenharmony_ci	.hid_width = 5,
86162306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_5,
86262306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_1_clk_src,
86362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
86462306a36Sopenharmony_ci		.name = "cam_cc_ife_1_clk_src",
86562306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_5,
86662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
86762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
86862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
86962306a36Sopenharmony_ci	},
87062306a36Sopenharmony_ci};
87162306a36Sopenharmony_ci
87262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_0_csid_clk_src[] = {
87362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
87462306a36Sopenharmony_ci	F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
87562306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
87662306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
87762306a36Sopenharmony_ci	{ }
87862306a36Sopenharmony_ci};
87962306a36Sopenharmony_ci
88062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_0_csid_clk_src = {
88162306a36Sopenharmony_ci	.cmd_rcgr = 0xa03c,
88262306a36Sopenharmony_ci	.mnd_width = 0,
88362306a36Sopenharmony_ci	.hid_width = 5,
88462306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
88562306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
88662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
88762306a36Sopenharmony_ci		.name = "cam_cc_ife_0_csid_clk_src",
88862306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
88962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
89062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
89162306a36Sopenharmony_ci	},
89262306a36Sopenharmony_ci};
89362306a36Sopenharmony_ci
89462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_1_csid_clk_src = {
89562306a36Sopenharmony_ci	.cmd_rcgr = 0xb03c,
89662306a36Sopenharmony_ci	.mnd_width = 0,
89762306a36Sopenharmony_ci	.hid_width = 5,
89862306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
89962306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
90062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
90162306a36Sopenharmony_ci		.name = "cam_cc_ife_1_csid_clk_src",
90262306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
90362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
90462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
90562306a36Sopenharmony_ci	},
90662306a36Sopenharmony_ci};
90762306a36Sopenharmony_ci
90862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_2_clk_src[] = {
90962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
91062306a36Sopenharmony_ci	F(380000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
91162306a36Sopenharmony_ci	F(510000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
91262306a36Sopenharmony_ci	F(637000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
91362306a36Sopenharmony_ci	F(760000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
91462306a36Sopenharmony_ci	{ }
91562306a36Sopenharmony_ci};
91662306a36Sopenharmony_ci
91762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_2_clk_src = {
91862306a36Sopenharmony_ci	.cmd_rcgr = 0xb07c,
91962306a36Sopenharmony_ci	.mnd_width = 0,
92062306a36Sopenharmony_ci	.hid_width = 5,
92162306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_6,
92262306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_2_clk_src,
92362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
92462306a36Sopenharmony_ci		.name = "cam_cc_ife_2_clk_src",
92562306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_6,
92662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
92762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
92862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
92962306a36Sopenharmony_ci	},
93062306a36Sopenharmony_ci};
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_2_csid_clk_src = {
93362306a36Sopenharmony_ci	.cmd_rcgr = 0xb0a8,
93462306a36Sopenharmony_ci	.mnd_width = 0,
93562306a36Sopenharmony_ci	.hid_width = 5,
93662306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
93762306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
93862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
93962306a36Sopenharmony_ci		.name = "cam_cc_ife_2_csid_clk_src",
94062306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
94162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
94262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
94362306a36Sopenharmony_ci	},
94462306a36Sopenharmony_ci};
94562306a36Sopenharmony_ci
94662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_lite_0_clk_src[] = {
94762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
94862306a36Sopenharmony_ci	F(320000000, P_CAM_CC_PLL6_OUT_ODD, 1, 0, 0),
94962306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
95062306a36Sopenharmony_ci	F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
95162306a36Sopenharmony_ci	F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
95262306a36Sopenharmony_ci	{ }
95362306a36Sopenharmony_ci};
95462306a36Sopenharmony_ci
95562306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_lite_0_clk_src = {
95662306a36Sopenharmony_ci	.cmd_rcgr = 0xc004,
95762306a36Sopenharmony_ci	.mnd_width = 0,
95862306a36Sopenharmony_ci	.hid_width = 5,
95962306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_3,
96062306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_lite_0_clk_src,
96162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
96262306a36Sopenharmony_ci		.name = "cam_cc_ife_lite_0_clk_src",
96362306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_3,
96462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
96562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
96662306a36Sopenharmony_ci	},
96762306a36Sopenharmony_ci};
96862306a36Sopenharmony_ci
96962306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_lite_0_csid_clk_src = {
97062306a36Sopenharmony_ci	.cmd_rcgr = 0xc020,
97162306a36Sopenharmony_ci	.mnd_width = 0,
97262306a36Sopenharmony_ci	.hid_width = 5,
97362306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
97462306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
97562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
97662306a36Sopenharmony_ci		.name = "cam_cc_ife_lite_0_csid_clk_src",
97762306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
97862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
97962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
98062306a36Sopenharmony_ci	},
98162306a36Sopenharmony_ci};
98262306a36Sopenharmony_ci
98362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_lite_1_clk_src = {
98462306a36Sopenharmony_ci	.cmd_rcgr = 0xc048,
98562306a36Sopenharmony_ci	.mnd_width = 0,
98662306a36Sopenharmony_ci	.hid_width = 5,
98762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_3,
98862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_lite_0_clk_src,
98962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
99062306a36Sopenharmony_ci		.name = "cam_cc_ife_lite_1_clk_src",
99162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_3,
99262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
99362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
99462306a36Sopenharmony_ci	},
99562306a36Sopenharmony_ci};
99662306a36Sopenharmony_ci
99762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_lite_1_csid_clk_src = {
99862306a36Sopenharmony_ci	.cmd_rcgr = 0xc064,
99962306a36Sopenharmony_ci	.mnd_width = 0,
100062306a36Sopenharmony_ci	.hid_width = 5,
100162306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
100262306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
100362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
100462306a36Sopenharmony_ci		.name = "cam_cc_ife_lite_1_csid_clk_src",
100562306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
100662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
100762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
100862306a36Sopenharmony_ci	},
100962306a36Sopenharmony_ci};
101062306a36Sopenharmony_ci
101162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ipe_0_clk_src[] = {
101262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
101362306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
101462306a36Sopenharmony_ci	F(430000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
101562306a36Sopenharmony_ci	F(520000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
101662306a36Sopenharmony_ci	F(600000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
101762306a36Sopenharmony_ci	{ }
101862306a36Sopenharmony_ci};
101962306a36Sopenharmony_ci
102062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ipe_0_clk_src = {
102162306a36Sopenharmony_ci	.cmd_rcgr = 0x8010,
102262306a36Sopenharmony_ci	.mnd_width = 0,
102362306a36Sopenharmony_ci	.hid_width = 5,
102462306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_7,
102562306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
102662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
102762306a36Sopenharmony_ci		.name = "cam_cc_ipe_0_clk_src",
102862306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_7,
102962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_7),
103062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
103162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
103262306a36Sopenharmony_ci	},
103362306a36Sopenharmony_ci};
103462306a36Sopenharmony_ci
103562306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_jpeg_clk_src = {
103662306a36Sopenharmony_ci	.cmd_rcgr = 0xc08c,
103762306a36Sopenharmony_ci	.mnd_width = 0,
103862306a36Sopenharmony_ci	.hid_width = 5,
103962306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
104062306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_bps_clk_src,
104162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
104262306a36Sopenharmony_ci		.name = "cam_cc_jpeg_clk_src",
104362306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
104462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
104562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
104662306a36Sopenharmony_ci	},
104762306a36Sopenharmony_ci};
104862306a36Sopenharmony_ci
104962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_lrme_clk_src[] = {
105062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
105162306a36Sopenharmony_ci	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
105262306a36Sopenharmony_ci	F(240000000, P_CAM_CC_PLL6_OUT_EVEN, 2, 0, 0),
105362306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
105462306a36Sopenharmony_ci	F(320000000, P_CAM_CC_PLL6_OUT_ODD, 1, 0, 0),
105562306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
105662306a36Sopenharmony_ci	{ }
105762306a36Sopenharmony_ci};
105862306a36Sopenharmony_ci
105962306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_lrme_clk_src = {
106062306a36Sopenharmony_ci	.cmd_rcgr = 0xc150,
106162306a36Sopenharmony_ci	.mnd_width = 0,
106262306a36Sopenharmony_ci	.hid_width = 5,
106362306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_3,
106462306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_lrme_clk_src,
106562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
106662306a36Sopenharmony_ci		.name = "cam_cc_lrme_clk_src",
106762306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_3,
106862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
106962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
107062306a36Sopenharmony_ci	},
107162306a36Sopenharmony_ci};
107262306a36Sopenharmony_ci
107362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
107462306a36Sopenharmony_ci	F(19200000, P_CAM_CC_PLL2_OUT_EARLY, 1, 1, 75),
107562306a36Sopenharmony_ci	F(24000000, P_CAM_CC_PLL2_OUT_EARLY, 10, 1, 6),
107662306a36Sopenharmony_ci	F(34285714, P_CAM_CC_PLL2_OUT_EARLY, 2, 1, 21),
107762306a36Sopenharmony_ci	{ }
107862306a36Sopenharmony_ci};
107962306a36Sopenharmony_ci
108062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk0_clk_src = {
108162306a36Sopenharmony_ci	.cmd_rcgr = 0xe000,
108262306a36Sopenharmony_ci	.mnd_width = 8,
108362306a36Sopenharmony_ci	.hid_width = 5,
108462306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_2,
108562306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
108662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
108762306a36Sopenharmony_ci		.name = "cam_cc_mclk0_clk_src",
108862306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_2,
108962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
109062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
109162306a36Sopenharmony_ci	},
109262306a36Sopenharmony_ci};
109362306a36Sopenharmony_ci
109462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk1_clk_src = {
109562306a36Sopenharmony_ci	.cmd_rcgr = 0xe01c,
109662306a36Sopenharmony_ci	.mnd_width = 8,
109762306a36Sopenharmony_ci	.hid_width = 5,
109862306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_2,
109962306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
110062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
110162306a36Sopenharmony_ci		.name = "cam_cc_mclk1_clk_src",
110262306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_2,
110362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
110462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
110562306a36Sopenharmony_ci	},
110662306a36Sopenharmony_ci};
110762306a36Sopenharmony_ci
110862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk2_clk_src = {
110962306a36Sopenharmony_ci	.cmd_rcgr = 0xe038,
111062306a36Sopenharmony_ci	.mnd_width = 8,
111162306a36Sopenharmony_ci	.hid_width = 5,
111262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_2,
111362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
111462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
111562306a36Sopenharmony_ci		.name = "cam_cc_mclk2_clk_src",
111662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_2,
111762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
111862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
111962306a36Sopenharmony_ci	},
112062306a36Sopenharmony_ci};
112162306a36Sopenharmony_ci
112262306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk3_clk_src = {
112362306a36Sopenharmony_ci	.cmd_rcgr = 0xe054,
112462306a36Sopenharmony_ci	.mnd_width = 8,
112562306a36Sopenharmony_ci	.hid_width = 5,
112662306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_2,
112762306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
112862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
112962306a36Sopenharmony_ci		.name = "cam_cc_mclk3_clk_src",
113062306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_2,
113162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
113262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
113362306a36Sopenharmony_ci	},
113462306a36Sopenharmony_ci};
113562306a36Sopenharmony_ci
113662306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk4_clk_src = {
113762306a36Sopenharmony_ci	.cmd_rcgr = 0xe070,
113862306a36Sopenharmony_ci	.mnd_width = 8,
113962306a36Sopenharmony_ci	.hid_width = 5,
114062306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_2,
114162306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
114262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
114362306a36Sopenharmony_ci		.name = "cam_cc_mclk4_clk_src",
114462306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_2,
114562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
114662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
114762306a36Sopenharmony_ci	},
114862306a36Sopenharmony_ci};
114962306a36Sopenharmony_ci
115062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk5_clk_src = {
115162306a36Sopenharmony_ci	.cmd_rcgr = 0xe08c,
115262306a36Sopenharmony_ci	.mnd_width = 8,
115362306a36Sopenharmony_ci	.hid_width = 5,
115462306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_2,
115562306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
115662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
115762306a36Sopenharmony_ci		.name = "cam_cc_mclk5_clk_src",
115862306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_2,
115962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
116062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
116162306a36Sopenharmony_ci		},
116262306a36Sopenharmony_ci};
116362306a36Sopenharmony_ci
116462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
116562306a36Sopenharmony_ci	F(32000, P_SLEEP_CLK, 1, 0, 0),
116662306a36Sopenharmony_ci	{ }
116762306a36Sopenharmony_ci};
116862306a36Sopenharmony_ci
116962306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_sleep_clk_src = {
117062306a36Sopenharmony_ci	.cmd_rcgr = 0xc1c0,
117162306a36Sopenharmony_ci	.mnd_width = 0,
117262306a36Sopenharmony_ci	.hid_width = 5,
117362306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_8,
117462306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_sleep_clk_src,
117562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
117662306a36Sopenharmony_ci		.name = "cam_cc_sleep_clk_src",
117762306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_8,
117862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_8),
117962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
118062306a36Sopenharmony_ci	},
118162306a36Sopenharmony_ci};
118262306a36Sopenharmony_ci
118362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
118462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
118562306a36Sopenharmony_ci	F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
118662306a36Sopenharmony_ci	{ }
118762306a36Sopenharmony_ci};
118862306a36Sopenharmony_ci
118962306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
119062306a36Sopenharmony_ci	.cmd_rcgr = 0x7058,
119162306a36Sopenharmony_ci	.mnd_width = 8,
119262306a36Sopenharmony_ci	.hid_width = 5,
119362306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
119462306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
119562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
119662306a36Sopenharmony_ci		.name = "cam_cc_slow_ahb_clk_src",
119762306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
119862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
119962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
120062306a36Sopenharmony_ci	},
120162306a36Sopenharmony_ci};
120262306a36Sopenharmony_ci
120362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
120462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
120562306a36Sopenharmony_ci	{ }
120662306a36Sopenharmony_ci};
120762306a36Sopenharmony_ci
120862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_xo_clk_src = {
120962306a36Sopenharmony_ci	.cmd_rcgr = 0xc1a4,
121062306a36Sopenharmony_ci	.mnd_width = 0,
121162306a36Sopenharmony_ci	.hid_width = 5,
121262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_9,
121362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_xo_clk_src,
121462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
121562306a36Sopenharmony_ci		.name = "cam_cc_xo_clk_src",
121662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_9_ao,
121762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_9_ao),
121862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
121962306a36Sopenharmony_ci	},
122062306a36Sopenharmony_ci};
122162306a36Sopenharmony_ci
122262306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_ahb_clk = {
122362306a36Sopenharmony_ci	.halt_reg = 0x7070,
122462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
122562306a36Sopenharmony_ci	.clkr = {
122662306a36Sopenharmony_ci		.enable_reg = 0x7070,
122762306a36Sopenharmony_ci		.enable_mask = BIT(0),
122862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122962306a36Sopenharmony_ci			.name = "cam_cc_bps_ahb_clk",
123062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
123162306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw,
123262306a36Sopenharmony_ci			},
123362306a36Sopenharmony_ci			.num_parents = 1,
123462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
123562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
123662306a36Sopenharmony_ci		},
123762306a36Sopenharmony_ci	},
123862306a36Sopenharmony_ci};
123962306a36Sopenharmony_ci
124062306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_areg_clk = {
124162306a36Sopenharmony_ci	.halt_reg = 0x7054,
124262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
124362306a36Sopenharmony_ci	.clkr = {
124462306a36Sopenharmony_ci		.enable_reg = 0x7054,
124562306a36Sopenharmony_ci		.enable_mask = BIT(0),
124662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
124762306a36Sopenharmony_ci			.name = "cam_cc_bps_areg_clk",
124862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
124962306a36Sopenharmony_ci				&cam_cc_fast_ahb_clk_src.clkr.hw,
125062306a36Sopenharmony_ci			},
125162306a36Sopenharmony_ci			.num_parents = 1,
125262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
125362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
125462306a36Sopenharmony_ci		},
125562306a36Sopenharmony_ci	},
125662306a36Sopenharmony_ci};
125762306a36Sopenharmony_ci
125862306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_axi_clk = {
125962306a36Sopenharmony_ci	.halt_reg = 0x7038,
126062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
126162306a36Sopenharmony_ci	.clkr = {
126262306a36Sopenharmony_ci		.enable_reg = 0x7038,
126362306a36Sopenharmony_ci		.enable_mask = BIT(0),
126462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
126562306a36Sopenharmony_ci			.name = "cam_cc_bps_axi_clk",
126662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
126762306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw,
126862306a36Sopenharmony_ci			},
126962306a36Sopenharmony_ci			.num_parents = 1,
127062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
127162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
127262306a36Sopenharmony_ci		},
127362306a36Sopenharmony_ci	},
127462306a36Sopenharmony_ci};
127562306a36Sopenharmony_ci
127662306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_clk = {
127762306a36Sopenharmony_ci	.halt_reg = 0x7028,
127862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
127962306a36Sopenharmony_ci	.clkr = {
128062306a36Sopenharmony_ci		.enable_reg = 0x7028,
128162306a36Sopenharmony_ci		.enable_mask = BIT(0),
128262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
128362306a36Sopenharmony_ci			.name = "cam_cc_bps_clk",
128462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
128562306a36Sopenharmony_ci				&cam_cc_bps_clk_src.clkr.hw,
128662306a36Sopenharmony_ci			},
128762306a36Sopenharmony_ci			.num_parents = 1,
128862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
128962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
129062306a36Sopenharmony_ci		},
129162306a36Sopenharmony_ci	},
129262306a36Sopenharmony_ci};
129362306a36Sopenharmony_ci
129462306a36Sopenharmony_cistatic struct clk_branch cam_cc_camnoc_axi_clk = {
129562306a36Sopenharmony_ci	.halt_reg = 0xc140,
129662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
129762306a36Sopenharmony_ci	.clkr = {
129862306a36Sopenharmony_ci		.enable_reg = 0xc140,
129962306a36Sopenharmony_ci		.enable_mask = BIT(0),
130062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
130162306a36Sopenharmony_ci			.name = "cam_cc_camnoc_axi_clk",
130262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
130362306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw,
130462306a36Sopenharmony_ci			},
130562306a36Sopenharmony_ci			.num_parents = 1,
130662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
130762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
130862306a36Sopenharmony_ci		},
130962306a36Sopenharmony_ci	},
131062306a36Sopenharmony_ci};
131162306a36Sopenharmony_ci
131262306a36Sopenharmony_cistatic struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
131362306a36Sopenharmony_ci	.halt_reg = 0xc148,
131462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
131562306a36Sopenharmony_ci	.clkr = {
131662306a36Sopenharmony_ci		.enable_reg = 0xc148,
131762306a36Sopenharmony_ci		.enable_mask = BIT(0),
131862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
131962306a36Sopenharmony_ci			.name = "cam_cc_camnoc_dcd_xo_clk",
132062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
132162306a36Sopenharmony_ci				&cam_cc_xo_clk_src.clkr.hw,
132262306a36Sopenharmony_ci			},
132362306a36Sopenharmony_ci			.num_parents = 1,
132462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
132562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
132662306a36Sopenharmony_ci		},
132762306a36Sopenharmony_ci	},
132862306a36Sopenharmony_ci};
132962306a36Sopenharmony_ci
133062306a36Sopenharmony_cistatic struct clk_branch cam_cc_cci_0_clk = {
133162306a36Sopenharmony_ci	.halt_reg = 0xc0f8,
133262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
133362306a36Sopenharmony_ci	.clkr = {
133462306a36Sopenharmony_ci		.enable_reg = 0xc0f8,
133562306a36Sopenharmony_ci		.enable_mask = BIT(0),
133662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
133762306a36Sopenharmony_ci			.name = "cam_cc_cci_0_clk",
133862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
133962306a36Sopenharmony_ci				&cam_cc_cci_0_clk_src.clkr.hw,
134062306a36Sopenharmony_ci			},
134162306a36Sopenharmony_ci			.num_parents = 1,
134262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
134362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134462306a36Sopenharmony_ci		},
134562306a36Sopenharmony_ci	},
134662306a36Sopenharmony_ci};
134762306a36Sopenharmony_ci
134862306a36Sopenharmony_cistatic struct clk_branch cam_cc_cci_1_clk = {
134962306a36Sopenharmony_ci	.halt_reg = 0xc114,
135062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
135162306a36Sopenharmony_ci	.clkr = {
135262306a36Sopenharmony_ci		.enable_reg = 0xc114,
135362306a36Sopenharmony_ci		.enable_mask = BIT(0),
135462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135562306a36Sopenharmony_ci			.name = "cam_cc_cci_1_clk",
135662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
135762306a36Sopenharmony_ci				&cam_cc_cci_1_clk_src.clkr.hw,
135862306a36Sopenharmony_ci			},
135962306a36Sopenharmony_ci			.num_parents = 1,
136062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
136162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136262306a36Sopenharmony_ci		},
136362306a36Sopenharmony_ci	},
136462306a36Sopenharmony_ci};
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_cistatic struct clk_branch cam_cc_core_ahb_clk = {
136762306a36Sopenharmony_ci	.halt_reg = 0xc1a0,
136862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
136962306a36Sopenharmony_ci	.clkr = {
137062306a36Sopenharmony_ci		.enable_reg = 0xc1a0,
137162306a36Sopenharmony_ci		.enable_mask = BIT(0),
137262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
137362306a36Sopenharmony_ci			.name = "cam_cc_core_ahb_clk",
137462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
137562306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw,
137662306a36Sopenharmony_ci			},
137762306a36Sopenharmony_ci			.num_parents = 1,
137862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
137962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
138062306a36Sopenharmony_ci		},
138162306a36Sopenharmony_ci	},
138262306a36Sopenharmony_ci};
138362306a36Sopenharmony_ci
138462306a36Sopenharmony_cistatic struct clk_branch cam_cc_cpas_ahb_clk = {
138562306a36Sopenharmony_ci	.halt_reg = 0xc11c,
138662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
138762306a36Sopenharmony_ci	.clkr = {
138862306a36Sopenharmony_ci		.enable_reg = 0xc11c,
138962306a36Sopenharmony_ci		.enable_mask = BIT(0),
139062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
139162306a36Sopenharmony_ci			.name = "cam_cc_cpas_ahb_clk",
139262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
139362306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw,
139462306a36Sopenharmony_ci			},
139562306a36Sopenharmony_ci			.num_parents = 1,
139662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
139762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
139862306a36Sopenharmony_ci		},
139962306a36Sopenharmony_ci	},
140062306a36Sopenharmony_ci};
140162306a36Sopenharmony_ci
140262306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi0phytimer_clk = {
140362306a36Sopenharmony_ci	.halt_reg = 0xe0c4,
140462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
140562306a36Sopenharmony_ci	.clkr = {
140662306a36Sopenharmony_ci		.enable_reg = 0xe0c4,
140762306a36Sopenharmony_ci		.enable_mask = BIT(0),
140862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
140962306a36Sopenharmony_ci			.name = "cam_cc_csi0phytimer_clk",
141062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
141162306a36Sopenharmony_ci				&cam_cc_csi0phytimer_clk_src.clkr.hw,
141262306a36Sopenharmony_ci			},
141362306a36Sopenharmony_ci			.num_parents = 1,
141462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
141562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141662306a36Sopenharmony_ci		},
141762306a36Sopenharmony_ci	},
141862306a36Sopenharmony_ci};
141962306a36Sopenharmony_ci
142062306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi1phytimer_clk = {
142162306a36Sopenharmony_ci	.halt_reg = 0xe0e8,
142262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
142362306a36Sopenharmony_ci	.clkr = {
142462306a36Sopenharmony_ci		.enable_reg = 0xe0e8,
142562306a36Sopenharmony_ci		.enable_mask = BIT(0),
142662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142762306a36Sopenharmony_ci			.name = "cam_cc_csi1phytimer_clk",
142862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
142962306a36Sopenharmony_ci				&cam_cc_csi1phytimer_clk_src.clkr.hw,
143062306a36Sopenharmony_ci			},
143162306a36Sopenharmony_ci			.num_parents = 1,
143262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
143362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
143462306a36Sopenharmony_ci		},
143562306a36Sopenharmony_ci	},
143662306a36Sopenharmony_ci};
143762306a36Sopenharmony_ci
143862306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi2phytimer_clk = {
143962306a36Sopenharmony_ci	.halt_reg = 0xe10c,
144062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
144162306a36Sopenharmony_ci	.clkr = {
144262306a36Sopenharmony_ci		.enable_reg = 0xe10c,
144362306a36Sopenharmony_ci		.enable_mask = BIT(0),
144462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
144562306a36Sopenharmony_ci			.name = "cam_cc_csi2phytimer_clk",
144662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
144762306a36Sopenharmony_ci				&cam_cc_csi2phytimer_clk_src.clkr.hw,
144862306a36Sopenharmony_ci			},
144962306a36Sopenharmony_ci			.num_parents = 1,
145062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
145162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
145262306a36Sopenharmony_ci		},
145362306a36Sopenharmony_ci	},
145462306a36Sopenharmony_ci};
145562306a36Sopenharmony_ci
145662306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi3phytimer_clk = {
145762306a36Sopenharmony_ci	.halt_reg = 0xe134,
145862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
145962306a36Sopenharmony_ci	.clkr = {
146062306a36Sopenharmony_ci		.enable_reg = 0xe134,
146162306a36Sopenharmony_ci		.enable_mask = BIT(0),
146262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146362306a36Sopenharmony_ci			.name = "cam_cc_csi3phytimer_clk",
146462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
146562306a36Sopenharmony_ci				&cam_cc_csi3phytimer_clk_src.clkr.hw,
146662306a36Sopenharmony_ci			},
146762306a36Sopenharmony_ci			.num_parents = 1,
146862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
146962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
147062306a36Sopenharmony_ci		},
147162306a36Sopenharmony_ci	},
147262306a36Sopenharmony_ci};
147362306a36Sopenharmony_ci
147462306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi4phytimer_clk = {
147562306a36Sopenharmony_ci	.halt_reg = 0xe158,
147662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
147762306a36Sopenharmony_ci	.clkr = {
147862306a36Sopenharmony_ci		.enable_reg = 0xe158,
147962306a36Sopenharmony_ci		.enable_mask = BIT(0),
148062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
148162306a36Sopenharmony_ci			.name = "cam_cc_csi4phytimer_clk",
148262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
148362306a36Sopenharmony_ci				&cam_cc_csi4phytimer_clk_src.clkr.hw,
148462306a36Sopenharmony_ci			},
148562306a36Sopenharmony_ci			.num_parents = 1,
148662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
148762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
148862306a36Sopenharmony_ci		},
148962306a36Sopenharmony_ci	},
149062306a36Sopenharmony_ci};
149162306a36Sopenharmony_ci
149262306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy0_clk = {
149362306a36Sopenharmony_ci	.halt_reg = 0xe0c8,
149462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
149562306a36Sopenharmony_ci	.clkr = {
149662306a36Sopenharmony_ci		.enable_reg = 0xe0c8,
149762306a36Sopenharmony_ci		.enable_mask = BIT(0),
149862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
149962306a36Sopenharmony_ci			.name = "cam_cc_csiphy0_clk",
150062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
150162306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
150262306a36Sopenharmony_ci			},
150362306a36Sopenharmony_ci			.num_parents = 1,
150462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
150562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
150662306a36Sopenharmony_ci		},
150762306a36Sopenharmony_ci	},
150862306a36Sopenharmony_ci};
150962306a36Sopenharmony_ci
151062306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy1_clk = {
151162306a36Sopenharmony_ci	.halt_reg = 0xe0ec,
151262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
151362306a36Sopenharmony_ci	.clkr = {
151462306a36Sopenharmony_ci		.enable_reg = 0xe0ec,
151562306a36Sopenharmony_ci		.enable_mask = BIT(0),
151662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
151762306a36Sopenharmony_ci			.name = "cam_cc_csiphy1_clk",
151862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
151962306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
152062306a36Sopenharmony_ci			},
152162306a36Sopenharmony_ci			.num_parents = 1,
152262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
152362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
152462306a36Sopenharmony_ci		},
152562306a36Sopenharmony_ci	},
152662306a36Sopenharmony_ci};
152762306a36Sopenharmony_ci
152862306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy2_clk = {
152962306a36Sopenharmony_ci	.halt_reg = 0xe110,
153062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
153162306a36Sopenharmony_ci	.clkr = {
153262306a36Sopenharmony_ci		.enable_reg = 0xe110,
153362306a36Sopenharmony_ci		.enable_mask = BIT(0),
153462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153562306a36Sopenharmony_ci			.name = "cam_cc_csiphy2_clk",
153662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
153762306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
153862306a36Sopenharmony_ci			},
153962306a36Sopenharmony_ci			.num_parents = 1,
154062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
154162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
154262306a36Sopenharmony_ci		},
154362306a36Sopenharmony_ci	},
154462306a36Sopenharmony_ci};
154562306a36Sopenharmony_ci
154662306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy3_clk = {
154762306a36Sopenharmony_ci	.halt_reg = 0xe138,
154862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
154962306a36Sopenharmony_ci	.clkr = {
155062306a36Sopenharmony_ci		.enable_reg = 0xe138,
155162306a36Sopenharmony_ci		.enable_mask = BIT(0),
155262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155362306a36Sopenharmony_ci			.name = "cam_cc_csiphy3_clk",
155462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
155562306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
155662306a36Sopenharmony_ci			},
155762306a36Sopenharmony_ci			.num_parents = 1,
155862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
155962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
156062306a36Sopenharmony_ci		},
156162306a36Sopenharmony_ci	},
156262306a36Sopenharmony_ci};
156362306a36Sopenharmony_ci
156462306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy4_clk = {
156562306a36Sopenharmony_ci	.halt_reg = 0xe15c,
156662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
156762306a36Sopenharmony_ci	.clkr = {
156862306a36Sopenharmony_ci		.enable_reg = 0xe15c,
156962306a36Sopenharmony_ci		.enable_mask = BIT(0),
157062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
157162306a36Sopenharmony_ci			.name = "cam_cc_csiphy4_clk",
157262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
157362306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
157462306a36Sopenharmony_ci			},
157562306a36Sopenharmony_ci			.num_parents = 1,
157662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
157762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
157862306a36Sopenharmony_ci		},
157962306a36Sopenharmony_ci	},
158062306a36Sopenharmony_ci};
158162306a36Sopenharmony_ci
158262306a36Sopenharmony_cistatic struct clk_branch cam_cc_gdsc_clk = {
158362306a36Sopenharmony_ci	.halt_reg = 0xc1bc,
158462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
158562306a36Sopenharmony_ci	.clkr = {
158662306a36Sopenharmony_ci		.enable_reg = 0xc1bc,
158762306a36Sopenharmony_ci		.enable_mask = BIT(0),
158862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
158962306a36Sopenharmony_ci			.name = "cam_cc_gdsc_clk",
159062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
159162306a36Sopenharmony_ci				&cam_cc_xo_clk_src.clkr.hw,
159262306a36Sopenharmony_ci			},
159362306a36Sopenharmony_ci			.num_parents = 1,
159462306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
159562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
159662306a36Sopenharmony_ci		},
159762306a36Sopenharmony_ci	},
159862306a36Sopenharmony_ci};
159962306a36Sopenharmony_ci
160062306a36Sopenharmony_cistatic struct clk_branch cam_cc_icp_ahb_clk = {
160162306a36Sopenharmony_ci	.halt_reg = 0xc0d8,
160262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
160362306a36Sopenharmony_ci	.clkr = {
160462306a36Sopenharmony_ci		.enable_reg = 0xc0d8,
160562306a36Sopenharmony_ci		.enable_mask = BIT(0),
160662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
160762306a36Sopenharmony_ci			.name = "cam_cc_icp_ahb_clk",
160862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
160962306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw,
161062306a36Sopenharmony_ci			},
161162306a36Sopenharmony_ci			.num_parents = 1,
161262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
161362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161462306a36Sopenharmony_ci		},
161562306a36Sopenharmony_ci	},
161662306a36Sopenharmony_ci};
161762306a36Sopenharmony_ci
161862306a36Sopenharmony_cistatic struct clk_branch cam_cc_icp_clk = {
161962306a36Sopenharmony_ci	.halt_reg = 0xc0d0,
162062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
162162306a36Sopenharmony_ci	.clkr = {
162262306a36Sopenharmony_ci		.enable_reg = 0xc0d0,
162362306a36Sopenharmony_ci		.enable_mask = BIT(0),
162462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162562306a36Sopenharmony_ci			.name = "cam_cc_icp_clk",
162662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
162762306a36Sopenharmony_ci				&cam_cc_icp_clk_src.clkr.hw,
162862306a36Sopenharmony_ci			},
162962306a36Sopenharmony_ci			.num_parents = 1,
163062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
163162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163262306a36Sopenharmony_ci		},
163362306a36Sopenharmony_ci	},
163462306a36Sopenharmony_ci};
163562306a36Sopenharmony_ci
163662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_axi_clk = {
163762306a36Sopenharmony_ci	.halt_reg = 0xa080,
163862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
163962306a36Sopenharmony_ci	.clkr = {
164062306a36Sopenharmony_ci		.enable_reg = 0xa080,
164162306a36Sopenharmony_ci		.enable_mask = BIT(0),
164262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164362306a36Sopenharmony_ci			.name = "cam_cc_ife_0_axi_clk",
164462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
164562306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw,
164662306a36Sopenharmony_ci			},
164762306a36Sopenharmony_ci			.num_parents = 1,
164862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
164962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
165062306a36Sopenharmony_ci		},
165162306a36Sopenharmony_ci	},
165262306a36Sopenharmony_ci};
165362306a36Sopenharmony_ci
165462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_clk = {
165562306a36Sopenharmony_ci	.halt_reg = 0xa028,
165662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
165762306a36Sopenharmony_ci	.clkr = {
165862306a36Sopenharmony_ci		.enable_reg = 0xa028,
165962306a36Sopenharmony_ci		.enable_mask = BIT(0),
166062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
166162306a36Sopenharmony_ci			.name = "cam_cc_ife_0_clk",
166262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
166362306a36Sopenharmony_ci				&cam_cc_ife_0_clk_src.clkr.hw,
166462306a36Sopenharmony_ci			},
166562306a36Sopenharmony_ci			.num_parents = 1,
166662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
166762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166862306a36Sopenharmony_ci		},
166962306a36Sopenharmony_ci	},
167062306a36Sopenharmony_ci};
167162306a36Sopenharmony_ci
167262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_cphy_rx_clk = {
167362306a36Sopenharmony_ci	.halt_reg = 0xa07c,
167462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
167562306a36Sopenharmony_ci	.clkr = {
167662306a36Sopenharmony_ci		.enable_reg = 0xa07c,
167762306a36Sopenharmony_ci		.enable_mask = BIT(0),
167862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
167962306a36Sopenharmony_ci			.name = "cam_cc_ife_0_cphy_rx_clk",
168062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
168162306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
168262306a36Sopenharmony_ci			},
168362306a36Sopenharmony_ci			.num_parents = 1,
168462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
168562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168662306a36Sopenharmony_ci		},
168762306a36Sopenharmony_ci	},
168862306a36Sopenharmony_ci};
168962306a36Sopenharmony_ci
169062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_csid_clk = {
169162306a36Sopenharmony_ci	.halt_reg = 0xa054,
169262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
169362306a36Sopenharmony_ci	.clkr = {
169462306a36Sopenharmony_ci		.enable_reg = 0xa054,
169562306a36Sopenharmony_ci		.enable_mask = BIT(0),
169662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169762306a36Sopenharmony_ci			.name = "cam_cc_ife_0_csid_clk",
169862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
169962306a36Sopenharmony_ci				&cam_cc_ife_0_csid_clk_src.clkr.hw,
170062306a36Sopenharmony_ci			},
170162306a36Sopenharmony_ci			.num_parents = 1,
170262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
170362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
170462306a36Sopenharmony_ci		},
170562306a36Sopenharmony_ci	},
170662306a36Sopenharmony_ci};
170762306a36Sopenharmony_ci
170862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_dsp_clk = {
170962306a36Sopenharmony_ci	.halt_reg = 0xa038,
171062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
171162306a36Sopenharmony_ci	.clkr = {
171262306a36Sopenharmony_ci		.enable_reg = 0xa038,
171362306a36Sopenharmony_ci		.enable_mask = BIT(0),
171462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171562306a36Sopenharmony_ci			.name = "cam_cc_ife_0_dsp_clk",
171662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
171762306a36Sopenharmony_ci				&cam_cc_ife_0_clk_src.clkr.hw,
171862306a36Sopenharmony_ci			},
171962306a36Sopenharmony_ci			.num_parents = 1,
172062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
172162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
172262306a36Sopenharmony_ci		},
172362306a36Sopenharmony_ci	},
172462306a36Sopenharmony_ci};
172562306a36Sopenharmony_ci
172662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_axi_clk = {
172762306a36Sopenharmony_ci	.halt_reg = 0xb068,
172862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
172962306a36Sopenharmony_ci	.clkr = {
173062306a36Sopenharmony_ci		.enable_reg = 0xb068,
173162306a36Sopenharmony_ci		.enable_mask = BIT(0),
173262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
173362306a36Sopenharmony_ci			.name = "cam_cc_ife_1_axi_clk",
173462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
173562306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw,
173662306a36Sopenharmony_ci			},
173762306a36Sopenharmony_ci			.num_parents = 1,
173862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
173962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
174062306a36Sopenharmony_ci		},
174162306a36Sopenharmony_ci	},
174262306a36Sopenharmony_ci};
174362306a36Sopenharmony_ci
174462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_clk = {
174562306a36Sopenharmony_ci	.halt_reg = 0xb028,
174662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
174762306a36Sopenharmony_ci	.clkr = {
174862306a36Sopenharmony_ci		.enable_reg = 0xb028,
174962306a36Sopenharmony_ci		.enable_mask = BIT(0),
175062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
175162306a36Sopenharmony_ci			.name = "cam_cc_ife_1_clk",
175262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
175362306a36Sopenharmony_ci				&cam_cc_ife_1_clk_src.clkr.hw,
175462306a36Sopenharmony_ci			},
175562306a36Sopenharmony_ci			.num_parents = 1,
175662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
175762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175862306a36Sopenharmony_ci		},
175962306a36Sopenharmony_ci	},
176062306a36Sopenharmony_ci};
176162306a36Sopenharmony_ci
176262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_cphy_rx_clk = {
176362306a36Sopenharmony_ci	.halt_reg = 0xb064,
176462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
176562306a36Sopenharmony_ci	.clkr = {
176662306a36Sopenharmony_ci		.enable_reg = 0xb064,
176762306a36Sopenharmony_ci		.enable_mask = BIT(0),
176862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176962306a36Sopenharmony_ci			.name = "cam_cc_ife_1_cphy_rx_clk",
177062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
177162306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
177262306a36Sopenharmony_ci			},
177362306a36Sopenharmony_ci			.num_parents = 1,
177462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
177562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177662306a36Sopenharmony_ci		},
177762306a36Sopenharmony_ci	},
177862306a36Sopenharmony_ci};
177962306a36Sopenharmony_ci
178062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_csid_clk = {
178162306a36Sopenharmony_ci	.halt_reg = 0xb054,
178262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
178362306a36Sopenharmony_ci	.clkr = {
178462306a36Sopenharmony_ci		.enable_reg = 0xb054,
178562306a36Sopenharmony_ci		.enable_mask = BIT(0),
178662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
178762306a36Sopenharmony_ci			.name = "cam_cc_ife_1_csid_clk",
178862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
178962306a36Sopenharmony_ci				&cam_cc_ife_1_csid_clk_src.clkr.hw,
179062306a36Sopenharmony_ci			},
179162306a36Sopenharmony_ci			.num_parents = 1,
179262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
179362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
179462306a36Sopenharmony_ci		},
179562306a36Sopenharmony_ci	},
179662306a36Sopenharmony_ci};
179762306a36Sopenharmony_ci
179862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_dsp_clk = {
179962306a36Sopenharmony_ci	.halt_reg = 0xb038,
180062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
180162306a36Sopenharmony_ci	.clkr = {
180262306a36Sopenharmony_ci		.enable_reg = 0xb038,
180362306a36Sopenharmony_ci		.enable_mask = BIT(0),
180462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
180562306a36Sopenharmony_ci			.name = "cam_cc_ife_1_dsp_clk",
180662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
180762306a36Sopenharmony_ci				&cam_cc_ife_1_clk_src.clkr.hw,
180862306a36Sopenharmony_ci			},
180962306a36Sopenharmony_ci			.num_parents = 1,
181062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
181162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181262306a36Sopenharmony_ci		},
181362306a36Sopenharmony_ci	},
181462306a36Sopenharmony_ci};
181562306a36Sopenharmony_ci
181662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_2_axi_clk = {
181762306a36Sopenharmony_ci	.halt_reg = 0xb0d4,
181862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
181962306a36Sopenharmony_ci	.clkr = {
182062306a36Sopenharmony_ci		.enable_reg = 0xb0d4,
182162306a36Sopenharmony_ci		.enable_mask = BIT(0),
182262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
182362306a36Sopenharmony_ci			.name = "cam_cc_ife_2_axi_clk",
182462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
182562306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw,
182662306a36Sopenharmony_ci			},
182762306a36Sopenharmony_ci			.num_parents = 1,
182862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
182962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183062306a36Sopenharmony_ci		},
183162306a36Sopenharmony_ci	},
183262306a36Sopenharmony_ci};
183362306a36Sopenharmony_ci
183462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_2_clk = {
183562306a36Sopenharmony_ci	.halt_reg = 0xb094,
183662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
183762306a36Sopenharmony_ci	.clkr = {
183862306a36Sopenharmony_ci		.enable_reg = 0xb094,
183962306a36Sopenharmony_ci		.enable_mask = BIT(0),
184062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
184162306a36Sopenharmony_ci			.name = "cam_cc_ife_2_clk",
184262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
184362306a36Sopenharmony_ci				&cam_cc_ife_2_clk_src.clkr.hw,
184462306a36Sopenharmony_ci			},
184562306a36Sopenharmony_ci			.num_parents = 1,
184662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
184762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
184862306a36Sopenharmony_ci		},
184962306a36Sopenharmony_ci	},
185062306a36Sopenharmony_ci};
185162306a36Sopenharmony_ci
185262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_2_cphy_rx_clk = {
185362306a36Sopenharmony_ci	.halt_reg = 0xb0d0,
185462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
185562306a36Sopenharmony_ci	.clkr = {
185662306a36Sopenharmony_ci		.enable_reg = 0xb0d0,
185762306a36Sopenharmony_ci		.enable_mask = BIT(0),
185862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
185962306a36Sopenharmony_ci			.name = "cam_cc_ife_2_cphy_rx_clk",
186062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
186162306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
186262306a36Sopenharmony_ci			},
186362306a36Sopenharmony_ci			.num_parents = 1,
186462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
186562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186662306a36Sopenharmony_ci		},
186762306a36Sopenharmony_ci	},
186862306a36Sopenharmony_ci};
186962306a36Sopenharmony_ci
187062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_2_csid_clk = {
187162306a36Sopenharmony_ci	.halt_reg = 0xb0c0,
187262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
187362306a36Sopenharmony_ci	.clkr = {
187462306a36Sopenharmony_ci		.enable_reg = 0xb0c0,
187562306a36Sopenharmony_ci		.enable_mask = BIT(0),
187662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187762306a36Sopenharmony_ci			.name = "cam_cc_ife_2_csid_clk",
187862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
187962306a36Sopenharmony_ci				&cam_cc_ife_2_csid_clk_src.clkr.hw,
188062306a36Sopenharmony_ci			},
188162306a36Sopenharmony_ci			.num_parents = 1,
188262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
188362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
188462306a36Sopenharmony_ci		},
188562306a36Sopenharmony_ci	},
188662306a36Sopenharmony_ci};
188762306a36Sopenharmony_ci
188862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_2_dsp_clk = {
188962306a36Sopenharmony_ci	.halt_reg = 0xb0a4,
189062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
189162306a36Sopenharmony_ci	.clkr = {
189262306a36Sopenharmony_ci		.enable_reg = 0xb0a4,
189362306a36Sopenharmony_ci		.enable_mask = BIT(0),
189462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189562306a36Sopenharmony_ci			.name = "cam_cc_ife_2_dsp_clk",
189662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
189762306a36Sopenharmony_ci				&cam_cc_ife_2_clk_src.clkr.hw,
189862306a36Sopenharmony_ci			},
189962306a36Sopenharmony_ci			.num_parents = 1,
190062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
190162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
190262306a36Sopenharmony_ci		},
190362306a36Sopenharmony_ci	},
190462306a36Sopenharmony_ci};
190562306a36Sopenharmony_ci
190662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_0_clk = {
190762306a36Sopenharmony_ci	.halt_reg = 0xc01c,
190862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
190962306a36Sopenharmony_ci	.clkr = {
191062306a36Sopenharmony_ci		.enable_reg = 0xc01c,
191162306a36Sopenharmony_ci		.enable_mask = BIT(0),
191262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
191362306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_0_clk",
191462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
191562306a36Sopenharmony_ci				&cam_cc_ife_lite_0_clk_src.clkr.hw,
191662306a36Sopenharmony_ci			},
191762306a36Sopenharmony_ci			.num_parents = 1,
191862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
191962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192062306a36Sopenharmony_ci		},
192162306a36Sopenharmony_ci	},
192262306a36Sopenharmony_ci};
192362306a36Sopenharmony_ci
192462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_0_cphy_rx_clk = {
192562306a36Sopenharmony_ci	.halt_reg = 0xc040,
192662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
192762306a36Sopenharmony_ci	.clkr = {
192862306a36Sopenharmony_ci		.enable_reg = 0xc040,
192962306a36Sopenharmony_ci		.enable_mask = BIT(0),
193062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193162306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_0_cphy_rx_clk",
193262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
193362306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
193462306a36Sopenharmony_ci			},
193562306a36Sopenharmony_ci			.num_parents = 1,
193662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
193762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193862306a36Sopenharmony_ci		},
193962306a36Sopenharmony_ci	},
194062306a36Sopenharmony_ci};
194162306a36Sopenharmony_ci
194262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_0_csid_clk = {
194362306a36Sopenharmony_ci	.halt_reg = 0xc038,
194462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
194562306a36Sopenharmony_ci	.clkr = {
194662306a36Sopenharmony_ci		.enable_reg = 0xc038,
194762306a36Sopenharmony_ci		.enable_mask = BIT(0),
194862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194962306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_0_csid_clk",
195062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
195162306a36Sopenharmony_ci				&cam_cc_ife_lite_0_csid_clk_src.clkr.hw,
195262306a36Sopenharmony_ci			},
195362306a36Sopenharmony_ci			.num_parents = 1,
195462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
195562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195662306a36Sopenharmony_ci		},
195762306a36Sopenharmony_ci	},
195862306a36Sopenharmony_ci};
195962306a36Sopenharmony_ci
196062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_1_clk = {
196162306a36Sopenharmony_ci	.halt_reg = 0xc060,
196262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
196362306a36Sopenharmony_ci	.clkr = {
196462306a36Sopenharmony_ci		.enable_reg = 0xc060,
196562306a36Sopenharmony_ci		.enable_mask = BIT(0),
196662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
196762306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_1_clk",
196862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
196962306a36Sopenharmony_ci				&cam_cc_ife_lite_1_clk_src.clkr.hw,
197062306a36Sopenharmony_ci			},
197162306a36Sopenharmony_ci			.num_parents = 1,
197262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
197362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197462306a36Sopenharmony_ci		},
197562306a36Sopenharmony_ci	},
197662306a36Sopenharmony_ci};
197762306a36Sopenharmony_ci
197862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_1_cphy_rx_clk = {
197962306a36Sopenharmony_ci	.halt_reg = 0xc084,
198062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
198162306a36Sopenharmony_ci	.clkr = {
198262306a36Sopenharmony_ci		.enable_reg = 0xc084,
198362306a36Sopenharmony_ci		.enable_mask = BIT(0),
198462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198562306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_1_cphy_rx_clk",
198662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
198762306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
198862306a36Sopenharmony_ci			},
198962306a36Sopenharmony_ci			.num_parents = 1,
199062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
199162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199262306a36Sopenharmony_ci		},
199362306a36Sopenharmony_ci	},
199462306a36Sopenharmony_ci};
199562306a36Sopenharmony_ci
199662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_1_csid_clk = {
199762306a36Sopenharmony_ci	.halt_reg = 0xc07c,
199862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
199962306a36Sopenharmony_ci	.clkr = {
200062306a36Sopenharmony_ci		.enable_reg = 0xc07c,
200162306a36Sopenharmony_ci		.enable_mask = BIT(0),
200262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200362306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_1_csid_clk",
200462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
200562306a36Sopenharmony_ci				&cam_cc_ife_lite_1_csid_clk_src.clkr.hw,
200662306a36Sopenharmony_ci			},
200762306a36Sopenharmony_ci			.num_parents = 1,
200862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
200962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201062306a36Sopenharmony_ci		},
201162306a36Sopenharmony_ci	},
201262306a36Sopenharmony_ci};
201362306a36Sopenharmony_ci
201462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_ahb_clk = {
201562306a36Sopenharmony_ci	.halt_reg = 0x8040,
201662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
201762306a36Sopenharmony_ci	.clkr = {
201862306a36Sopenharmony_ci		.enable_reg = 0x8040,
201962306a36Sopenharmony_ci		.enable_mask = BIT(0),
202062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202162306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_ahb_clk",
202262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
202362306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw,
202462306a36Sopenharmony_ci			},
202562306a36Sopenharmony_ci			.num_parents = 1,
202662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
202762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
202862306a36Sopenharmony_ci		},
202962306a36Sopenharmony_ci	},
203062306a36Sopenharmony_ci};
203162306a36Sopenharmony_ci
203262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_areg_clk = {
203362306a36Sopenharmony_ci	.halt_reg = 0x803c,
203462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
203562306a36Sopenharmony_ci	.clkr = {
203662306a36Sopenharmony_ci		.enable_reg = 0x803c,
203762306a36Sopenharmony_ci		.enable_mask = BIT(0),
203862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
203962306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_areg_clk",
204062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
204162306a36Sopenharmony_ci				&cam_cc_fast_ahb_clk_src.clkr.hw,
204262306a36Sopenharmony_ci			},
204362306a36Sopenharmony_ci			.num_parents = 1,
204462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
204562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
204662306a36Sopenharmony_ci		},
204762306a36Sopenharmony_ci	},
204862306a36Sopenharmony_ci};
204962306a36Sopenharmony_ci
205062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_axi_clk = {
205162306a36Sopenharmony_ci	.halt_reg = 0x8038,
205262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
205362306a36Sopenharmony_ci	.clkr = {
205462306a36Sopenharmony_ci		.enable_reg = 0x8038,
205562306a36Sopenharmony_ci		.enable_mask = BIT(0),
205662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
205762306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_axi_clk",
205862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
205962306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw,
206062306a36Sopenharmony_ci			},
206162306a36Sopenharmony_ci			.num_parents = 1,
206262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
206362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
206462306a36Sopenharmony_ci		},
206562306a36Sopenharmony_ci	},
206662306a36Sopenharmony_ci};
206762306a36Sopenharmony_ci
206862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_clk = {
206962306a36Sopenharmony_ci	.halt_reg = 0x8028,
207062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
207162306a36Sopenharmony_ci	.clkr = {
207262306a36Sopenharmony_ci		.enable_reg = 0x8028,
207362306a36Sopenharmony_ci		.enable_mask = BIT(0),
207462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
207562306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_clk",
207662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
207762306a36Sopenharmony_ci				&cam_cc_ipe_0_clk_src.clkr.hw,
207862306a36Sopenharmony_ci			},
207962306a36Sopenharmony_ci			.num_parents = 1,
208062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
208162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208262306a36Sopenharmony_ci		},
208362306a36Sopenharmony_ci	},
208462306a36Sopenharmony_ci};
208562306a36Sopenharmony_ci
208662306a36Sopenharmony_cistatic struct clk_branch cam_cc_jpeg_clk = {
208762306a36Sopenharmony_ci	.halt_reg = 0xc0a4,
208862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
208962306a36Sopenharmony_ci	.clkr = {
209062306a36Sopenharmony_ci		.enable_reg = 0xc0a4,
209162306a36Sopenharmony_ci		.enable_mask = BIT(0),
209262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
209362306a36Sopenharmony_ci			.name = "cam_cc_jpeg_clk",
209462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
209562306a36Sopenharmony_ci				&cam_cc_jpeg_clk_src.clkr.hw,
209662306a36Sopenharmony_ci			},
209762306a36Sopenharmony_ci			.num_parents = 1,
209862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
209962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210062306a36Sopenharmony_ci		},
210162306a36Sopenharmony_ci	},
210262306a36Sopenharmony_ci};
210362306a36Sopenharmony_ci
210462306a36Sopenharmony_cistatic struct clk_branch cam_cc_lrme_clk = {
210562306a36Sopenharmony_ci	.halt_reg = 0xc168,
210662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
210762306a36Sopenharmony_ci	.clkr = {
210862306a36Sopenharmony_ci		.enable_reg = 0xc168,
210962306a36Sopenharmony_ci		.enable_mask = BIT(0),
211062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211162306a36Sopenharmony_ci			.name = "cam_cc_lrme_clk",
211262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
211362306a36Sopenharmony_ci				&cam_cc_lrme_clk_src.clkr.hw,
211462306a36Sopenharmony_ci			},
211562306a36Sopenharmony_ci			.num_parents = 1,
211662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
211762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
211862306a36Sopenharmony_ci		},
211962306a36Sopenharmony_ci	},
212062306a36Sopenharmony_ci};
212162306a36Sopenharmony_ci
212262306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk0_clk = {
212362306a36Sopenharmony_ci	.halt_reg = 0xe018,
212462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
212562306a36Sopenharmony_ci	.clkr = {
212662306a36Sopenharmony_ci		.enable_reg = 0xe018,
212762306a36Sopenharmony_ci		.enable_mask = BIT(0),
212862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
212962306a36Sopenharmony_ci			.name = "cam_cc_mclk0_clk",
213062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
213162306a36Sopenharmony_ci				&cam_cc_mclk0_clk_src.clkr.hw,
213262306a36Sopenharmony_ci			},
213362306a36Sopenharmony_ci			.num_parents = 1,
213462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
213562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213662306a36Sopenharmony_ci		},
213762306a36Sopenharmony_ci	},
213862306a36Sopenharmony_ci};
213962306a36Sopenharmony_ci
214062306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk1_clk = {
214162306a36Sopenharmony_ci	.halt_reg = 0xe034,
214262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
214362306a36Sopenharmony_ci	.clkr = {
214462306a36Sopenharmony_ci		.enable_reg = 0xe034,
214562306a36Sopenharmony_ci		.enable_mask = BIT(0),
214662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214762306a36Sopenharmony_ci			.name = "cam_cc_mclk1_clk",
214862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
214962306a36Sopenharmony_ci				&cam_cc_mclk1_clk_src.clkr.hw,
215062306a36Sopenharmony_ci			},
215162306a36Sopenharmony_ci			.num_parents = 1,
215262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
215362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215462306a36Sopenharmony_ci		},
215562306a36Sopenharmony_ci	},
215662306a36Sopenharmony_ci};
215762306a36Sopenharmony_ci
215862306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk2_clk = {
215962306a36Sopenharmony_ci	.halt_reg = 0xe050,
216062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
216162306a36Sopenharmony_ci	.clkr = {
216262306a36Sopenharmony_ci		.enable_reg = 0xe050,
216362306a36Sopenharmony_ci		.enable_mask = BIT(0),
216462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
216562306a36Sopenharmony_ci			.name = "cam_cc_mclk2_clk",
216662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
216762306a36Sopenharmony_ci				&cam_cc_mclk2_clk_src.clkr.hw,
216862306a36Sopenharmony_ci			},
216962306a36Sopenharmony_ci			.num_parents = 1,
217062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
217162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
217262306a36Sopenharmony_ci		},
217362306a36Sopenharmony_ci	},
217462306a36Sopenharmony_ci};
217562306a36Sopenharmony_ci
217662306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk3_clk = {
217762306a36Sopenharmony_ci	.halt_reg = 0xe06c,
217862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
217962306a36Sopenharmony_ci	.clkr = {
218062306a36Sopenharmony_ci		.enable_reg = 0xe06c,
218162306a36Sopenharmony_ci		.enable_mask = BIT(0),
218262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
218362306a36Sopenharmony_ci			.name = "cam_cc_mclk3_clk",
218462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
218562306a36Sopenharmony_ci				&cam_cc_mclk3_clk_src.clkr.hw,
218662306a36Sopenharmony_ci			},
218762306a36Sopenharmony_ci			.num_parents = 1,
218862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
218962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219062306a36Sopenharmony_ci		},
219162306a36Sopenharmony_ci	},
219262306a36Sopenharmony_ci};
219362306a36Sopenharmony_ci
219462306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk4_clk = {
219562306a36Sopenharmony_ci	.halt_reg = 0xe088,
219662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
219762306a36Sopenharmony_ci	.clkr = {
219862306a36Sopenharmony_ci		.enable_reg = 0xe088,
219962306a36Sopenharmony_ci		.enable_mask = BIT(0),
220062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
220162306a36Sopenharmony_ci			.name = "cam_cc_mclk4_clk",
220262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
220362306a36Sopenharmony_ci				&cam_cc_mclk4_clk_src.clkr.hw,
220462306a36Sopenharmony_ci			},
220562306a36Sopenharmony_ci			.num_parents = 1,
220662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
220762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
220862306a36Sopenharmony_ci		},
220962306a36Sopenharmony_ci	},
221062306a36Sopenharmony_ci};
221162306a36Sopenharmony_ci
221262306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk5_clk = {
221362306a36Sopenharmony_ci	.halt_reg = 0xe0a4,
221462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
221562306a36Sopenharmony_ci	.clkr = {
221662306a36Sopenharmony_ci		.enable_reg = 0xe0a4,
221762306a36Sopenharmony_ci		.enable_mask = BIT(0),
221862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
221962306a36Sopenharmony_ci			.name = "cam_cc_mclk5_clk",
222062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
222162306a36Sopenharmony_ci				&cam_cc_mclk5_clk_src.clkr.hw,
222262306a36Sopenharmony_ci			},
222362306a36Sopenharmony_ci			.num_parents = 1,
222462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
222562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222662306a36Sopenharmony_ci		},
222762306a36Sopenharmony_ci	},
222862306a36Sopenharmony_ci};
222962306a36Sopenharmony_ci
223062306a36Sopenharmony_cistatic struct clk_branch cam_cc_sleep_clk = {
223162306a36Sopenharmony_ci	.halt_reg = 0xc1d8,
223262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
223362306a36Sopenharmony_ci	.clkr = {
223462306a36Sopenharmony_ci		.enable_reg = 0xc1d8,
223562306a36Sopenharmony_ci		.enable_mask = BIT(0),
223662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
223762306a36Sopenharmony_ci			.name = "cam_cc_sleep_clk",
223862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
223962306a36Sopenharmony_ci				&cam_cc_sleep_clk_src.clkr.hw,
224062306a36Sopenharmony_ci			},
224162306a36Sopenharmony_ci			.num_parents = 1,
224262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
224362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
224462306a36Sopenharmony_ci		},
224562306a36Sopenharmony_ci	},
224662306a36Sopenharmony_ci};
224762306a36Sopenharmony_ci
224862306a36Sopenharmony_cistatic struct gdsc cam_cc_titan_top_gdsc = {
224962306a36Sopenharmony_ci	.gdscr = 0xc194,
225062306a36Sopenharmony_ci	.pd = {
225162306a36Sopenharmony_ci		.name = "cam_cc_titan_top_gdsc",
225262306a36Sopenharmony_ci	},
225362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
225462306a36Sopenharmony_ci	.flags = RETAIN_FF_ENABLE,
225562306a36Sopenharmony_ci};
225662306a36Sopenharmony_ci
225762306a36Sopenharmony_cistatic struct gdsc cam_cc_bps_gdsc = {
225862306a36Sopenharmony_ci	.gdscr = 0x7004,
225962306a36Sopenharmony_ci	.pd = {
226062306a36Sopenharmony_ci		.name = "cam_cc_bps_gdsc",
226162306a36Sopenharmony_ci	},
226262306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
226362306a36Sopenharmony_ci	.flags = HW_CTRL | RETAIN_FF_ENABLE,
226462306a36Sopenharmony_ci};
226562306a36Sopenharmony_ci
226662306a36Sopenharmony_cistatic struct gdsc cam_cc_ife_0_gdsc = {
226762306a36Sopenharmony_ci	.gdscr = 0xa004,
226862306a36Sopenharmony_ci	.pd = {
226962306a36Sopenharmony_ci		.name = "cam_cc_ife_0_gdsc",
227062306a36Sopenharmony_ci	},
227162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
227262306a36Sopenharmony_ci	.flags = RETAIN_FF_ENABLE,
227362306a36Sopenharmony_ci};
227462306a36Sopenharmony_ci
227562306a36Sopenharmony_cistatic struct gdsc cam_cc_ife_1_gdsc = {
227662306a36Sopenharmony_ci	.gdscr = 0xb004,
227762306a36Sopenharmony_ci	.pd = {
227862306a36Sopenharmony_ci		.name = "cam_cc_ife_1_gdsc",
227962306a36Sopenharmony_ci	},
228062306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
228162306a36Sopenharmony_ci	.flags = RETAIN_FF_ENABLE,
228262306a36Sopenharmony_ci};
228362306a36Sopenharmony_ci
228462306a36Sopenharmony_cistatic struct gdsc cam_cc_ife_2_gdsc = {
228562306a36Sopenharmony_ci	.gdscr = 0xb070,
228662306a36Sopenharmony_ci	.pd = {
228762306a36Sopenharmony_ci		.name = "cam_cc_ife_2_gdsc",
228862306a36Sopenharmony_ci	},
228962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
229062306a36Sopenharmony_ci	.flags = RETAIN_FF_ENABLE,
229162306a36Sopenharmony_ci};
229262306a36Sopenharmony_ci
229362306a36Sopenharmony_cistatic struct gdsc cam_cc_ipe_0_gdsc = {
229462306a36Sopenharmony_ci	.gdscr = 0x8004,
229562306a36Sopenharmony_ci	.pd = {
229662306a36Sopenharmony_ci		.name = "cam_cc_ipe_0_gdsc",
229762306a36Sopenharmony_ci	},
229862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
229962306a36Sopenharmony_ci	.flags = HW_CTRL | RETAIN_FF_ENABLE,
230062306a36Sopenharmony_ci};
230162306a36Sopenharmony_ci
230262306a36Sopenharmony_cistatic struct clk_regmap *cam_cc_sc7280_clocks[] = {
230362306a36Sopenharmony_ci	[CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
230462306a36Sopenharmony_ci	[CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr,
230562306a36Sopenharmony_ci	[CAM_CC_BPS_AXI_CLK] = &cam_cc_bps_axi_clk.clkr,
230662306a36Sopenharmony_ci	[CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
230762306a36Sopenharmony_ci	[CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
230862306a36Sopenharmony_ci	[CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
230962306a36Sopenharmony_ci	[CAM_CC_CAMNOC_AXI_CLK_SRC] = &cam_cc_camnoc_axi_clk_src.clkr,
231062306a36Sopenharmony_ci	[CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
231162306a36Sopenharmony_ci	[CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
231262306a36Sopenharmony_ci	[CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
231362306a36Sopenharmony_ci	[CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
231462306a36Sopenharmony_ci	[CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
231562306a36Sopenharmony_ci	[CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
231662306a36Sopenharmony_ci	[CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
231762306a36Sopenharmony_ci	[CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
231862306a36Sopenharmony_ci	[CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
231962306a36Sopenharmony_ci	[CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
232062306a36Sopenharmony_ci	[CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
232162306a36Sopenharmony_ci	[CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
232262306a36Sopenharmony_ci	[CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
232362306a36Sopenharmony_ci	[CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
232462306a36Sopenharmony_ci	[CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
232562306a36Sopenharmony_ci	[CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
232662306a36Sopenharmony_ci	[CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
232762306a36Sopenharmony_ci	[CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
232862306a36Sopenharmony_ci	[CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
232962306a36Sopenharmony_ci	[CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
233062306a36Sopenharmony_ci	[CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
233162306a36Sopenharmony_ci	[CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
233262306a36Sopenharmony_ci	[CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
233362306a36Sopenharmony_ci	[CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
233462306a36Sopenharmony_ci	[CAM_CC_GDSC_CLK] = &cam_cc_gdsc_clk.clkr,
233562306a36Sopenharmony_ci	[CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
233662306a36Sopenharmony_ci	[CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
233762306a36Sopenharmony_ci	[CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
233862306a36Sopenharmony_ci	[CAM_CC_IFE_0_AXI_CLK] = &cam_cc_ife_0_axi_clk.clkr,
233962306a36Sopenharmony_ci	[CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
234062306a36Sopenharmony_ci	[CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
234162306a36Sopenharmony_ci	[CAM_CC_IFE_0_CPHY_RX_CLK] = &cam_cc_ife_0_cphy_rx_clk.clkr,
234262306a36Sopenharmony_ci	[CAM_CC_IFE_0_CSID_CLK] = &cam_cc_ife_0_csid_clk.clkr,
234362306a36Sopenharmony_ci	[CAM_CC_IFE_0_CSID_CLK_SRC] = &cam_cc_ife_0_csid_clk_src.clkr,
234462306a36Sopenharmony_ci	[CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
234562306a36Sopenharmony_ci	[CAM_CC_IFE_1_AXI_CLK] = &cam_cc_ife_1_axi_clk.clkr,
234662306a36Sopenharmony_ci	[CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
234762306a36Sopenharmony_ci	[CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
234862306a36Sopenharmony_ci	[CAM_CC_IFE_1_CPHY_RX_CLK] = &cam_cc_ife_1_cphy_rx_clk.clkr,
234962306a36Sopenharmony_ci	[CAM_CC_IFE_1_CSID_CLK] = &cam_cc_ife_1_csid_clk.clkr,
235062306a36Sopenharmony_ci	[CAM_CC_IFE_1_CSID_CLK_SRC] = &cam_cc_ife_1_csid_clk_src.clkr,
235162306a36Sopenharmony_ci	[CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
235262306a36Sopenharmony_ci	[CAM_CC_IFE_2_AXI_CLK] = &cam_cc_ife_2_axi_clk.clkr,
235362306a36Sopenharmony_ci	[CAM_CC_IFE_2_CLK] = &cam_cc_ife_2_clk.clkr,
235462306a36Sopenharmony_ci	[CAM_CC_IFE_2_CLK_SRC] = &cam_cc_ife_2_clk_src.clkr,
235562306a36Sopenharmony_ci	[CAM_CC_IFE_2_CPHY_RX_CLK] = &cam_cc_ife_2_cphy_rx_clk.clkr,
235662306a36Sopenharmony_ci	[CAM_CC_IFE_2_CSID_CLK] = &cam_cc_ife_2_csid_clk.clkr,
235762306a36Sopenharmony_ci	[CAM_CC_IFE_2_CSID_CLK_SRC] = &cam_cc_ife_2_csid_clk_src.clkr,
235862306a36Sopenharmony_ci	[CAM_CC_IFE_2_DSP_CLK] = &cam_cc_ife_2_dsp_clk.clkr,
235962306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_0_CLK] = &cam_cc_ife_lite_0_clk.clkr,
236062306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_0_CLK_SRC] = &cam_cc_ife_lite_0_clk_src.clkr,
236162306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_0_CPHY_RX_CLK] = &cam_cc_ife_lite_0_cphy_rx_clk.clkr,
236262306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_0_CSID_CLK] = &cam_cc_ife_lite_0_csid_clk.clkr,
236362306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_0_CSID_CLK_SRC] = &cam_cc_ife_lite_0_csid_clk_src.clkr,
236462306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_1_CLK] = &cam_cc_ife_lite_1_clk.clkr,
236562306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_1_CLK_SRC] = &cam_cc_ife_lite_1_clk_src.clkr,
236662306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_1_CPHY_RX_CLK] = &cam_cc_ife_lite_1_cphy_rx_clk.clkr,
236762306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_1_CSID_CLK] = &cam_cc_ife_lite_1_csid_clk.clkr,
236862306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_1_CSID_CLK_SRC] = &cam_cc_ife_lite_1_csid_clk_src.clkr,
236962306a36Sopenharmony_ci	[CAM_CC_IPE_0_AHB_CLK] = &cam_cc_ipe_0_ahb_clk.clkr,
237062306a36Sopenharmony_ci	[CAM_CC_IPE_0_AREG_CLK] = &cam_cc_ipe_0_areg_clk.clkr,
237162306a36Sopenharmony_ci	[CAM_CC_IPE_0_AXI_CLK] = &cam_cc_ipe_0_axi_clk.clkr,
237262306a36Sopenharmony_ci	[CAM_CC_IPE_0_CLK] = &cam_cc_ipe_0_clk.clkr,
237362306a36Sopenharmony_ci	[CAM_CC_IPE_0_CLK_SRC] = &cam_cc_ipe_0_clk_src.clkr,
237462306a36Sopenharmony_ci	[CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
237562306a36Sopenharmony_ci	[CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
237662306a36Sopenharmony_ci	[CAM_CC_LRME_CLK] = &cam_cc_lrme_clk.clkr,
237762306a36Sopenharmony_ci	[CAM_CC_LRME_CLK_SRC] = &cam_cc_lrme_clk_src.clkr,
237862306a36Sopenharmony_ci	[CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
237962306a36Sopenharmony_ci	[CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
238062306a36Sopenharmony_ci	[CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
238162306a36Sopenharmony_ci	[CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
238262306a36Sopenharmony_ci	[CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
238362306a36Sopenharmony_ci	[CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
238462306a36Sopenharmony_ci	[CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
238562306a36Sopenharmony_ci	[CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
238662306a36Sopenharmony_ci	[CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
238762306a36Sopenharmony_ci	[CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
238862306a36Sopenharmony_ci	[CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
238962306a36Sopenharmony_ci	[CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
239062306a36Sopenharmony_ci	[CAM_CC_PLL0] = &cam_cc_pll0.clkr,
239162306a36Sopenharmony_ci	[CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
239262306a36Sopenharmony_ci	[CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
239362306a36Sopenharmony_ci	[CAM_CC_PLL1] = &cam_cc_pll1.clkr,
239462306a36Sopenharmony_ci	[CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
239562306a36Sopenharmony_ci	[CAM_CC_PLL2] = &cam_cc_pll2.clkr,
239662306a36Sopenharmony_ci	[CAM_CC_PLL2_OUT_AUX] = &cam_cc_pll2_out_aux.clkr,
239762306a36Sopenharmony_ci	[CAM_CC_PLL2_OUT_AUX2] = &cam_cc_pll2_out_aux2.clkr,
239862306a36Sopenharmony_ci	[CAM_CC_PLL3] = &cam_cc_pll3.clkr,
239962306a36Sopenharmony_ci	[CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
240062306a36Sopenharmony_ci	[CAM_CC_PLL4] = &cam_cc_pll4.clkr,
240162306a36Sopenharmony_ci	[CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
240262306a36Sopenharmony_ci	[CAM_CC_PLL5] = &cam_cc_pll5.clkr,
240362306a36Sopenharmony_ci	[CAM_CC_PLL5_OUT_EVEN] = &cam_cc_pll5_out_even.clkr,
240462306a36Sopenharmony_ci	[CAM_CC_PLL6] = &cam_cc_pll6.clkr,
240562306a36Sopenharmony_ci	[CAM_CC_PLL6_OUT_EVEN] = &cam_cc_pll6_out_even.clkr,
240662306a36Sopenharmony_ci	[CAM_CC_PLL6_OUT_ODD] = &cam_cc_pll6_out_odd.clkr,
240762306a36Sopenharmony_ci	[CAM_CC_SLEEP_CLK] = &cam_cc_sleep_clk.clkr,
240862306a36Sopenharmony_ci	[CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
240962306a36Sopenharmony_ci	[CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
241062306a36Sopenharmony_ci	[CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
241162306a36Sopenharmony_ci};
241262306a36Sopenharmony_ci
241362306a36Sopenharmony_cistatic struct gdsc *cam_cc_sc7280_gdscs[] = {
241462306a36Sopenharmony_ci	[CAM_CC_TITAN_TOP_GDSC] = &cam_cc_titan_top_gdsc,
241562306a36Sopenharmony_ci	[CAM_CC_BPS_GDSC] = &cam_cc_bps_gdsc,
241662306a36Sopenharmony_ci	[CAM_CC_IFE_0_GDSC] = &cam_cc_ife_0_gdsc,
241762306a36Sopenharmony_ci	[CAM_CC_IFE_1_GDSC] = &cam_cc_ife_1_gdsc,
241862306a36Sopenharmony_ci	[CAM_CC_IFE_2_GDSC] = &cam_cc_ife_2_gdsc,
241962306a36Sopenharmony_ci	[CAM_CC_IPE_0_GDSC] = &cam_cc_ipe_0_gdsc,
242062306a36Sopenharmony_ci};
242162306a36Sopenharmony_ci
242262306a36Sopenharmony_cistatic const struct regmap_config cam_cc_sc7280_regmap_config = {
242362306a36Sopenharmony_ci	.reg_bits = 32,
242462306a36Sopenharmony_ci	.reg_stride = 4,
242562306a36Sopenharmony_ci	.val_bits = 32,
242662306a36Sopenharmony_ci	.max_register = 0xf00c,
242762306a36Sopenharmony_ci	.fast_io = true,
242862306a36Sopenharmony_ci};
242962306a36Sopenharmony_ci
243062306a36Sopenharmony_cistatic const struct qcom_cc_desc cam_cc_sc7280_desc = {
243162306a36Sopenharmony_ci	.config = &cam_cc_sc7280_regmap_config,
243262306a36Sopenharmony_ci	.clks = cam_cc_sc7280_clocks,
243362306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(cam_cc_sc7280_clocks),
243462306a36Sopenharmony_ci	.gdscs = cam_cc_sc7280_gdscs,
243562306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(cam_cc_sc7280_gdscs),
243662306a36Sopenharmony_ci};
243762306a36Sopenharmony_ci
243862306a36Sopenharmony_cistatic const struct of_device_id cam_cc_sc7280_match_table[] = {
243962306a36Sopenharmony_ci	{ .compatible = "qcom,sc7280-camcc" },
244062306a36Sopenharmony_ci	{ }
244162306a36Sopenharmony_ci};
244262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, cam_cc_sc7280_match_table);
244362306a36Sopenharmony_ci
244462306a36Sopenharmony_cistatic int cam_cc_sc7280_probe(struct platform_device *pdev)
244562306a36Sopenharmony_ci{
244662306a36Sopenharmony_ci	struct regmap *regmap;
244762306a36Sopenharmony_ci
244862306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &cam_cc_sc7280_desc);
244962306a36Sopenharmony_ci	if (IS_ERR(regmap))
245062306a36Sopenharmony_ci		return PTR_ERR(regmap);
245162306a36Sopenharmony_ci
245262306a36Sopenharmony_ci	clk_lucid_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
245362306a36Sopenharmony_ci	clk_lucid_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
245462306a36Sopenharmony_ci	clk_zonda_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
245562306a36Sopenharmony_ci	clk_lucid_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
245662306a36Sopenharmony_ci	clk_lucid_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
245762306a36Sopenharmony_ci	clk_lucid_pll_configure(&cam_cc_pll5, regmap, &cam_cc_pll5_config);
245862306a36Sopenharmony_ci	clk_lucid_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config);
245962306a36Sopenharmony_ci
246062306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &cam_cc_sc7280_desc, regmap);
246162306a36Sopenharmony_ci}
246262306a36Sopenharmony_ci
246362306a36Sopenharmony_cistatic struct platform_driver cam_cc_sc7280_driver = {
246462306a36Sopenharmony_ci	.probe = cam_cc_sc7280_probe,
246562306a36Sopenharmony_ci	.driver = {
246662306a36Sopenharmony_ci		.name = "cam_cc-sc7280",
246762306a36Sopenharmony_ci		.of_match_table = cam_cc_sc7280_match_table,
246862306a36Sopenharmony_ci	},
246962306a36Sopenharmony_ci};
247062306a36Sopenharmony_ci
247162306a36Sopenharmony_cistatic int __init cam_cc_sc7280_init(void)
247262306a36Sopenharmony_ci{
247362306a36Sopenharmony_ci	return platform_driver_register(&cam_cc_sc7280_driver);
247462306a36Sopenharmony_ci}
247562306a36Sopenharmony_cisubsys_initcall(cam_cc_sc7280_init);
247662306a36Sopenharmony_ci
247762306a36Sopenharmony_cistatic void __exit cam_cc_sc7280_exit(void)
247862306a36Sopenharmony_ci{
247962306a36Sopenharmony_ci	platform_driver_unregister(&cam_cc_sc7280_driver);
248062306a36Sopenharmony_ci}
248162306a36Sopenharmony_cimodule_exit(cam_cc_sc7280_exit);
248262306a36Sopenharmony_ci
248362306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI CAM_CC SC7280 Driver");
248462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
2485