162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2020, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/err.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include <linux/pm_clock.h>
1262306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,camcc-sc7180.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1862306a36Sopenharmony_ci#include "clk-branch.h"
1962306a36Sopenharmony_ci#include "clk-rcg.h"
2062306a36Sopenharmony_ci#include "clk-regmap.h"
2162306a36Sopenharmony_ci#include "common.h"
2262306a36Sopenharmony_ci#include "gdsc.h"
2362306a36Sopenharmony_ci#include "reset.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cienum {
2662306a36Sopenharmony_ci	P_BI_TCXO,
2762306a36Sopenharmony_ci	P_CAM_CC_PLL0_OUT_EVEN,
2862306a36Sopenharmony_ci	P_CAM_CC_PLL1_OUT_EVEN,
2962306a36Sopenharmony_ci	P_CAM_CC_PLL2_OUT_AUX,
3062306a36Sopenharmony_ci	P_CAM_CC_PLL2_OUT_EARLY,
3162306a36Sopenharmony_ci	P_CAM_CC_PLL3_OUT_MAIN,
3262306a36Sopenharmony_ci};
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistatic const struct pll_vco agera_vco[] = {
3562306a36Sopenharmony_ci	{ 600000000, 3300000000UL, 0 },
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic const struct pll_vco fabia_vco[] = {
3962306a36Sopenharmony_ci	{ 249600000, 2000000000UL, 0 },
4062306a36Sopenharmony_ci};
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci/* 600MHz configuration */
4362306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll0_config = {
4462306a36Sopenharmony_ci	.l = 0x1f,
4562306a36Sopenharmony_ci	.alpha = 0x4000,
4662306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
4762306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002067,
4862306a36Sopenharmony_ci	.test_ctl_val = 0x40000000,
4962306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00004805,
5062306a36Sopenharmony_ci	.user_ctl_val = 0x00000001,
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll0 = {
5462306a36Sopenharmony_ci	.offset = 0x0,
5562306a36Sopenharmony_ci	.vco_table = fabia_vco,
5662306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
5762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
5862306a36Sopenharmony_ci	.clkr = {
5962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6062306a36Sopenharmony_ci			.name = "cam_cc_pll0",
6162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
6262306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
6362306a36Sopenharmony_ci			},
6462306a36Sopenharmony_ci			.num_parents = 1,
6562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fabia_ops,
6662306a36Sopenharmony_ci		},
6762306a36Sopenharmony_ci	},
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci/* 860MHz configuration */
7162306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll1_config = {
7262306a36Sopenharmony_ci	.l = 0x2a,
7362306a36Sopenharmony_ci	.alpha = 0x1555,
7462306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
7562306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002067,
7662306a36Sopenharmony_ci	.test_ctl_val = 0x40000000,
7762306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00004805,
7862306a36Sopenharmony_ci};
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll1 = {
8162306a36Sopenharmony_ci	.offset = 0x1000,
8262306a36Sopenharmony_ci	.vco_table = fabia_vco,
8362306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
8462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
8562306a36Sopenharmony_ci	.clkr = {
8662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
8762306a36Sopenharmony_ci			.name = "cam_cc_pll1",
8862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
8962306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
9062306a36Sopenharmony_ci			},
9162306a36Sopenharmony_ci			.num_parents = 1,
9262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fabia_ops,
9362306a36Sopenharmony_ci		},
9462306a36Sopenharmony_ci	},
9562306a36Sopenharmony_ci};
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci/* 1920MHz configuration */
9862306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll2_config = {
9962306a36Sopenharmony_ci	.l = 0x64,
10062306a36Sopenharmony_ci	.config_ctl_val = 0x20000800,
10162306a36Sopenharmony_ci	.config_ctl_hi_val = 0x400003D2,
10262306a36Sopenharmony_ci	.test_ctl_val = 0x04000400,
10362306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00004000,
10462306a36Sopenharmony_ci	.user_ctl_val = 0x0000030F,
10562306a36Sopenharmony_ci};
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll2 = {
10862306a36Sopenharmony_ci	.offset = 0x2000,
10962306a36Sopenharmony_ci	.vco_table = agera_vco,
11062306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(agera_vco),
11162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_AGERA],
11262306a36Sopenharmony_ci	.clkr = {
11362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
11462306a36Sopenharmony_ci			.name = "cam_cc_pll2",
11562306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
11662306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
11762306a36Sopenharmony_ci			},
11862306a36Sopenharmony_ci			.num_parents = 1,
11962306a36Sopenharmony_ci			.ops = &clk_alpha_pll_agera_ops,
12062306a36Sopenharmony_ci		},
12162306a36Sopenharmony_ci	},
12262306a36Sopenharmony_ci};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistatic struct clk_fixed_factor cam_cc_pll2_out_early = {
12562306a36Sopenharmony_ci	.mult = 1,
12662306a36Sopenharmony_ci	.div = 2,
12762306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
12862306a36Sopenharmony_ci		.name = "cam_cc_pll2_out_early",
12962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
13062306a36Sopenharmony_ci			&cam_cc_pll2.clkr.hw,
13162306a36Sopenharmony_ci		},
13262306a36Sopenharmony_ci		.num_parents = 1,
13362306a36Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
13462306a36Sopenharmony_ci	},
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll2_out_aux[] = {
13862306a36Sopenharmony_ci	{ 0x3, 4 },
13962306a36Sopenharmony_ci	{ }
14062306a36Sopenharmony_ci};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll2_out_aux = {
14362306a36Sopenharmony_ci	.offset = 0x2000,
14462306a36Sopenharmony_ci	.post_div_shift = 8,
14562306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll2_out_aux,
14662306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_aux),
14762306a36Sopenharmony_ci	.width = 2,
14862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_AGERA],
14962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15062306a36Sopenharmony_ci		.name = "cam_cc_pll2_out_aux",
15162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
15262306a36Sopenharmony_ci			&cam_cc_pll2.clkr.hw,
15362306a36Sopenharmony_ci		},
15462306a36Sopenharmony_ci		.num_parents = 1,
15562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
15662306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
15762306a36Sopenharmony_ci	},
15862306a36Sopenharmony_ci};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci/* 1080MHz configuration */
16162306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll3_config = {
16262306a36Sopenharmony_ci	.l = 0x38,
16362306a36Sopenharmony_ci	.alpha = 0x4000,
16462306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
16562306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002067,
16662306a36Sopenharmony_ci	.test_ctl_val = 0x40000000,
16762306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00004805,
16862306a36Sopenharmony_ci};
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll3 = {
17162306a36Sopenharmony_ci	.offset = 0x3000,
17262306a36Sopenharmony_ci	.vco_table = fabia_vco,
17362306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
17462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
17562306a36Sopenharmony_ci	.clkr = {
17662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
17762306a36Sopenharmony_ci			.name = "cam_cc_pll3",
17862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
17962306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
18062306a36Sopenharmony_ci			},
18162306a36Sopenharmony_ci			.num_parents = 1,
18262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fabia_ops,
18362306a36Sopenharmony_ci		},
18462306a36Sopenharmony_ci	},
18562306a36Sopenharmony_ci};
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_0[] = {
18862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
18962306a36Sopenharmony_ci	{ P_CAM_CC_PLL1_OUT_EVEN, 2 },
19062306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_EVEN, 6 },
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_0[] = {
19462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
19562306a36Sopenharmony_ci	{ .hw = &cam_cc_pll1.clkr.hw },
19662306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0.clkr.hw },
19762306a36Sopenharmony_ci};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_1[] = {
20062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
20162306a36Sopenharmony_ci	{ P_CAM_CC_PLL2_OUT_AUX, 1 },
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_1[] = {
20562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
20662306a36Sopenharmony_ci	{ .hw = &cam_cc_pll2_out_aux.clkr.hw },
20762306a36Sopenharmony_ci};
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_2[] = {
21062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
21162306a36Sopenharmony_ci	{ P_CAM_CC_PLL2_OUT_EARLY, 4 },
21262306a36Sopenharmony_ci	{ P_CAM_CC_PLL3_OUT_MAIN, 5 },
21362306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_EVEN, 6 },
21462306a36Sopenharmony_ci};
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_2[] = {
21762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
21862306a36Sopenharmony_ci	{ .hw = &cam_cc_pll2_out_early.hw },
21962306a36Sopenharmony_ci	{ .hw = &cam_cc_pll3.clkr.hw },
22062306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0.clkr.hw },
22162306a36Sopenharmony_ci};
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_3[] = {
22462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
22562306a36Sopenharmony_ci	{ P_CAM_CC_PLL1_OUT_EVEN, 2 },
22662306a36Sopenharmony_ci	{ P_CAM_CC_PLL2_OUT_EARLY, 4 },
22762306a36Sopenharmony_ci	{ P_CAM_CC_PLL3_OUT_MAIN, 5 },
22862306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_EVEN, 6 },
22962306a36Sopenharmony_ci};
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_3[] = {
23262306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
23362306a36Sopenharmony_ci	{ .hw = &cam_cc_pll1.clkr.hw },
23462306a36Sopenharmony_ci	{ .hw = &cam_cc_pll2_out_early.hw },
23562306a36Sopenharmony_ci	{ .hw = &cam_cc_pll3.clkr.hw },
23662306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0.clkr.hw },
23762306a36Sopenharmony_ci};
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_4[] = {
24062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
24162306a36Sopenharmony_ci	{ P_CAM_CC_PLL3_OUT_MAIN, 5 },
24262306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_EVEN, 6 },
24362306a36Sopenharmony_ci};
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_4[] = {
24662306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
24762306a36Sopenharmony_ci	{ .hw = &cam_cc_pll3.clkr.hw },
24862306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0.clkr.hw },
24962306a36Sopenharmony_ci};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_5[] = {
25262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
25362306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_EVEN, 6 },
25462306a36Sopenharmony_ci};
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_5[] = {
25762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
25862306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0.clkr.hw },
25962306a36Sopenharmony_ci};
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_6[] = {
26262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
26362306a36Sopenharmony_ci	{ P_CAM_CC_PLL1_OUT_EVEN, 2 },
26462306a36Sopenharmony_ci	{ P_CAM_CC_PLL3_OUT_MAIN, 5 },
26562306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_EVEN, 6 },
26662306a36Sopenharmony_ci};
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_6[] = {
26962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
27062306a36Sopenharmony_ci	{ .hw = &cam_cc_pll1.clkr.hw },
27162306a36Sopenharmony_ci	{ .hw = &cam_cc_pll3.clkr.hw },
27262306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0.clkr.hw },
27362306a36Sopenharmony_ci};
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
27662306a36Sopenharmony_ci	F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
27762306a36Sopenharmony_ci	F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
27862306a36Sopenharmony_ci	F(432000000, P_CAM_CC_PLL3_OUT_MAIN, 2.5, 0, 0),
27962306a36Sopenharmony_ci	F(480000000, P_CAM_CC_PLL2_OUT_EARLY, 2, 0, 0),
28062306a36Sopenharmony_ci	F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
28162306a36Sopenharmony_ci	{ }
28262306a36Sopenharmony_ci};
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_bps_clk_src = {
28562306a36Sopenharmony_ci	.cmd_rcgr = 0x6010,
28662306a36Sopenharmony_ci	.mnd_width = 0,
28762306a36Sopenharmony_ci	.hid_width = 5,
28862306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_2,
28962306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_bps_clk_src,
29062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
29162306a36Sopenharmony_ci		.name = "cam_cc_bps_clk_src",
29262306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_2,
29362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
29462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
29562306a36Sopenharmony_ci	},
29662306a36Sopenharmony_ci};
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
29962306a36Sopenharmony_ci	F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
30062306a36Sopenharmony_ci	F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
30162306a36Sopenharmony_ci	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
30262306a36Sopenharmony_ci	{ }
30362306a36Sopenharmony_ci};
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_cci_0_clk_src = {
30662306a36Sopenharmony_ci	.cmd_rcgr = 0xb0d8,
30762306a36Sopenharmony_ci	.mnd_width = 8,
30862306a36Sopenharmony_ci	.hid_width = 5,
30962306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_5,
31062306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_cci_0_clk_src,
31162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31262306a36Sopenharmony_ci		.name = "cam_cc_cci_0_clk_src",
31362306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_5,
31462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
31562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
31662306a36Sopenharmony_ci	},
31762306a36Sopenharmony_ci};
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_cci_1_clk_src = {
32062306a36Sopenharmony_ci	.cmd_rcgr = 0xb14c,
32162306a36Sopenharmony_ci	.mnd_width = 8,
32262306a36Sopenharmony_ci	.hid_width = 5,
32362306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_5,
32462306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_cci_0_clk_src,
32562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
32662306a36Sopenharmony_ci		.name = "cam_cc_cci_1_clk_src",
32762306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_5,
32862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
32962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
33062306a36Sopenharmony_ci	},
33162306a36Sopenharmony_ci};
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
33462306a36Sopenharmony_ci	F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
33562306a36Sopenharmony_ci	F(270000000, P_CAM_CC_PLL3_OUT_MAIN, 4, 0, 0),
33662306a36Sopenharmony_ci	F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
33762306a36Sopenharmony_ci	{ }
33862306a36Sopenharmony_ci};
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
34162306a36Sopenharmony_ci	.cmd_rcgr = 0x9064,
34262306a36Sopenharmony_ci	.mnd_width = 0,
34362306a36Sopenharmony_ci	.hid_width = 5,
34462306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_3,
34562306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
34662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
34762306a36Sopenharmony_ci		.name = "cam_cc_cphy_rx_clk_src",
34862306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_3,
34962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
35062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
35162306a36Sopenharmony_ci	},
35262306a36Sopenharmony_ci};
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
35562306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
35662306a36Sopenharmony_ci	{ }
35762306a36Sopenharmony_ci};
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
36062306a36Sopenharmony_ci	.cmd_rcgr = 0x5004,
36162306a36Sopenharmony_ci	.mnd_width = 0,
36262306a36Sopenharmony_ci	.hid_width = 5,
36362306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
36462306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
36562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
36662306a36Sopenharmony_ci		.name = "cam_cc_csi0phytimer_clk_src",
36762306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
36862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
36962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
37062306a36Sopenharmony_ci	},
37162306a36Sopenharmony_ci};
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
37462306a36Sopenharmony_ci	.cmd_rcgr = 0x5028,
37562306a36Sopenharmony_ci	.mnd_width = 0,
37662306a36Sopenharmony_ci	.hid_width = 5,
37762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
37862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
37962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
38062306a36Sopenharmony_ci		.name = "cam_cc_csi1phytimer_clk_src",
38162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
38262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
38362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
38462306a36Sopenharmony_ci	},
38562306a36Sopenharmony_ci};
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
38862306a36Sopenharmony_ci	.cmd_rcgr = 0x504c,
38962306a36Sopenharmony_ci	.mnd_width = 0,
39062306a36Sopenharmony_ci	.hid_width = 5,
39162306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
39262306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
39362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
39462306a36Sopenharmony_ci		.name = "cam_cc_csi2phytimer_clk_src",
39562306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
39662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
39762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
39862306a36Sopenharmony_ci	},
39962306a36Sopenharmony_ci};
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
40262306a36Sopenharmony_ci	.cmd_rcgr = 0x5070,
40362306a36Sopenharmony_ci	.mnd_width = 0,
40462306a36Sopenharmony_ci	.hid_width = 5,
40562306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
40662306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
40762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
40862306a36Sopenharmony_ci		.name = "cam_cc_csi3phytimer_clk_src",
40962306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
41062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
41162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
41262306a36Sopenharmony_ci	},
41362306a36Sopenharmony_ci};
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
41662306a36Sopenharmony_ci	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
41762306a36Sopenharmony_ci	F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
41862306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
41962306a36Sopenharmony_ci	F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
42062306a36Sopenharmony_ci	{ }
42162306a36Sopenharmony_ci};
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
42462306a36Sopenharmony_ci	.cmd_rcgr = 0x603c,
42562306a36Sopenharmony_ci	.mnd_width = 0,
42662306a36Sopenharmony_ci	.hid_width = 5,
42762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
42862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
42962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
43062306a36Sopenharmony_ci		.name = "cam_cc_fast_ahb_clk_src",
43162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
43262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
43362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
43462306a36Sopenharmony_ci	},
43562306a36Sopenharmony_ci};
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
43862306a36Sopenharmony_ci	F(240000000, P_CAM_CC_PLL0_OUT_EVEN, 2.5, 0, 0),
43962306a36Sopenharmony_ci	F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
44062306a36Sopenharmony_ci	F(432000000, P_CAM_CC_PLL3_OUT_MAIN, 2.5, 0, 0),
44162306a36Sopenharmony_ci	F(480000000, P_CAM_CC_PLL2_OUT_EARLY, 2, 0, 0),
44262306a36Sopenharmony_ci	F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
44362306a36Sopenharmony_ci	{ }
44462306a36Sopenharmony_ci};
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_icp_clk_src = {
44762306a36Sopenharmony_ci	.cmd_rcgr = 0xb088,
44862306a36Sopenharmony_ci	.mnd_width = 0,
44962306a36Sopenharmony_ci	.hid_width = 5,
45062306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_2,
45162306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_icp_clk_src,
45262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
45362306a36Sopenharmony_ci		.name = "cam_cc_icp_clk_src",
45462306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_2,
45562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
45662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
45762306a36Sopenharmony_ci	},
45862306a36Sopenharmony_ci};
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
46162306a36Sopenharmony_ci	F(240000000, P_CAM_CC_PLL0_OUT_EVEN, 2.5, 0, 0),
46262306a36Sopenharmony_ci	F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
46362306a36Sopenharmony_ci	F(432000000, P_CAM_CC_PLL3_OUT_MAIN, 2.5, 0, 0),
46462306a36Sopenharmony_ci	F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
46562306a36Sopenharmony_ci	{ }
46662306a36Sopenharmony_ci};
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_0_clk_src = {
46962306a36Sopenharmony_ci	.cmd_rcgr = 0x9010,
47062306a36Sopenharmony_ci	.mnd_width = 0,
47162306a36Sopenharmony_ci	.hid_width = 5,
47262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_4,
47362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_clk_src,
47462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
47562306a36Sopenharmony_ci		.name = "cam_cc_ife_0_clk_src",
47662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_4,
47762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
47862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
47962306a36Sopenharmony_ci	},
48062306a36Sopenharmony_ci};
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_0_csid_clk_src[] = {
48362306a36Sopenharmony_ci	F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
48462306a36Sopenharmony_ci	F(270000000, P_CAM_CC_PLL3_OUT_MAIN, 4, 0, 0),
48562306a36Sopenharmony_ci	F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
48662306a36Sopenharmony_ci	F(480000000, P_CAM_CC_PLL2_OUT_EARLY, 2, 0, 0),
48762306a36Sopenharmony_ci	{ }
48862306a36Sopenharmony_ci};
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_0_csid_clk_src = {
49162306a36Sopenharmony_ci	.cmd_rcgr = 0x903c,
49262306a36Sopenharmony_ci	.mnd_width = 0,
49362306a36Sopenharmony_ci	.hid_width = 5,
49462306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_3,
49562306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
49662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
49762306a36Sopenharmony_ci		.name = "cam_cc_ife_0_csid_clk_src",
49862306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_3,
49962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
50062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
50162306a36Sopenharmony_ci	},
50262306a36Sopenharmony_ci};
50362306a36Sopenharmony_ci
50462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_1_clk_src = {
50562306a36Sopenharmony_ci	.cmd_rcgr = 0xa010,
50662306a36Sopenharmony_ci	.mnd_width = 0,
50762306a36Sopenharmony_ci	.hid_width = 5,
50862306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_4,
50962306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_clk_src,
51062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
51162306a36Sopenharmony_ci		.name = "cam_cc_ife_1_clk_src",
51262306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_4,
51362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
51462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
51562306a36Sopenharmony_ci	},
51662306a36Sopenharmony_ci};
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_1_csid_clk_src = {
51962306a36Sopenharmony_ci	.cmd_rcgr = 0xa034,
52062306a36Sopenharmony_ci	.mnd_width = 0,
52162306a36Sopenharmony_ci	.hid_width = 5,
52262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_3,
52362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
52462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
52562306a36Sopenharmony_ci		.name = "cam_cc_ife_1_csid_clk_src",
52662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_3,
52762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
52862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
52962306a36Sopenharmony_ci	},
53062306a36Sopenharmony_ci};
53162306a36Sopenharmony_ci
53262306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_lite_clk_src = {
53362306a36Sopenharmony_ci	.cmd_rcgr = 0xb004,
53462306a36Sopenharmony_ci	.mnd_width = 0,
53562306a36Sopenharmony_ci	.hid_width = 5,
53662306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_4,
53762306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_clk_src,
53862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
53962306a36Sopenharmony_ci		.name = "cam_cc_ife_lite_clk_src",
54062306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_4,
54162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
54262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
54362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
54462306a36Sopenharmony_ci	},
54562306a36Sopenharmony_ci};
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
54862306a36Sopenharmony_ci	.cmd_rcgr = 0xb024,
54962306a36Sopenharmony_ci	.mnd_width = 0,
55062306a36Sopenharmony_ci	.hid_width = 5,
55162306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_3,
55262306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
55362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
55462306a36Sopenharmony_ci		.name = "cam_cc_ife_lite_csid_clk_src",
55562306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_3,
55662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
55762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
55862306a36Sopenharmony_ci	},
55962306a36Sopenharmony_ci};
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ipe_0_clk_src[] = {
56262306a36Sopenharmony_ci	F(240000000, P_CAM_CC_PLL0_OUT_EVEN, 2.5, 0, 0),
56362306a36Sopenharmony_ci	F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
56462306a36Sopenharmony_ci	F(432000000, P_CAM_CC_PLL3_OUT_MAIN, 2.5, 0, 0),
56562306a36Sopenharmony_ci	F(540000000, P_CAM_CC_PLL3_OUT_MAIN, 2, 0, 0),
56662306a36Sopenharmony_ci	F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
56762306a36Sopenharmony_ci	{ }
56862306a36Sopenharmony_ci};
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ipe_0_clk_src = {
57162306a36Sopenharmony_ci	.cmd_rcgr = 0x7010,
57262306a36Sopenharmony_ci	.mnd_width = 0,
57362306a36Sopenharmony_ci	.hid_width = 5,
57462306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_2,
57562306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
57662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
57762306a36Sopenharmony_ci		.name = "cam_cc_ipe_0_clk_src",
57862306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_2,
57962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
58062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
58162306a36Sopenharmony_ci	},
58262306a36Sopenharmony_ci};
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_jpeg_clk_src[] = {
58562306a36Sopenharmony_ci	F(66666667, P_CAM_CC_PLL0_OUT_EVEN, 9, 0, 0),
58662306a36Sopenharmony_ci	F(133333333, P_CAM_CC_PLL0_OUT_EVEN, 4.5, 0, 0),
58762306a36Sopenharmony_ci	F(216000000, P_CAM_CC_PLL3_OUT_MAIN, 5, 0, 0),
58862306a36Sopenharmony_ci	F(320000000, P_CAM_CC_PLL2_OUT_EARLY, 3, 0, 0),
58962306a36Sopenharmony_ci	F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
59062306a36Sopenharmony_ci	{ }
59162306a36Sopenharmony_ci};
59262306a36Sopenharmony_ci
59362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_jpeg_clk_src = {
59462306a36Sopenharmony_ci	.cmd_rcgr = 0xb04c,
59562306a36Sopenharmony_ci	.mnd_width = 0,
59662306a36Sopenharmony_ci	.hid_width = 5,
59762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_2,
59862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_jpeg_clk_src,
59962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
60062306a36Sopenharmony_ci		.name = "cam_cc_jpeg_clk_src",
60162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_2,
60262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
60362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
60462306a36Sopenharmony_ci	},
60562306a36Sopenharmony_ci};
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_lrme_clk_src[] = {
60862306a36Sopenharmony_ci	F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
60962306a36Sopenharmony_ci	F(216000000, P_CAM_CC_PLL3_OUT_MAIN, 5, 0, 0),
61062306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
61162306a36Sopenharmony_ci	F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
61262306a36Sopenharmony_ci	{ }
61362306a36Sopenharmony_ci};
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_lrme_clk_src = {
61662306a36Sopenharmony_ci	.cmd_rcgr = 0xb0f8,
61762306a36Sopenharmony_ci	.mnd_width = 0,
61862306a36Sopenharmony_ci	.hid_width = 5,
61962306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_6,
62062306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_lrme_clk_src,
62162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
62262306a36Sopenharmony_ci		.name = "cam_cc_lrme_clk_src",
62362306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_6,
62462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
62562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
62662306a36Sopenharmony_ci	},
62762306a36Sopenharmony_ci};
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
63062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
63162306a36Sopenharmony_ci	F(24000000, P_CAM_CC_PLL2_OUT_AUX, 10, 1, 2),
63262306a36Sopenharmony_ci	F(64000000, P_CAM_CC_PLL2_OUT_AUX, 7.5, 0, 0),
63362306a36Sopenharmony_ci	{ }
63462306a36Sopenharmony_ci};
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk0_clk_src = {
63762306a36Sopenharmony_ci	.cmd_rcgr = 0x4004,
63862306a36Sopenharmony_ci	.mnd_width = 8,
63962306a36Sopenharmony_ci	.hid_width = 5,
64062306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
64162306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
64262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
64362306a36Sopenharmony_ci		.name = "cam_cc_mclk0_clk_src",
64462306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
64562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
64662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
64762306a36Sopenharmony_ci	},
64862306a36Sopenharmony_ci};
64962306a36Sopenharmony_ci
65062306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk1_clk_src = {
65162306a36Sopenharmony_ci	.cmd_rcgr = 0x4024,
65262306a36Sopenharmony_ci	.mnd_width = 8,
65362306a36Sopenharmony_ci	.hid_width = 5,
65462306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
65562306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
65662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
65762306a36Sopenharmony_ci		.name = "cam_cc_mclk1_clk_src",
65862306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
65962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
66062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
66162306a36Sopenharmony_ci	},
66262306a36Sopenharmony_ci};
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk2_clk_src = {
66562306a36Sopenharmony_ci	.cmd_rcgr = 0x4044,
66662306a36Sopenharmony_ci	.mnd_width = 8,
66762306a36Sopenharmony_ci	.hid_width = 5,
66862306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
66962306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
67062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
67162306a36Sopenharmony_ci		.name = "cam_cc_mclk2_clk_src",
67262306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
67362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
67462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
67562306a36Sopenharmony_ci	},
67662306a36Sopenharmony_ci};
67762306a36Sopenharmony_ci
67862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk3_clk_src = {
67962306a36Sopenharmony_ci	.cmd_rcgr = 0x4064,
68062306a36Sopenharmony_ci	.mnd_width = 8,
68162306a36Sopenharmony_ci	.hid_width = 5,
68262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
68362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
68462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
68562306a36Sopenharmony_ci		.name = "cam_cc_mclk3_clk_src",
68662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
68762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
68862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
68962306a36Sopenharmony_ci	},
69062306a36Sopenharmony_ci};
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk4_clk_src = {
69362306a36Sopenharmony_ci	.cmd_rcgr = 0x4084,
69462306a36Sopenharmony_ci	.mnd_width = 8,
69562306a36Sopenharmony_ci	.hid_width = 5,
69662306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
69762306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
69862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
69962306a36Sopenharmony_ci		.name = "cam_cc_mclk4_clk_src",
70062306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
70162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
70262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
70362306a36Sopenharmony_ci	},
70462306a36Sopenharmony_ci};
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
70762306a36Sopenharmony_ci	F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
70862306a36Sopenharmony_ci	{ }
70962306a36Sopenharmony_ci};
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
71262306a36Sopenharmony_ci	.cmd_rcgr = 0x6058,
71362306a36Sopenharmony_ci	.mnd_width = 0,
71462306a36Sopenharmony_ci	.hid_width = 5,
71562306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
71662306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
71762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
71862306a36Sopenharmony_ci		.name = "cam_cc_slow_ahb_clk_src",
71962306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
72062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
72162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
72262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
72362306a36Sopenharmony_ci	},
72462306a36Sopenharmony_ci};
72562306a36Sopenharmony_ci
72662306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_ahb_clk = {
72762306a36Sopenharmony_ci	.halt_reg = 0x6070,
72862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
72962306a36Sopenharmony_ci	.clkr = {
73062306a36Sopenharmony_ci		.enable_reg = 0x6070,
73162306a36Sopenharmony_ci		.enable_mask = BIT(0),
73262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
73362306a36Sopenharmony_ci			.name = "cam_cc_bps_ahb_clk",
73462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
73562306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw,
73662306a36Sopenharmony_ci			},
73762306a36Sopenharmony_ci			.num_parents = 1,
73862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
73962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
74062306a36Sopenharmony_ci		},
74162306a36Sopenharmony_ci	},
74262306a36Sopenharmony_ci};
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_areg_clk = {
74562306a36Sopenharmony_ci	.halt_reg = 0x6054,
74662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
74762306a36Sopenharmony_ci	.clkr = {
74862306a36Sopenharmony_ci		.enable_reg = 0x6054,
74962306a36Sopenharmony_ci		.enable_mask = BIT(0),
75062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
75162306a36Sopenharmony_ci			.name = "cam_cc_bps_areg_clk",
75262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
75362306a36Sopenharmony_ci				&cam_cc_fast_ahb_clk_src.clkr.hw,
75462306a36Sopenharmony_ci			},
75562306a36Sopenharmony_ci			.num_parents = 1,
75662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
75762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
75862306a36Sopenharmony_ci		},
75962306a36Sopenharmony_ci	},
76062306a36Sopenharmony_ci};
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_axi_clk = {
76362306a36Sopenharmony_ci	.halt_reg = 0x6038,
76462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
76562306a36Sopenharmony_ci	.clkr = {
76662306a36Sopenharmony_ci		.enable_reg = 0x6038,
76762306a36Sopenharmony_ci		.enable_mask = BIT(0),
76862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
76962306a36Sopenharmony_ci			.name = "cam_cc_bps_axi_clk",
77062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
77162306a36Sopenharmony_ci		},
77262306a36Sopenharmony_ci	},
77362306a36Sopenharmony_ci};
77462306a36Sopenharmony_ci
77562306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_clk = {
77662306a36Sopenharmony_ci	.halt_reg = 0x6028,
77762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
77862306a36Sopenharmony_ci	.clkr = {
77962306a36Sopenharmony_ci		.enable_reg = 0x6028,
78062306a36Sopenharmony_ci		.enable_mask = BIT(0),
78162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
78262306a36Sopenharmony_ci			.name = "cam_cc_bps_clk",
78362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
78462306a36Sopenharmony_ci				&cam_cc_bps_clk_src.clkr.hw,
78562306a36Sopenharmony_ci			},
78662306a36Sopenharmony_ci			.num_parents = 1,
78762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
78862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
78962306a36Sopenharmony_ci		},
79062306a36Sopenharmony_ci	},
79162306a36Sopenharmony_ci};
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_cistatic struct clk_branch cam_cc_camnoc_axi_clk = {
79462306a36Sopenharmony_ci	.halt_reg = 0xb124,
79562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
79662306a36Sopenharmony_ci	.clkr = {
79762306a36Sopenharmony_ci		.enable_reg = 0xb124,
79862306a36Sopenharmony_ci		.enable_mask = BIT(0),
79962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
80062306a36Sopenharmony_ci			.name = "cam_cc_camnoc_axi_clk",
80162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
80262306a36Sopenharmony_ci		},
80362306a36Sopenharmony_ci	},
80462306a36Sopenharmony_ci};
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_cistatic struct clk_branch cam_cc_cci_0_clk = {
80762306a36Sopenharmony_ci	.halt_reg = 0xb0f0,
80862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
80962306a36Sopenharmony_ci	.clkr = {
81062306a36Sopenharmony_ci		.enable_reg = 0xb0f0,
81162306a36Sopenharmony_ci		.enable_mask = BIT(0),
81262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
81362306a36Sopenharmony_ci			.name = "cam_cc_cci_0_clk",
81462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
81562306a36Sopenharmony_ci				&cam_cc_cci_0_clk_src.clkr.hw,
81662306a36Sopenharmony_ci			},
81762306a36Sopenharmony_ci			.num_parents = 1,
81862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
81962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
82062306a36Sopenharmony_ci		},
82162306a36Sopenharmony_ci	},
82262306a36Sopenharmony_ci};
82362306a36Sopenharmony_ci
82462306a36Sopenharmony_cistatic struct clk_branch cam_cc_cci_1_clk = {
82562306a36Sopenharmony_ci	.halt_reg = 0xb164,
82662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
82762306a36Sopenharmony_ci	.clkr = {
82862306a36Sopenharmony_ci		.enable_reg = 0xb164,
82962306a36Sopenharmony_ci		.enable_mask = BIT(0),
83062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
83162306a36Sopenharmony_ci			.name = "cam_cc_cci_1_clk",
83262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
83362306a36Sopenharmony_ci				&cam_cc_cci_1_clk_src.clkr.hw,
83462306a36Sopenharmony_ci			},
83562306a36Sopenharmony_ci			.num_parents = 1,
83662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
83762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
83862306a36Sopenharmony_ci		},
83962306a36Sopenharmony_ci	},
84062306a36Sopenharmony_ci};
84162306a36Sopenharmony_ci
84262306a36Sopenharmony_cistatic struct clk_branch cam_cc_core_ahb_clk = {
84362306a36Sopenharmony_ci	.halt_reg = 0xb144,
84462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
84562306a36Sopenharmony_ci	.clkr = {
84662306a36Sopenharmony_ci		.enable_reg = 0xb144,
84762306a36Sopenharmony_ci		.enable_mask = BIT(0),
84862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
84962306a36Sopenharmony_ci			.name = "cam_cc_core_ahb_clk",
85062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
85162306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw,
85262306a36Sopenharmony_ci			},
85362306a36Sopenharmony_ci			.num_parents = 1,
85462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
85562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
85662306a36Sopenharmony_ci		},
85762306a36Sopenharmony_ci	},
85862306a36Sopenharmony_ci};
85962306a36Sopenharmony_ci
86062306a36Sopenharmony_cistatic struct clk_branch cam_cc_cpas_ahb_clk = {
86162306a36Sopenharmony_ci	.halt_reg = 0xb11c,
86262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
86362306a36Sopenharmony_ci	.clkr = {
86462306a36Sopenharmony_ci		.enable_reg = 0xb11c,
86562306a36Sopenharmony_ci		.enable_mask = BIT(0),
86662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
86762306a36Sopenharmony_ci			.name = "cam_cc_cpas_ahb_clk",
86862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
86962306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw,
87062306a36Sopenharmony_ci			},
87162306a36Sopenharmony_ci			.num_parents = 1,
87262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
87362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
87462306a36Sopenharmony_ci		},
87562306a36Sopenharmony_ci	},
87662306a36Sopenharmony_ci};
87762306a36Sopenharmony_ci
87862306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi0phytimer_clk = {
87962306a36Sopenharmony_ci	.halt_reg = 0x501c,
88062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
88162306a36Sopenharmony_ci	.clkr = {
88262306a36Sopenharmony_ci		.enable_reg = 0x501c,
88362306a36Sopenharmony_ci		.enable_mask = BIT(0),
88462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
88562306a36Sopenharmony_ci			.name = "cam_cc_csi0phytimer_clk",
88662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
88762306a36Sopenharmony_ci				&cam_cc_csi0phytimer_clk_src.clkr.hw,
88862306a36Sopenharmony_ci			},
88962306a36Sopenharmony_ci			.num_parents = 1,
89062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
89162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
89262306a36Sopenharmony_ci		},
89362306a36Sopenharmony_ci	},
89462306a36Sopenharmony_ci};
89562306a36Sopenharmony_ci
89662306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi1phytimer_clk = {
89762306a36Sopenharmony_ci	.halt_reg = 0x5040,
89862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
89962306a36Sopenharmony_ci	.clkr = {
90062306a36Sopenharmony_ci		.enable_reg = 0x5040,
90162306a36Sopenharmony_ci		.enable_mask = BIT(0),
90262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
90362306a36Sopenharmony_ci			.name = "cam_cc_csi1phytimer_clk",
90462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
90562306a36Sopenharmony_ci				&cam_cc_csi1phytimer_clk_src.clkr.hw,
90662306a36Sopenharmony_ci			},
90762306a36Sopenharmony_ci			.num_parents = 1,
90862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
90962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
91062306a36Sopenharmony_ci		},
91162306a36Sopenharmony_ci	},
91262306a36Sopenharmony_ci};
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi2phytimer_clk = {
91562306a36Sopenharmony_ci	.halt_reg = 0x5064,
91662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
91762306a36Sopenharmony_ci	.clkr = {
91862306a36Sopenharmony_ci		.enable_reg = 0x5064,
91962306a36Sopenharmony_ci		.enable_mask = BIT(0),
92062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
92162306a36Sopenharmony_ci			.name = "cam_cc_csi2phytimer_clk",
92262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
92362306a36Sopenharmony_ci				&cam_cc_csi2phytimer_clk_src.clkr.hw,
92462306a36Sopenharmony_ci			},
92562306a36Sopenharmony_ci			.num_parents = 1,
92662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
92762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
92862306a36Sopenharmony_ci		},
92962306a36Sopenharmony_ci	},
93062306a36Sopenharmony_ci};
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi3phytimer_clk = {
93362306a36Sopenharmony_ci	.halt_reg = 0x5088,
93462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
93562306a36Sopenharmony_ci	.clkr = {
93662306a36Sopenharmony_ci		.enable_reg = 0x5088,
93762306a36Sopenharmony_ci		.enable_mask = BIT(0),
93862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
93962306a36Sopenharmony_ci			.name = "cam_cc_csi3phytimer_clk",
94062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
94162306a36Sopenharmony_ci				&cam_cc_csi3phytimer_clk_src.clkr.hw,
94262306a36Sopenharmony_ci			},
94362306a36Sopenharmony_ci			.num_parents = 1,
94462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
94562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
94662306a36Sopenharmony_ci		},
94762306a36Sopenharmony_ci	},
94862306a36Sopenharmony_ci};
94962306a36Sopenharmony_ci
95062306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy0_clk = {
95162306a36Sopenharmony_ci	.halt_reg = 0x5020,
95262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
95362306a36Sopenharmony_ci	.clkr = {
95462306a36Sopenharmony_ci		.enable_reg = 0x5020,
95562306a36Sopenharmony_ci		.enable_mask = BIT(0),
95662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
95762306a36Sopenharmony_ci			.name = "cam_cc_csiphy0_clk",
95862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
95962306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
96062306a36Sopenharmony_ci			},
96162306a36Sopenharmony_ci			.num_parents = 1,
96262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
96362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
96462306a36Sopenharmony_ci		},
96562306a36Sopenharmony_ci	},
96662306a36Sopenharmony_ci};
96762306a36Sopenharmony_ci
96862306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy1_clk = {
96962306a36Sopenharmony_ci	.halt_reg = 0x5044,
97062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
97162306a36Sopenharmony_ci	.clkr = {
97262306a36Sopenharmony_ci		.enable_reg = 0x5044,
97362306a36Sopenharmony_ci		.enable_mask = BIT(0),
97462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
97562306a36Sopenharmony_ci			.name = "cam_cc_csiphy1_clk",
97662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
97762306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
97862306a36Sopenharmony_ci			},
97962306a36Sopenharmony_ci			.num_parents = 1,
98062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
98162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
98262306a36Sopenharmony_ci		},
98362306a36Sopenharmony_ci	},
98462306a36Sopenharmony_ci};
98562306a36Sopenharmony_ci
98662306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy2_clk = {
98762306a36Sopenharmony_ci	.halt_reg = 0x5068,
98862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
98962306a36Sopenharmony_ci	.clkr = {
99062306a36Sopenharmony_ci		.enable_reg = 0x5068,
99162306a36Sopenharmony_ci		.enable_mask = BIT(0),
99262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
99362306a36Sopenharmony_ci			.name = "cam_cc_csiphy2_clk",
99462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
99562306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
99662306a36Sopenharmony_ci			},
99762306a36Sopenharmony_ci			.num_parents = 1,
99862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
99962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
100062306a36Sopenharmony_ci		},
100162306a36Sopenharmony_ci	},
100262306a36Sopenharmony_ci};
100362306a36Sopenharmony_ci
100462306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy3_clk = {
100562306a36Sopenharmony_ci	.halt_reg = 0x508c,
100662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
100762306a36Sopenharmony_ci	.clkr = {
100862306a36Sopenharmony_ci		.enable_reg = 0x508c,
100962306a36Sopenharmony_ci		.enable_mask = BIT(0),
101062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
101162306a36Sopenharmony_ci			.name = "cam_cc_csiphy3_clk",
101262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
101362306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
101462306a36Sopenharmony_ci			},
101562306a36Sopenharmony_ci			.num_parents = 1,
101662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
101762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
101862306a36Sopenharmony_ci		},
101962306a36Sopenharmony_ci	},
102062306a36Sopenharmony_ci};
102162306a36Sopenharmony_ci
102262306a36Sopenharmony_cistatic struct clk_branch cam_cc_icp_clk = {
102362306a36Sopenharmony_ci	.halt_reg = 0xb0a0,
102462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
102562306a36Sopenharmony_ci	.clkr = {
102662306a36Sopenharmony_ci		.enable_reg = 0xb0a0,
102762306a36Sopenharmony_ci		.enable_mask = BIT(0),
102862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
102962306a36Sopenharmony_ci			.name = "cam_cc_icp_clk",
103062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
103162306a36Sopenharmony_ci				&cam_cc_icp_clk_src.clkr.hw,
103262306a36Sopenharmony_ci			},
103362306a36Sopenharmony_ci			.num_parents = 1,
103462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
103562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
103662306a36Sopenharmony_ci		},
103762306a36Sopenharmony_ci	},
103862306a36Sopenharmony_ci};
103962306a36Sopenharmony_ci
104062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_axi_clk = {
104162306a36Sopenharmony_ci	.halt_reg = 0x9080,
104262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
104362306a36Sopenharmony_ci	.clkr = {
104462306a36Sopenharmony_ci		.enable_reg = 0x9080,
104562306a36Sopenharmony_ci		.enable_mask = BIT(0),
104662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
104762306a36Sopenharmony_ci			.name = "cam_cc_ife_0_axi_clk",
104862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
104962306a36Sopenharmony_ci		},
105062306a36Sopenharmony_ci	},
105162306a36Sopenharmony_ci};
105262306a36Sopenharmony_ci
105362306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_clk = {
105462306a36Sopenharmony_ci	.halt_reg = 0x9028,
105562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
105662306a36Sopenharmony_ci	.clkr = {
105762306a36Sopenharmony_ci		.enable_reg = 0x9028,
105862306a36Sopenharmony_ci		.enable_mask = BIT(0),
105962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
106062306a36Sopenharmony_ci			.name = "cam_cc_ife_0_clk",
106162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
106262306a36Sopenharmony_ci				&cam_cc_ife_0_clk_src.clkr.hw,
106362306a36Sopenharmony_ci			},
106462306a36Sopenharmony_ci			.num_parents = 1,
106562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
106662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
106762306a36Sopenharmony_ci		},
106862306a36Sopenharmony_ci	},
106962306a36Sopenharmony_ci};
107062306a36Sopenharmony_ci
107162306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_cphy_rx_clk = {
107262306a36Sopenharmony_ci	.halt_reg = 0x907c,
107362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
107462306a36Sopenharmony_ci	.clkr = {
107562306a36Sopenharmony_ci		.enable_reg = 0x907c,
107662306a36Sopenharmony_ci		.enable_mask = BIT(0),
107762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
107862306a36Sopenharmony_ci			.name = "cam_cc_ife_0_cphy_rx_clk",
107962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
108062306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
108162306a36Sopenharmony_ci			},
108262306a36Sopenharmony_ci			.num_parents = 1,
108362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
108462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
108562306a36Sopenharmony_ci		},
108662306a36Sopenharmony_ci	},
108762306a36Sopenharmony_ci};
108862306a36Sopenharmony_ci
108962306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_csid_clk = {
109062306a36Sopenharmony_ci	.halt_reg = 0x9054,
109162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
109262306a36Sopenharmony_ci	.clkr = {
109362306a36Sopenharmony_ci		.enable_reg = 0x9054,
109462306a36Sopenharmony_ci		.enable_mask = BIT(0),
109562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
109662306a36Sopenharmony_ci			.name = "cam_cc_ife_0_csid_clk",
109762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
109862306a36Sopenharmony_ci				&cam_cc_ife_0_csid_clk_src.clkr.hw,
109962306a36Sopenharmony_ci			},
110062306a36Sopenharmony_ci			.num_parents = 1,
110162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
110262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
110362306a36Sopenharmony_ci		},
110462306a36Sopenharmony_ci	},
110562306a36Sopenharmony_ci};
110662306a36Sopenharmony_ci
110762306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_dsp_clk = {
110862306a36Sopenharmony_ci	.halt_reg = 0x9038,
110962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
111062306a36Sopenharmony_ci	.clkr = {
111162306a36Sopenharmony_ci		.enable_reg = 0x9038,
111262306a36Sopenharmony_ci		.enable_mask = BIT(0),
111362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
111462306a36Sopenharmony_ci			.name = "cam_cc_ife_0_dsp_clk",
111562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
111662306a36Sopenharmony_ci				&cam_cc_ife_0_clk_src.clkr.hw,
111762306a36Sopenharmony_ci			},
111862306a36Sopenharmony_ci			.num_parents = 1,
111962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
112062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
112162306a36Sopenharmony_ci		},
112262306a36Sopenharmony_ci	},
112362306a36Sopenharmony_ci};
112462306a36Sopenharmony_ci
112562306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_axi_clk = {
112662306a36Sopenharmony_ci	.halt_reg = 0xa058,
112762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
112862306a36Sopenharmony_ci	.clkr = {
112962306a36Sopenharmony_ci		.enable_reg = 0xa058,
113062306a36Sopenharmony_ci		.enable_mask = BIT(0),
113162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
113262306a36Sopenharmony_ci			.name = "cam_cc_ife_1_axi_clk",
113362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
113462306a36Sopenharmony_ci		},
113562306a36Sopenharmony_ci	},
113662306a36Sopenharmony_ci};
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_clk = {
113962306a36Sopenharmony_ci	.halt_reg = 0xa028,
114062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
114162306a36Sopenharmony_ci	.clkr = {
114262306a36Sopenharmony_ci		.enable_reg = 0xa028,
114362306a36Sopenharmony_ci		.enable_mask = BIT(0),
114462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
114562306a36Sopenharmony_ci			.name = "cam_cc_ife_1_clk",
114662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
114762306a36Sopenharmony_ci				&cam_cc_ife_1_clk_src.clkr.hw,
114862306a36Sopenharmony_ci			},
114962306a36Sopenharmony_ci			.num_parents = 1,
115062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
115162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
115262306a36Sopenharmony_ci		},
115362306a36Sopenharmony_ci	},
115462306a36Sopenharmony_ci};
115562306a36Sopenharmony_ci
115662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_cphy_rx_clk = {
115762306a36Sopenharmony_ci	.halt_reg = 0xa054,
115862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
115962306a36Sopenharmony_ci	.clkr = {
116062306a36Sopenharmony_ci		.enable_reg = 0xa054,
116162306a36Sopenharmony_ci		.enable_mask = BIT(0),
116262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
116362306a36Sopenharmony_ci			.name = "cam_cc_ife_1_cphy_rx_clk",
116462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
116562306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
116662306a36Sopenharmony_ci			},
116762306a36Sopenharmony_ci			.num_parents = 1,
116862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
116962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
117062306a36Sopenharmony_ci		},
117162306a36Sopenharmony_ci	},
117262306a36Sopenharmony_ci};
117362306a36Sopenharmony_ci
117462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_csid_clk = {
117562306a36Sopenharmony_ci	.halt_reg = 0xa04c,
117662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
117762306a36Sopenharmony_ci	.clkr = {
117862306a36Sopenharmony_ci		.enable_reg = 0xa04c,
117962306a36Sopenharmony_ci		.enable_mask = BIT(0),
118062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
118162306a36Sopenharmony_ci			.name = "cam_cc_ife_1_csid_clk",
118262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
118362306a36Sopenharmony_ci				&cam_cc_ife_1_csid_clk_src.clkr.hw,
118462306a36Sopenharmony_ci			},
118562306a36Sopenharmony_ci			.num_parents = 1,
118662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
118762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
118862306a36Sopenharmony_ci		},
118962306a36Sopenharmony_ci	},
119062306a36Sopenharmony_ci};
119162306a36Sopenharmony_ci
119262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_dsp_clk = {
119362306a36Sopenharmony_ci	.halt_reg = 0xa030,
119462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
119562306a36Sopenharmony_ci	.clkr = {
119662306a36Sopenharmony_ci		.enable_reg = 0xa030,
119762306a36Sopenharmony_ci		.enable_mask = BIT(0),
119862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
119962306a36Sopenharmony_ci			.name = "cam_cc_ife_1_dsp_clk",
120062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
120162306a36Sopenharmony_ci				&cam_cc_ife_1_clk_src.clkr.hw,
120262306a36Sopenharmony_ci			},
120362306a36Sopenharmony_ci			.num_parents = 1,
120462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
120562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
120662306a36Sopenharmony_ci		},
120762306a36Sopenharmony_ci	},
120862306a36Sopenharmony_ci};
120962306a36Sopenharmony_ci
121062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_clk = {
121162306a36Sopenharmony_ci	.halt_reg = 0xb01c,
121262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
121362306a36Sopenharmony_ci	.clkr = {
121462306a36Sopenharmony_ci		.enable_reg = 0xb01c,
121562306a36Sopenharmony_ci		.enable_mask = BIT(0),
121662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
121762306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_clk",
121862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
121962306a36Sopenharmony_ci				&cam_cc_ife_lite_clk_src.clkr.hw,
122062306a36Sopenharmony_ci			},
122162306a36Sopenharmony_ci			.num_parents = 1,
122262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
122362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
122462306a36Sopenharmony_ci		},
122562306a36Sopenharmony_ci	},
122662306a36Sopenharmony_ci};
122762306a36Sopenharmony_ci
122862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
122962306a36Sopenharmony_ci	.halt_reg = 0xb044,
123062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
123162306a36Sopenharmony_ci	.clkr = {
123262306a36Sopenharmony_ci		.enable_reg = 0xb044,
123362306a36Sopenharmony_ci		.enable_mask = BIT(0),
123462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
123562306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_cphy_rx_clk",
123662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
123762306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw,
123862306a36Sopenharmony_ci			},
123962306a36Sopenharmony_ci			.num_parents = 1,
124062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
124162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124262306a36Sopenharmony_ci		},
124362306a36Sopenharmony_ci	},
124462306a36Sopenharmony_ci};
124562306a36Sopenharmony_ci
124662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_csid_clk = {
124762306a36Sopenharmony_ci	.halt_reg = 0xb03c,
124862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
124962306a36Sopenharmony_ci	.clkr = {
125062306a36Sopenharmony_ci		.enable_reg = 0xb03c,
125162306a36Sopenharmony_ci		.enable_mask = BIT(0),
125262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
125362306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_csid_clk",
125462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
125562306a36Sopenharmony_ci				&cam_cc_ife_lite_csid_clk_src.clkr.hw,
125662306a36Sopenharmony_ci			},
125762306a36Sopenharmony_ci			.num_parents = 1,
125862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
125962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
126062306a36Sopenharmony_ci		},
126162306a36Sopenharmony_ci	},
126262306a36Sopenharmony_ci};
126362306a36Sopenharmony_ci
126462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_ahb_clk = {
126562306a36Sopenharmony_ci	.halt_reg = 0x7040,
126662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
126762306a36Sopenharmony_ci	.clkr = {
126862306a36Sopenharmony_ci		.enable_reg = 0x7040,
126962306a36Sopenharmony_ci		.enable_mask = BIT(0),
127062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
127162306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_ahb_clk",
127262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
127362306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw,
127462306a36Sopenharmony_ci			},
127562306a36Sopenharmony_ci			.num_parents = 1,
127662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
127762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
127862306a36Sopenharmony_ci		},
127962306a36Sopenharmony_ci	},
128062306a36Sopenharmony_ci};
128162306a36Sopenharmony_ci
128262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_areg_clk = {
128362306a36Sopenharmony_ci	.halt_reg = 0x703c,
128462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
128562306a36Sopenharmony_ci	.clkr = {
128662306a36Sopenharmony_ci		.enable_reg = 0x703c,
128762306a36Sopenharmony_ci		.enable_mask = BIT(0),
128862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
128962306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_areg_clk",
129062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
129162306a36Sopenharmony_ci				&cam_cc_fast_ahb_clk_src.clkr.hw,
129262306a36Sopenharmony_ci			},
129362306a36Sopenharmony_ci			.num_parents = 1,
129462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
129562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
129662306a36Sopenharmony_ci		},
129762306a36Sopenharmony_ci	},
129862306a36Sopenharmony_ci};
129962306a36Sopenharmony_ci
130062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_axi_clk = {
130162306a36Sopenharmony_ci	.halt_reg = 0x7038,
130262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
130362306a36Sopenharmony_ci	.clkr = {
130462306a36Sopenharmony_ci		.enable_reg = 0x7038,
130562306a36Sopenharmony_ci		.enable_mask = BIT(0),
130662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
130762306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_axi_clk",
130862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
130962306a36Sopenharmony_ci		},
131062306a36Sopenharmony_ci	},
131162306a36Sopenharmony_ci};
131262306a36Sopenharmony_ci
131362306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_clk = {
131462306a36Sopenharmony_ci	.halt_reg = 0x7028,
131562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
131662306a36Sopenharmony_ci	.clkr = {
131762306a36Sopenharmony_ci		.enable_reg = 0x7028,
131862306a36Sopenharmony_ci		.enable_mask = BIT(0),
131962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
132062306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_clk",
132162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
132262306a36Sopenharmony_ci				&cam_cc_ipe_0_clk_src.clkr.hw,
132362306a36Sopenharmony_ci			},
132462306a36Sopenharmony_ci			.num_parents = 1,
132562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
132662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
132762306a36Sopenharmony_ci		},
132862306a36Sopenharmony_ci	},
132962306a36Sopenharmony_ci};
133062306a36Sopenharmony_ci
133162306a36Sopenharmony_cistatic struct clk_branch cam_cc_jpeg_clk = {
133262306a36Sopenharmony_ci	.halt_reg = 0xb064,
133362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
133462306a36Sopenharmony_ci	.clkr = {
133562306a36Sopenharmony_ci		.enable_reg = 0xb064,
133662306a36Sopenharmony_ci		.enable_mask = BIT(0),
133762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
133862306a36Sopenharmony_ci			.name = "cam_cc_jpeg_clk",
133962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
134062306a36Sopenharmony_ci				&cam_cc_jpeg_clk_src.clkr.hw,
134162306a36Sopenharmony_ci			},
134262306a36Sopenharmony_ci			.num_parents = 1,
134362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
134462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134562306a36Sopenharmony_ci		},
134662306a36Sopenharmony_ci	},
134762306a36Sopenharmony_ci};
134862306a36Sopenharmony_ci
134962306a36Sopenharmony_cistatic struct clk_branch cam_cc_lrme_clk = {
135062306a36Sopenharmony_ci	.halt_reg = 0xb110,
135162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
135262306a36Sopenharmony_ci	.clkr = {
135362306a36Sopenharmony_ci		.enable_reg = 0xb110,
135462306a36Sopenharmony_ci		.enable_mask = BIT(0),
135562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135662306a36Sopenharmony_ci			.name = "cam_cc_lrme_clk",
135762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
135862306a36Sopenharmony_ci				&cam_cc_lrme_clk_src.clkr.hw,
135962306a36Sopenharmony_ci			},
136062306a36Sopenharmony_ci			.num_parents = 1,
136162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
136262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136362306a36Sopenharmony_ci		},
136462306a36Sopenharmony_ci	},
136562306a36Sopenharmony_ci};
136662306a36Sopenharmony_ci
136762306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk0_clk = {
136862306a36Sopenharmony_ci	.halt_reg = 0x401c,
136962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
137062306a36Sopenharmony_ci	.clkr = {
137162306a36Sopenharmony_ci		.enable_reg = 0x401c,
137262306a36Sopenharmony_ci		.enable_mask = BIT(0),
137362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
137462306a36Sopenharmony_ci			.name = "cam_cc_mclk0_clk",
137562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
137662306a36Sopenharmony_ci				&cam_cc_mclk0_clk_src.clkr.hw,
137762306a36Sopenharmony_ci			},
137862306a36Sopenharmony_ci			.num_parents = 1,
137962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
138062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
138162306a36Sopenharmony_ci		},
138262306a36Sopenharmony_ci	},
138362306a36Sopenharmony_ci};
138462306a36Sopenharmony_ci
138562306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk1_clk = {
138662306a36Sopenharmony_ci	.halt_reg = 0x403c,
138762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
138862306a36Sopenharmony_ci	.clkr = {
138962306a36Sopenharmony_ci		.enable_reg = 0x403c,
139062306a36Sopenharmony_ci		.enable_mask = BIT(0),
139162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
139262306a36Sopenharmony_ci			.name = "cam_cc_mclk1_clk",
139362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
139462306a36Sopenharmony_ci				&cam_cc_mclk1_clk_src.clkr.hw,
139562306a36Sopenharmony_ci			},
139662306a36Sopenharmony_ci			.num_parents = 1,
139762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
139862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
139962306a36Sopenharmony_ci		},
140062306a36Sopenharmony_ci	},
140162306a36Sopenharmony_ci};
140262306a36Sopenharmony_ci
140362306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk2_clk = {
140462306a36Sopenharmony_ci	.halt_reg = 0x405c,
140562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
140662306a36Sopenharmony_ci	.clkr = {
140762306a36Sopenharmony_ci		.enable_reg = 0x405c,
140862306a36Sopenharmony_ci		.enable_mask = BIT(0),
140962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
141062306a36Sopenharmony_ci			.name = "cam_cc_mclk2_clk",
141162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
141262306a36Sopenharmony_ci				&cam_cc_mclk2_clk_src.clkr.hw,
141362306a36Sopenharmony_ci			},
141462306a36Sopenharmony_ci			.num_parents = 1,
141562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
141662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141762306a36Sopenharmony_ci		},
141862306a36Sopenharmony_ci	},
141962306a36Sopenharmony_ci};
142062306a36Sopenharmony_ci
142162306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk3_clk = {
142262306a36Sopenharmony_ci	.halt_reg = 0x407c,
142362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
142462306a36Sopenharmony_ci	.clkr = {
142562306a36Sopenharmony_ci		.enable_reg = 0x407c,
142662306a36Sopenharmony_ci		.enable_mask = BIT(0),
142762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142862306a36Sopenharmony_ci			.name = "cam_cc_mclk3_clk",
142962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
143062306a36Sopenharmony_ci				&cam_cc_mclk3_clk_src.clkr.hw,
143162306a36Sopenharmony_ci			},
143262306a36Sopenharmony_ci			.num_parents = 1,
143362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
143462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
143562306a36Sopenharmony_ci		},
143662306a36Sopenharmony_ci	},
143762306a36Sopenharmony_ci};
143862306a36Sopenharmony_ci
143962306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk4_clk = {
144062306a36Sopenharmony_ci	.halt_reg = 0x409c,
144162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
144262306a36Sopenharmony_ci	.clkr = {
144362306a36Sopenharmony_ci		.enable_reg = 0x409c,
144462306a36Sopenharmony_ci		.enable_mask = BIT(0),
144562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
144662306a36Sopenharmony_ci			.name = "cam_cc_mclk4_clk",
144762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
144862306a36Sopenharmony_ci				&cam_cc_mclk4_clk_src.clkr.hw,
144962306a36Sopenharmony_ci			},
145062306a36Sopenharmony_ci			.num_parents = 1,
145162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
145262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
145362306a36Sopenharmony_ci		},
145462306a36Sopenharmony_ci	},
145562306a36Sopenharmony_ci};
145662306a36Sopenharmony_ci
145762306a36Sopenharmony_cistatic struct clk_branch cam_cc_soc_ahb_clk = {
145862306a36Sopenharmony_ci	.halt_reg = 0xb140,
145962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
146062306a36Sopenharmony_ci	.clkr = {
146162306a36Sopenharmony_ci		.enable_reg = 0xb140,
146262306a36Sopenharmony_ci		.enable_mask = BIT(0),
146362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146462306a36Sopenharmony_ci			.name = "cam_cc_soc_ahb_clk",
146562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
146662306a36Sopenharmony_ci		},
146762306a36Sopenharmony_ci	},
146862306a36Sopenharmony_ci};
146962306a36Sopenharmony_ci
147062306a36Sopenharmony_cistatic struct clk_branch cam_cc_sys_tmr_clk = {
147162306a36Sopenharmony_ci	.halt_reg = 0xb0a8,
147262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
147362306a36Sopenharmony_ci	.clkr = {
147462306a36Sopenharmony_ci		.enable_reg = 0xb0a8,
147562306a36Sopenharmony_ci		.enable_mask = BIT(0),
147662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147762306a36Sopenharmony_ci			.name = "cam_cc_sys_tmr_clk",
147862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
147962306a36Sopenharmony_ci		},
148062306a36Sopenharmony_ci	},
148162306a36Sopenharmony_ci};
148262306a36Sopenharmony_ci
148362306a36Sopenharmony_cistatic struct gdsc titan_top_gdsc = {
148462306a36Sopenharmony_ci	.gdscr = 0xb134,
148562306a36Sopenharmony_ci	.pd = {
148662306a36Sopenharmony_ci		.name = "titan_top_gdsc",
148762306a36Sopenharmony_ci	},
148862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
148962306a36Sopenharmony_ci};
149062306a36Sopenharmony_ci
149162306a36Sopenharmony_cistatic struct gdsc bps_gdsc = {
149262306a36Sopenharmony_ci	.gdscr = 0x6004,
149362306a36Sopenharmony_ci	.pd = {
149462306a36Sopenharmony_ci		.name = "bps_gdsc",
149562306a36Sopenharmony_ci	},
149662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
149762306a36Sopenharmony_ci	.parent = &titan_top_gdsc.pd,
149862306a36Sopenharmony_ci	.flags = HW_CTRL,
149962306a36Sopenharmony_ci};
150062306a36Sopenharmony_ci
150162306a36Sopenharmony_cistatic struct gdsc ife_0_gdsc = {
150262306a36Sopenharmony_ci	.gdscr = 0x9004,
150362306a36Sopenharmony_ci	.pd = {
150462306a36Sopenharmony_ci		.name = "ife_0_gdsc",
150562306a36Sopenharmony_ci	},
150662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
150762306a36Sopenharmony_ci	.parent = &titan_top_gdsc.pd,
150862306a36Sopenharmony_ci};
150962306a36Sopenharmony_ci
151062306a36Sopenharmony_cistatic struct gdsc ife_1_gdsc = {
151162306a36Sopenharmony_ci	.gdscr = 0xa004,
151262306a36Sopenharmony_ci	.pd = {
151362306a36Sopenharmony_ci		.name = "ife_1_gdsc",
151462306a36Sopenharmony_ci	},
151562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
151662306a36Sopenharmony_ci	.parent = &titan_top_gdsc.pd,
151762306a36Sopenharmony_ci};
151862306a36Sopenharmony_ci
151962306a36Sopenharmony_cistatic struct gdsc ipe_0_gdsc = {
152062306a36Sopenharmony_ci	.gdscr = 0x7004,
152162306a36Sopenharmony_ci	.pd = {
152262306a36Sopenharmony_ci		.name = "ipe_0_gdsc",
152362306a36Sopenharmony_ci	},
152462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
152562306a36Sopenharmony_ci	.flags = HW_CTRL,
152662306a36Sopenharmony_ci	.parent = &titan_top_gdsc.pd,
152762306a36Sopenharmony_ci};
152862306a36Sopenharmony_ci
152962306a36Sopenharmony_ci
153062306a36Sopenharmony_cistatic struct clk_hw *cam_cc_sc7180_hws[] = {
153162306a36Sopenharmony_ci	[CAM_CC_PLL2_OUT_EARLY] = &cam_cc_pll2_out_early.hw,
153262306a36Sopenharmony_ci};
153362306a36Sopenharmony_ci
153462306a36Sopenharmony_cistatic struct clk_regmap *cam_cc_sc7180_clocks[] = {
153562306a36Sopenharmony_ci	[CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
153662306a36Sopenharmony_ci	[CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr,
153762306a36Sopenharmony_ci	[CAM_CC_BPS_AXI_CLK] = &cam_cc_bps_axi_clk.clkr,
153862306a36Sopenharmony_ci	[CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
153962306a36Sopenharmony_ci	[CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
154062306a36Sopenharmony_ci	[CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
154162306a36Sopenharmony_ci	[CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
154262306a36Sopenharmony_ci	[CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
154362306a36Sopenharmony_ci	[CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
154462306a36Sopenharmony_ci	[CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
154562306a36Sopenharmony_ci	[CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
154662306a36Sopenharmony_ci	[CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
154762306a36Sopenharmony_ci	[CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
154862306a36Sopenharmony_ci	[CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
154962306a36Sopenharmony_ci	[CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
155062306a36Sopenharmony_ci	[CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
155162306a36Sopenharmony_ci	[CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
155262306a36Sopenharmony_ci	[CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
155362306a36Sopenharmony_ci	[CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
155462306a36Sopenharmony_ci	[CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
155562306a36Sopenharmony_ci	[CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
155662306a36Sopenharmony_ci	[CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
155762306a36Sopenharmony_ci	[CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
155862306a36Sopenharmony_ci	[CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
155962306a36Sopenharmony_ci	[CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
156062306a36Sopenharmony_ci	[CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
156162306a36Sopenharmony_ci	[CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
156262306a36Sopenharmony_ci	[CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
156362306a36Sopenharmony_ci	[CAM_CC_IFE_0_AXI_CLK] = &cam_cc_ife_0_axi_clk.clkr,
156462306a36Sopenharmony_ci	[CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
156562306a36Sopenharmony_ci	[CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
156662306a36Sopenharmony_ci	[CAM_CC_IFE_0_CPHY_RX_CLK] = &cam_cc_ife_0_cphy_rx_clk.clkr,
156762306a36Sopenharmony_ci	[CAM_CC_IFE_0_CSID_CLK] = &cam_cc_ife_0_csid_clk.clkr,
156862306a36Sopenharmony_ci	[CAM_CC_IFE_0_CSID_CLK_SRC] = &cam_cc_ife_0_csid_clk_src.clkr,
156962306a36Sopenharmony_ci	[CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
157062306a36Sopenharmony_ci	[CAM_CC_IFE_1_AXI_CLK] = &cam_cc_ife_1_axi_clk.clkr,
157162306a36Sopenharmony_ci	[CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
157262306a36Sopenharmony_ci	[CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
157362306a36Sopenharmony_ci	[CAM_CC_IFE_1_CPHY_RX_CLK] = &cam_cc_ife_1_cphy_rx_clk.clkr,
157462306a36Sopenharmony_ci	[CAM_CC_IFE_1_CSID_CLK] = &cam_cc_ife_1_csid_clk.clkr,
157562306a36Sopenharmony_ci	[CAM_CC_IFE_1_CSID_CLK_SRC] = &cam_cc_ife_1_csid_clk_src.clkr,
157662306a36Sopenharmony_ci	[CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
157762306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
157862306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
157962306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
158062306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
158162306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
158262306a36Sopenharmony_ci	[CAM_CC_IPE_0_AHB_CLK] = &cam_cc_ipe_0_ahb_clk.clkr,
158362306a36Sopenharmony_ci	[CAM_CC_IPE_0_AREG_CLK] = &cam_cc_ipe_0_areg_clk.clkr,
158462306a36Sopenharmony_ci	[CAM_CC_IPE_0_AXI_CLK] = &cam_cc_ipe_0_axi_clk.clkr,
158562306a36Sopenharmony_ci	[CAM_CC_IPE_0_CLK] = &cam_cc_ipe_0_clk.clkr,
158662306a36Sopenharmony_ci	[CAM_CC_IPE_0_CLK_SRC] = &cam_cc_ipe_0_clk_src.clkr,
158762306a36Sopenharmony_ci	[CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
158862306a36Sopenharmony_ci	[CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
158962306a36Sopenharmony_ci	[CAM_CC_LRME_CLK] = &cam_cc_lrme_clk.clkr,
159062306a36Sopenharmony_ci	[CAM_CC_LRME_CLK_SRC] = &cam_cc_lrme_clk_src.clkr,
159162306a36Sopenharmony_ci	[CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
159262306a36Sopenharmony_ci	[CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
159362306a36Sopenharmony_ci	[CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
159462306a36Sopenharmony_ci	[CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
159562306a36Sopenharmony_ci	[CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
159662306a36Sopenharmony_ci	[CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
159762306a36Sopenharmony_ci	[CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
159862306a36Sopenharmony_ci	[CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
159962306a36Sopenharmony_ci	[CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
160062306a36Sopenharmony_ci	[CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
160162306a36Sopenharmony_ci	[CAM_CC_PLL0] = &cam_cc_pll0.clkr,
160262306a36Sopenharmony_ci	[CAM_CC_PLL1] = &cam_cc_pll1.clkr,
160362306a36Sopenharmony_ci	[CAM_CC_PLL2] = &cam_cc_pll2.clkr,
160462306a36Sopenharmony_ci	[CAM_CC_PLL2_OUT_AUX] = &cam_cc_pll2_out_aux.clkr,
160562306a36Sopenharmony_ci	[CAM_CC_PLL3] = &cam_cc_pll3.clkr,
160662306a36Sopenharmony_ci	[CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
160762306a36Sopenharmony_ci	[CAM_CC_SOC_AHB_CLK] = &cam_cc_soc_ahb_clk.clkr,
160862306a36Sopenharmony_ci	[CAM_CC_SYS_TMR_CLK] = &cam_cc_sys_tmr_clk.clkr,
160962306a36Sopenharmony_ci};
161062306a36Sopenharmony_cistatic struct gdsc *cam_cc_sc7180_gdscs[] = {
161162306a36Sopenharmony_ci	[BPS_GDSC] = &bps_gdsc,
161262306a36Sopenharmony_ci	[IFE_0_GDSC] = &ife_0_gdsc,
161362306a36Sopenharmony_ci	[IFE_1_GDSC] = &ife_1_gdsc,
161462306a36Sopenharmony_ci	[IPE_0_GDSC] = &ipe_0_gdsc,
161562306a36Sopenharmony_ci	[TITAN_TOP_GDSC] = &titan_top_gdsc,
161662306a36Sopenharmony_ci};
161762306a36Sopenharmony_ci
161862306a36Sopenharmony_cistatic const struct regmap_config cam_cc_sc7180_regmap_config = {
161962306a36Sopenharmony_ci	.reg_bits = 32,
162062306a36Sopenharmony_ci	.reg_stride = 4,
162162306a36Sopenharmony_ci	.val_bits = 32,
162262306a36Sopenharmony_ci	.max_register = 0xd028,
162362306a36Sopenharmony_ci	.fast_io = true,
162462306a36Sopenharmony_ci};
162562306a36Sopenharmony_ci
162662306a36Sopenharmony_cistatic const struct qcom_cc_desc cam_cc_sc7180_desc = {
162762306a36Sopenharmony_ci	.config = &cam_cc_sc7180_regmap_config,
162862306a36Sopenharmony_ci	.clk_hws = cam_cc_sc7180_hws,
162962306a36Sopenharmony_ci	.num_clk_hws = ARRAY_SIZE(cam_cc_sc7180_hws),
163062306a36Sopenharmony_ci	.clks = cam_cc_sc7180_clocks,
163162306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(cam_cc_sc7180_clocks),
163262306a36Sopenharmony_ci	.gdscs = cam_cc_sc7180_gdscs,
163362306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(cam_cc_sc7180_gdscs),
163462306a36Sopenharmony_ci};
163562306a36Sopenharmony_ci
163662306a36Sopenharmony_cistatic const struct of_device_id cam_cc_sc7180_match_table[] = {
163762306a36Sopenharmony_ci	{ .compatible = "qcom,sc7180-camcc" },
163862306a36Sopenharmony_ci	{ }
163962306a36Sopenharmony_ci};
164062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, cam_cc_sc7180_match_table);
164162306a36Sopenharmony_ci
164262306a36Sopenharmony_cistatic int cam_cc_sc7180_probe(struct platform_device *pdev)
164362306a36Sopenharmony_ci{
164462306a36Sopenharmony_ci	struct regmap *regmap;
164562306a36Sopenharmony_ci	int ret;
164662306a36Sopenharmony_ci
164762306a36Sopenharmony_ci	ret = devm_pm_runtime_enable(&pdev->dev);
164862306a36Sopenharmony_ci	if (ret < 0)
164962306a36Sopenharmony_ci		return ret;
165062306a36Sopenharmony_ci
165162306a36Sopenharmony_ci	ret = devm_pm_clk_create(&pdev->dev);
165262306a36Sopenharmony_ci	if (ret < 0)
165362306a36Sopenharmony_ci		return ret;
165462306a36Sopenharmony_ci
165562306a36Sopenharmony_ci	ret = pm_clk_add(&pdev->dev, "xo");
165662306a36Sopenharmony_ci	if (ret < 0) {
165762306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to acquire XO clock\n");
165862306a36Sopenharmony_ci		return ret;
165962306a36Sopenharmony_ci	}
166062306a36Sopenharmony_ci
166162306a36Sopenharmony_ci	ret = pm_clk_add(&pdev->dev, "iface");
166262306a36Sopenharmony_ci	if (ret < 0) {
166362306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to acquire iface clock\n");
166462306a36Sopenharmony_ci		return ret;
166562306a36Sopenharmony_ci	}
166662306a36Sopenharmony_ci
166762306a36Sopenharmony_ci	ret = pm_runtime_resume_and_get(&pdev->dev);
166862306a36Sopenharmony_ci	if (ret)
166962306a36Sopenharmony_ci		return ret;
167062306a36Sopenharmony_ci
167162306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &cam_cc_sc7180_desc);
167262306a36Sopenharmony_ci	if (IS_ERR(regmap)) {
167362306a36Sopenharmony_ci		ret = PTR_ERR(regmap);
167462306a36Sopenharmony_ci		pm_runtime_put(&pdev->dev);
167562306a36Sopenharmony_ci		return ret;
167662306a36Sopenharmony_ci	}
167762306a36Sopenharmony_ci
167862306a36Sopenharmony_ci	clk_fabia_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
167962306a36Sopenharmony_ci	clk_fabia_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
168062306a36Sopenharmony_ci	clk_agera_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
168162306a36Sopenharmony_ci	clk_fabia_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
168262306a36Sopenharmony_ci
168362306a36Sopenharmony_ci	ret = qcom_cc_really_probe(pdev, &cam_cc_sc7180_desc, regmap);
168462306a36Sopenharmony_ci	pm_runtime_put(&pdev->dev);
168562306a36Sopenharmony_ci	if (ret < 0) {
168662306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to register CAM CC clocks\n");
168762306a36Sopenharmony_ci		return ret;
168862306a36Sopenharmony_ci	}
168962306a36Sopenharmony_ci
169062306a36Sopenharmony_ci	return 0;
169162306a36Sopenharmony_ci}
169262306a36Sopenharmony_ci
169362306a36Sopenharmony_cistatic const struct dev_pm_ops cam_cc_pm_ops = {
169462306a36Sopenharmony_ci	SET_RUNTIME_PM_OPS(pm_clk_suspend, pm_clk_resume, NULL)
169562306a36Sopenharmony_ci};
169662306a36Sopenharmony_ci
169762306a36Sopenharmony_cistatic struct platform_driver cam_cc_sc7180_driver = {
169862306a36Sopenharmony_ci	.probe = cam_cc_sc7180_probe,
169962306a36Sopenharmony_ci	.driver = {
170062306a36Sopenharmony_ci		.name = "cam_cc-sc7180",
170162306a36Sopenharmony_ci		.of_match_table = cam_cc_sc7180_match_table,
170262306a36Sopenharmony_ci		.pm = &cam_cc_pm_ops,
170362306a36Sopenharmony_ci	},
170462306a36Sopenharmony_ci};
170562306a36Sopenharmony_ci
170662306a36Sopenharmony_cistatic int __init cam_cc_sc7180_init(void)
170762306a36Sopenharmony_ci{
170862306a36Sopenharmony_ci	return platform_driver_register(&cam_cc_sc7180_driver);
170962306a36Sopenharmony_ci}
171062306a36Sopenharmony_cisubsys_initcall(cam_cc_sc7180_init);
171162306a36Sopenharmony_ci
171262306a36Sopenharmony_cistatic void __exit cam_cc_sc7180_exit(void)
171362306a36Sopenharmony_ci{
171462306a36Sopenharmony_ci	platform_driver_unregister(&cam_cc_sc7180_driver);
171562306a36Sopenharmony_ci}
171662306a36Sopenharmony_cimodule_exit(cam_cc_sc7180_exit);
171762306a36Sopenharmony_ci
171862306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI CAM_CC SC7180 Driver");
171962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
1720