162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Clk driver for NXP LPC18xx/LPC43xx Clock Control Unit (CCU)
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/clk.h>
962306a36Sopenharmony_ci#include <linux/clk-provider.h>
1062306a36Sopenharmony_ci#include <linux/io.h>
1162306a36Sopenharmony_ci#include <linux/kernel.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/of_address.h>
1462306a36Sopenharmony_ci#include <linux/slab.h>
1562306a36Sopenharmony_ci#include <linux/string.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include <dt-bindings/clock/lpc18xx-ccu.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci/* Bit defines for CCU branch configuration register */
2062306a36Sopenharmony_ci#define LPC18XX_CCU_RUN		BIT(0)
2162306a36Sopenharmony_ci#define LPC18XX_CCU_AUTO	BIT(1)
2262306a36Sopenharmony_ci#define LPC18XX_CCU_DIV		BIT(5)
2362306a36Sopenharmony_ci#define LPC18XX_CCU_DIVSTAT	BIT(27)
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci/* CCU branch feature bits */
2662306a36Sopenharmony_ci#define CCU_BRANCH_IS_BUS	BIT(0)
2762306a36Sopenharmony_ci#define CCU_BRANCH_HAVE_DIV2	BIT(1)
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_cistruct lpc18xx_branch_clk_data {
3062306a36Sopenharmony_ci	const char **name;
3162306a36Sopenharmony_ci	int num;
3262306a36Sopenharmony_ci};
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistruct lpc18xx_clk_branch {
3562306a36Sopenharmony_ci	const char *base_name;
3662306a36Sopenharmony_ci	const char *name;
3762306a36Sopenharmony_ci	u16 offset;
3862306a36Sopenharmony_ci	u16 flags;
3962306a36Sopenharmony_ci	struct clk *clk;
4062306a36Sopenharmony_ci	struct clk_gate gate;
4162306a36Sopenharmony_ci};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic struct lpc18xx_clk_branch clk_branches[] = {
4462306a36Sopenharmony_ci	{"base_apb3_clk", "apb3_bus",		CLK_APB3_BUS,		CCU_BRANCH_IS_BUS},
4562306a36Sopenharmony_ci	{"base_apb3_clk", "apb3_i2c1",		CLK_APB3_I2C1,		0},
4662306a36Sopenharmony_ci	{"base_apb3_clk", "apb3_dac",		CLK_APB3_DAC,		0},
4762306a36Sopenharmony_ci	{"base_apb3_clk", "apb3_adc0",		CLK_APB3_ADC0,		0},
4862306a36Sopenharmony_ci	{"base_apb3_clk", "apb3_adc1",		CLK_APB3_ADC1,		0},
4962306a36Sopenharmony_ci	{"base_apb3_clk", "apb3_can0",		CLK_APB3_CAN0,		0},
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci	{"base_apb1_clk", "apb1_bus",		CLK_APB1_BUS,		CCU_BRANCH_IS_BUS},
5262306a36Sopenharmony_ci	{"base_apb1_clk", "apb1_mc_pwm",	CLK_APB1_MOTOCON_PWM,	0},
5362306a36Sopenharmony_ci	{"base_apb1_clk", "apb1_i2c0",		CLK_APB1_I2C0,		0},
5462306a36Sopenharmony_ci	{"base_apb1_clk", "apb1_i2s",		CLK_APB1_I2S,		0},
5562306a36Sopenharmony_ci	{"base_apb1_clk", "apb1_can1",		CLK_APB1_CAN1,		0},
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	{"base_spifi_clk", "spifi",		CLK_SPIFI,		0},
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_bus",		CLK_CPU_BUS,		CCU_BRANCH_IS_BUS},
6062306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_spifi",		CLK_CPU_SPIFI,		0},
6162306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_gpio",		CLK_CPU_GPIO,		0},
6262306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_lcd",		CLK_CPU_LCD,		0},
6362306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_ethernet",	CLK_CPU_ETHERNET,	0},
6462306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_usb0",		CLK_CPU_USB0,		0},
6562306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_emc",		CLK_CPU_EMC,		0},
6662306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_sdio",		CLK_CPU_SDIO,		0},
6762306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_dma",		CLK_CPU_DMA,		0},
6862306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_core",		CLK_CPU_CORE,		0},
6962306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_sct",		CLK_CPU_SCT,		0},
7062306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_usb1",		CLK_CPU_USB1,		0},
7162306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_emcdiv",		CLK_CPU_EMCDIV,		CCU_BRANCH_HAVE_DIV2},
7262306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_flasha",		CLK_CPU_FLASHA,		CCU_BRANCH_HAVE_DIV2},
7362306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_flashb",		CLK_CPU_FLASHB,		CCU_BRANCH_HAVE_DIV2},
7462306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_m0app",		CLK_CPU_M0APP,		CCU_BRANCH_HAVE_DIV2},
7562306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_adchs",		CLK_CPU_ADCHS,		CCU_BRANCH_HAVE_DIV2},
7662306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_eeprom",		CLK_CPU_EEPROM,		CCU_BRANCH_HAVE_DIV2},
7762306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_wwdt",		CLK_CPU_WWDT,		0},
7862306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_uart0",		CLK_CPU_UART0,		0},
7962306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_uart1",		CLK_CPU_UART1,		0},
8062306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_ssp0",		CLK_CPU_SSP0,		0},
8162306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_timer0",		CLK_CPU_TIMER0,		0},
8262306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_timer1",		CLK_CPU_TIMER1,		0},
8362306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_scu",		CLK_CPU_SCU,		0},
8462306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_creg",		CLK_CPU_CREG,		0},
8562306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_ritimer",		CLK_CPU_RITIMER,	0},
8662306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_uart2",		CLK_CPU_UART2,		0},
8762306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_uart3",		CLK_CPU_UART3,		0},
8862306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_timer2",		CLK_CPU_TIMER2,		0},
8962306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_timer3",		CLK_CPU_TIMER3,		0},
9062306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_ssp1",		CLK_CPU_SSP1,		0},
9162306a36Sopenharmony_ci	{"base_cpu_clk", "cpu_qei",		CLK_CPU_QEI,		0},
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	{"base_periph_clk", "periph_bus",	CLK_PERIPH_BUS,		CCU_BRANCH_IS_BUS},
9462306a36Sopenharmony_ci	{"base_periph_clk", "periph_core",	CLK_PERIPH_CORE,	0},
9562306a36Sopenharmony_ci	{"base_periph_clk", "periph_sgpio",	CLK_PERIPH_SGPIO,	0},
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	{"base_usb0_clk",  "usb0",		CLK_USB0,		0},
9862306a36Sopenharmony_ci	{"base_usb1_clk",  "usb1",		CLK_USB1,		0},
9962306a36Sopenharmony_ci	{"base_spi_clk",   "spi",		CLK_SPI,		0},
10062306a36Sopenharmony_ci	{"base_adchs_clk", "adchs",		CLK_ADCHS,		0},
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	{"base_audio_clk", "audio",		CLK_AUDIO,		0},
10362306a36Sopenharmony_ci	{"base_uart3_clk", "apb2_uart3",	CLK_APB2_UART3,		0},
10462306a36Sopenharmony_ci	{"base_uart2_clk", "apb2_uart2",	CLK_APB2_UART2,		0},
10562306a36Sopenharmony_ci	{"base_uart1_clk", "apb0_uart1",	CLK_APB0_UART1,		0},
10662306a36Sopenharmony_ci	{"base_uart0_clk", "apb0_uart0",	CLK_APB0_UART0,		0},
10762306a36Sopenharmony_ci	{"base_ssp1_clk",  "apb2_ssp1",		CLK_APB2_SSP1,		0},
10862306a36Sopenharmony_ci	{"base_ssp0_clk",  "apb0_ssp0",		CLK_APB0_SSP0,		0},
10962306a36Sopenharmony_ci	{"base_sdio_clk",  "sdio",		CLK_SDIO,		0},
11062306a36Sopenharmony_ci};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic struct clk *lpc18xx_ccu_branch_clk_get(struct of_phandle_args *clkspec,
11362306a36Sopenharmony_ci					      void *data)
11462306a36Sopenharmony_ci{
11562306a36Sopenharmony_ci	struct lpc18xx_branch_clk_data *clk_data = data;
11662306a36Sopenharmony_ci	unsigned int offset = clkspec->args[0];
11762306a36Sopenharmony_ci	int i, j;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(clk_branches); i++) {
12062306a36Sopenharmony_ci		if (clk_branches[i].offset != offset)
12162306a36Sopenharmony_ci			continue;
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci		for (j = 0; j < clk_data->num; j++) {
12462306a36Sopenharmony_ci			if (!strcmp(clk_branches[i].base_name, clk_data->name[j]))
12562306a36Sopenharmony_ci				return clk_branches[i].clk;
12662306a36Sopenharmony_ci		}
12762306a36Sopenharmony_ci	}
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	pr_err("%s: invalid clock offset %d\n", __func__, offset);
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	return ERR_PTR(-EINVAL);
13262306a36Sopenharmony_ci}
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic int lpc18xx_ccu_gate_endisable(struct clk_hw *hw, bool enable)
13562306a36Sopenharmony_ci{
13662306a36Sopenharmony_ci	struct clk_gate *gate = to_clk_gate(hw);
13762306a36Sopenharmony_ci	u32 val;
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	/*
14062306a36Sopenharmony_ci	 * Divider field is write only, so divider stat field must
14162306a36Sopenharmony_ci	 * be read so divider field can be set accordingly.
14262306a36Sopenharmony_ci	 */
14362306a36Sopenharmony_ci	val = readl(gate->reg);
14462306a36Sopenharmony_ci	if (val & LPC18XX_CCU_DIVSTAT)
14562306a36Sopenharmony_ci		val |= LPC18XX_CCU_DIV;
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	if (enable) {
14862306a36Sopenharmony_ci		val |= LPC18XX_CCU_RUN;
14962306a36Sopenharmony_ci	} else {
15062306a36Sopenharmony_ci		/*
15162306a36Sopenharmony_ci		 * To safely disable a branch clock a squence of two separate
15262306a36Sopenharmony_ci		 * writes must be used. First write should set the AUTO bit
15362306a36Sopenharmony_ci		 * and the next write should clear the RUN bit.
15462306a36Sopenharmony_ci		 */
15562306a36Sopenharmony_ci		val |= LPC18XX_CCU_AUTO;
15662306a36Sopenharmony_ci		writel(val, gate->reg);
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci		val &= ~LPC18XX_CCU_RUN;
15962306a36Sopenharmony_ci	}
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	writel(val, gate->reg);
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	return 0;
16462306a36Sopenharmony_ci}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic int lpc18xx_ccu_gate_enable(struct clk_hw *hw)
16762306a36Sopenharmony_ci{
16862306a36Sopenharmony_ci	return lpc18xx_ccu_gate_endisable(hw, true);
16962306a36Sopenharmony_ci}
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_cistatic void lpc18xx_ccu_gate_disable(struct clk_hw *hw)
17262306a36Sopenharmony_ci{
17362306a36Sopenharmony_ci	lpc18xx_ccu_gate_endisable(hw, false);
17462306a36Sopenharmony_ci}
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic int lpc18xx_ccu_gate_is_enabled(struct clk_hw *hw)
17762306a36Sopenharmony_ci{
17862306a36Sopenharmony_ci	const struct clk_hw *parent;
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	/*
18162306a36Sopenharmony_ci	 * The branch clock registers are only accessible
18262306a36Sopenharmony_ci	 * if the base (parent) clock is enabled. Register
18362306a36Sopenharmony_ci	 * access with a disabled base clock will hang the
18462306a36Sopenharmony_ci	 * system.
18562306a36Sopenharmony_ci	 */
18662306a36Sopenharmony_ci	parent = clk_hw_get_parent(hw);
18762306a36Sopenharmony_ci	if (!parent)
18862306a36Sopenharmony_ci		return 0;
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	if (!clk_hw_is_enabled(parent))
19162306a36Sopenharmony_ci		return 0;
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	return clk_gate_ops.is_enabled(hw);
19462306a36Sopenharmony_ci}
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic const struct clk_ops lpc18xx_ccu_gate_ops = {
19762306a36Sopenharmony_ci	.enable		= lpc18xx_ccu_gate_enable,
19862306a36Sopenharmony_ci	.disable	= lpc18xx_ccu_gate_disable,
19962306a36Sopenharmony_ci	.is_enabled	= lpc18xx_ccu_gate_is_enabled,
20062306a36Sopenharmony_ci};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic void lpc18xx_ccu_register_branch_gate_div(struct lpc18xx_clk_branch *branch,
20362306a36Sopenharmony_ci						 void __iomem *reg_base,
20462306a36Sopenharmony_ci						 const char *parent)
20562306a36Sopenharmony_ci{
20662306a36Sopenharmony_ci	const struct clk_ops *div_ops = NULL;
20762306a36Sopenharmony_ci	struct clk_divider *div = NULL;
20862306a36Sopenharmony_ci	struct clk_hw *div_hw = NULL;
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	if (branch->flags & CCU_BRANCH_HAVE_DIV2) {
21162306a36Sopenharmony_ci		div = kzalloc(sizeof(*div), GFP_KERNEL);
21262306a36Sopenharmony_ci		if (!div)
21362306a36Sopenharmony_ci			return;
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci		div->reg = branch->offset + reg_base;
21662306a36Sopenharmony_ci		div->flags = CLK_DIVIDER_READ_ONLY;
21762306a36Sopenharmony_ci		div->shift = 27;
21862306a36Sopenharmony_ci		div->width = 1;
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci		div_hw = &div->hw;
22162306a36Sopenharmony_ci		div_ops = &clk_divider_ro_ops;
22262306a36Sopenharmony_ci	}
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	branch->gate.reg = branch->offset + reg_base;
22562306a36Sopenharmony_ci	branch->gate.bit_idx = 0;
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	branch->clk = clk_register_composite(NULL, branch->name, &parent, 1,
22862306a36Sopenharmony_ci					     NULL, NULL,
22962306a36Sopenharmony_ci					     div_hw, div_ops,
23062306a36Sopenharmony_ci					     &branch->gate.hw, &lpc18xx_ccu_gate_ops, 0);
23162306a36Sopenharmony_ci	if (IS_ERR(branch->clk)) {
23262306a36Sopenharmony_ci		kfree(div);
23362306a36Sopenharmony_ci		pr_warn("%s: failed to register %s\n", __func__, branch->name);
23462306a36Sopenharmony_ci		return;
23562306a36Sopenharmony_ci	}
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	/* Grab essential branch clocks for CPU and SDRAM */
23862306a36Sopenharmony_ci	switch (branch->offset) {
23962306a36Sopenharmony_ci	case CLK_CPU_EMC:
24062306a36Sopenharmony_ci	case CLK_CPU_CORE:
24162306a36Sopenharmony_ci	case CLK_CPU_CREG:
24262306a36Sopenharmony_ci	case CLK_CPU_EMCDIV:
24362306a36Sopenharmony_ci		clk_prepare_enable(branch->clk);
24462306a36Sopenharmony_ci	}
24562306a36Sopenharmony_ci}
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cistatic void lpc18xx_ccu_register_branch_clks(void __iomem *reg_base,
24862306a36Sopenharmony_ci					     const char *base_name)
24962306a36Sopenharmony_ci{
25062306a36Sopenharmony_ci	const char *parent = base_name;
25162306a36Sopenharmony_ci	int i;
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(clk_branches); i++) {
25462306a36Sopenharmony_ci		if (strcmp(clk_branches[i].base_name, base_name))
25562306a36Sopenharmony_ci			continue;
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci		lpc18xx_ccu_register_branch_gate_div(&clk_branches[i], reg_base,
25862306a36Sopenharmony_ci						     parent);
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci		if (clk_branches[i].flags & CCU_BRANCH_IS_BUS)
26162306a36Sopenharmony_ci			parent = clk_branches[i].name;
26262306a36Sopenharmony_ci	}
26362306a36Sopenharmony_ci}
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_cistatic void __init lpc18xx_ccu_init(struct device_node *np)
26662306a36Sopenharmony_ci{
26762306a36Sopenharmony_ci	struct lpc18xx_branch_clk_data *clk_data;
26862306a36Sopenharmony_ci	void __iomem *reg_base;
26962306a36Sopenharmony_ci	int i, ret;
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	reg_base = of_iomap(np, 0);
27262306a36Sopenharmony_ci	if (!reg_base) {
27362306a36Sopenharmony_ci		pr_warn("%s: failed to map address range\n", __func__);
27462306a36Sopenharmony_ci		return;
27562306a36Sopenharmony_ci	}
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL);
27862306a36Sopenharmony_ci	if (!clk_data) {
27962306a36Sopenharmony_ci		iounmap(reg_base);
28062306a36Sopenharmony_ci		return;
28162306a36Sopenharmony_ci	}
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	clk_data->num = of_property_count_strings(np, "clock-names");
28462306a36Sopenharmony_ci	clk_data->name = kcalloc(clk_data->num, sizeof(char *), GFP_KERNEL);
28562306a36Sopenharmony_ci	if (!clk_data->name) {
28662306a36Sopenharmony_ci		iounmap(reg_base);
28762306a36Sopenharmony_ci		kfree(clk_data);
28862306a36Sopenharmony_ci		return;
28962306a36Sopenharmony_ci	}
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	for (i = 0; i < clk_data->num; i++) {
29262306a36Sopenharmony_ci		ret = of_property_read_string_index(np, "clock-names", i,
29362306a36Sopenharmony_ci						    &clk_data->name[i]);
29462306a36Sopenharmony_ci		if (ret) {
29562306a36Sopenharmony_ci			pr_warn("%s: failed to get clock name at idx %d\n",
29662306a36Sopenharmony_ci				__func__, i);
29762306a36Sopenharmony_ci			continue;
29862306a36Sopenharmony_ci		}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci		lpc18xx_ccu_register_branch_clks(reg_base, clk_data->name[i]);
30162306a36Sopenharmony_ci	}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	of_clk_add_provider(np, lpc18xx_ccu_branch_clk_get, clk_data);
30462306a36Sopenharmony_ci}
30562306a36Sopenharmony_ciCLK_OF_DECLARE(lpc18xx_ccu, "nxp,lpc1850-ccu", lpc18xx_ccu_init);
306