xref: /kernel/linux/linux-6.6/drivers/clk/mxs/clk-pll.c (revision 62306a36)
162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2012 Freescale Semiconductor, Inc.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/delay.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/io.h>
1062306a36Sopenharmony_ci#include <linux/slab.h>
1162306a36Sopenharmony_ci#include "clk.h"
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci/**
1462306a36Sopenharmony_ci * struct clk_pll - mxs pll clock
1562306a36Sopenharmony_ci * @hw: clk_hw for the pll
1662306a36Sopenharmony_ci * @base: base address of the pll
1762306a36Sopenharmony_ci * @power: the shift of power bit
1862306a36Sopenharmony_ci * @rate: the clock rate of the pll
1962306a36Sopenharmony_ci *
2062306a36Sopenharmony_ci * The mxs pll is a fixed rate clock with power and gate control,
2162306a36Sopenharmony_ci * and the shift of gate bit is always 31.
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_cistruct clk_pll {
2462306a36Sopenharmony_ci	struct clk_hw hw;
2562306a36Sopenharmony_ci	void __iomem *base;
2662306a36Sopenharmony_ci	u8 power;
2762306a36Sopenharmony_ci	unsigned long rate;
2862306a36Sopenharmony_ci};
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#define to_clk_pll(_hw) container_of(_hw, struct clk_pll, hw)
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic int clk_pll_prepare(struct clk_hw *hw)
3362306a36Sopenharmony_ci{
3462306a36Sopenharmony_ci	struct clk_pll *pll = to_clk_pll(hw);
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci	writel_relaxed(1 << pll->power, pll->base + SET);
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	udelay(10);
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci	return 0;
4162306a36Sopenharmony_ci}
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic void clk_pll_unprepare(struct clk_hw *hw)
4462306a36Sopenharmony_ci{
4562306a36Sopenharmony_ci	struct clk_pll *pll = to_clk_pll(hw);
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	writel_relaxed(1 << pll->power, pll->base + CLR);
4862306a36Sopenharmony_ci}
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistatic int clk_pll_enable(struct clk_hw *hw)
5162306a36Sopenharmony_ci{
5262306a36Sopenharmony_ci	struct clk_pll *pll = to_clk_pll(hw);
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	writel_relaxed(1 << 31, pll->base + CLR);
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	return 0;
5762306a36Sopenharmony_ci}
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistatic void clk_pll_disable(struct clk_hw *hw)
6062306a36Sopenharmony_ci{
6162306a36Sopenharmony_ci	struct clk_pll *pll = to_clk_pll(hw);
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	writel_relaxed(1 << 31, pll->base + SET);
6462306a36Sopenharmony_ci}
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
6762306a36Sopenharmony_ci					 unsigned long parent_rate)
6862306a36Sopenharmony_ci{
6962306a36Sopenharmony_ci	struct clk_pll *pll = to_clk_pll(hw);
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci	return pll->rate;
7262306a36Sopenharmony_ci}
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic const struct clk_ops clk_pll_ops = {
7562306a36Sopenharmony_ci	.prepare = clk_pll_prepare,
7662306a36Sopenharmony_ci	.unprepare = clk_pll_unprepare,
7762306a36Sopenharmony_ci	.enable = clk_pll_enable,
7862306a36Sopenharmony_ci	.disable = clk_pll_disable,
7962306a36Sopenharmony_ci	.recalc_rate = clk_pll_recalc_rate,
8062306a36Sopenharmony_ci};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistruct clk *mxs_clk_pll(const char *name, const char *parent_name,
8362306a36Sopenharmony_ci			void __iomem *base, u8 power, unsigned long rate)
8462306a36Sopenharmony_ci{
8562306a36Sopenharmony_ci	struct clk_pll *pll;
8662306a36Sopenharmony_ci	struct clk *clk;
8762306a36Sopenharmony_ci	struct clk_init_data init;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	pll = kzalloc(sizeof(*pll), GFP_KERNEL);
9062306a36Sopenharmony_ci	if (!pll)
9162306a36Sopenharmony_ci		return ERR_PTR(-ENOMEM);
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	init.name = name;
9462306a36Sopenharmony_ci	init.ops = &clk_pll_ops;
9562306a36Sopenharmony_ci	init.flags = 0;
9662306a36Sopenharmony_ci	init.parent_names = (parent_name ? &parent_name: NULL);
9762306a36Sopenharmony_ci	init.num_parents = (parent_name ? 1 : 0);
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	pll->base = base;
10062306a36Sopenharmony_ci	pll->rate = rate;
10162306a36Sopenharmony_ci	pll->power = power;
10262306a36Sopenharmony_ci	pll->hw.init = &init;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	clk = clk_register(NULL, &pll->hw);
10562306a36Sopenharmony_ci	if (IS_ERR(clk))
10662306a36Sopenharmony_ci		kfree(pll);
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	return clk;
10962306a36Sopenharmony_ci}
110