162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2012 Freescale Semiconductor, Inc. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/err.h> 862306a36Sopenharmony_ci#include <linux/slab.h> 962306a36Sopenharmony_ci#include "clk.h" 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci/** 1262306a36Sopenharmony_ci * struct clk_div - mxs integer divider clock 1362306a36Sopenharmony_ci * @divider: the parent class 1462306a36Sopenharmony_ci * @ops: pointer to clk_ops of parent class 1562306a36Sopenharmony_ci * @reg: register address 1662306a36Sopenharmony_ci * @busy: busy bit shift 1762306a36Sopenharmony_ci * 1862306a36Sopenharmony_ci * The mxs divider clock is a subclass of basic clk_divider with an 1962306a36Sopenharmony_ci * addtional busy bit. 2062306a36Sopenharmony_ci */ 2162306a36Sopenharmony_cistruct clk_div { 2262306a36Sopenharmony_ci struct clk_divider divider; 2362306a36Sopenharmony_ci const struct clk_ops *ops; 2462306a36Sopenharmony_ci void __iomem *reg; 2562306a36Sopenharmony_ci u8 busy; 2662306a36Sopenharmony_ci}; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic inline struct clk_div *to_clk_div(struct clk_hw *hw) 2962306a36Sopenharmony_ci{ 3062306a36Sopenharmony_ci struct clk_divider *divider = to_clk_divider(hw); 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci return container_of(divider, struct clk_div, divider); 3362306a36Sopenharmony_ci} 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistatic unsigned long clk_div_recalc_rate(struct clk_hw *hw, 3662306a36Sopenharmony_ci unsigned long parent_rate) 3762306a36Sopenharmony_ci{ 3862306a36Sopenharmony_ci struct clk_div *div = to_clk_div(hw); 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci return div->ops->recalc_rate(&div->divider.hw, parent_rate); 4162306a36Sopenharmony_ci} 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistatic long clk_div_round_rate(struct clk_hw *hw, unsigned long rate, 4462306a36Sopenharmony_ci unsigned long *prate) 4562306a36Sopenharmony_ci{ 4662306a36Sopenharmony_ci struct clk_div *div = to_clk_div(hw); 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci return div->ops->round_rate(&div->divider.hw, rate, prate); 4962306a36Sopenharmony_ci} 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistatic int clk_div_set_rate(struct clk_hw *hw, unsigned long rate, 5262306a36Sopenharmony_ci unsigned long parent_rate) 5362306a36Sopenharmony_ci{ 5462306a36Sopenharmony_ci struct clk_div *div = to_clk_div(hw); 5562306a36Sopenharmony_ci int ret; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci ret = div->ops->set_rate(&div->divider.hw, rate, parent_rate); 5862306a36Sopenharmony_ci if (!ret) 5962306a36Sopenharmony_ci ret = mxs_clk_wait(div->reg, div->busy); 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci return ret; 6262306a36Sopenharmony_ci} 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistatic const struct clk_ops clk_div_ops = { 6562306a36Sopenharmony_ci .recalc_rate = clk_div_recalc_rate, 6662306a36Sopenharmony_ci .round_rate = clk_div_round_rate, 6762306a36Sopenharmony_ci .set_rate = clk_div_set_rate, 6862306a36Sopenharmony_ci}; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_cistruct clk *mxs_clk_div(const char *name, const char *parent_name, 7162306a36Sopenharmony_ci void __iomem *reg, u8 shift, u8 width, u8 busy) 7262306a36Sopenharmony_ci{ 7362306a36Sopenharmony_ci struct clk_div *div; 7462306a36Sopenharmony_ci struct clk *clk; 7562306a36Sopenharmony_ci struct clk_init_data init; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci div = kzalloc(sizeof(*div), GFP_KERNEL); 7862306a36Sopenharmony_ci if (!div) 7962306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci init.name = name; 8262306a36Sopenharmony_ci init.ops = &clk_div_ops; 8362306a36Sopenharmony_ci init.flags = CLK_SET_RATE_PARENT; 8462306a36Sopenharmony_ci init.parent_names = (parent_name ? &parent_name: NULL); 8562306a36Sopenharmony_ci init.num_parents = (parent_name ? 1 : 0); 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci div->reg = reg; 8862306a36Sopenharmony_ci div->busy = busy; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci div->divider.reg = reg; 9162306a36Sopenharmony_ci div->divider.shift = shift; 9262306a36Sopenharmony_ci div->divider.width = width; 9362306a36Sopenharmony_ci div->divider.flags = CLK_DIVIDER_ONE_BASED; 9462306a36Sopenharmony_ci div->divider.lock = &mxs_lock; 9562306a36Sopenharmony_ci div->divider.hw.init = &init; 9662306a36Sopenharmony_ci div->ops = &clk_divider_ops; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci clk = clk_register(NULL, &div->divider.hw); 9962306a36Sopenharmony_ci if (IS_ERR(clk)) 10062306a36Sopenharmony_ci kfree(div); 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci return clk; 10362306a36Sopenharmony_ci} 104