162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Marvell Armada CP110 System Controller 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2016 Marvell 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> 862306a36Sopenharmony_ci * 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci/* 1262306a36Sopenharmony_ci * CP110 has 6 core clocks: 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * - PLL0 (1 Ghz) 1562306a36Sopenharmony_ci * - PPv2 core (1/3 PLL0) 1662306a36Sopenharmony_ci * - x2 Core (1/2 PLL0) 1762306a36Sopenharmony_ci * - Core (1/2 x2 Core) 1862306a36Sopenharmony_ci * - SDIO (2/5 PLL0) 1962306a36Sopenharmony_ci * 2062306a36Sopenharmony_ci * - NAND clock, which is either: 2162306a36Sopenharmony_ci * - Equal to SDIO clock 2262306a36Sopenharmony_ci * - 2/5 PLL0 2362306a36Sopenharmony_ci * 2462306a36Sopenharmony_ci * CP110 has 32 gateable clocks, for the various peripherals in the IP. 2562306a36Sopenharmony_ci */ 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define pr_fmt(fmt) "cp110-system-controller: " fmt 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#include "armada_ap_cp_helper.h" 3062306a36Sopenharmony_ci#include <linux/clk-provider.h> 3162306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 3262306a36Sopenharmony_ci#include <linux/init.h> 3362306a36Sopenharmony_ci#include <linux/of.h> 3462306a36Sopenharmony_ci#include <linux/platform_device.h> 3562306a36Sopenharmony_ci#include <linux/regmap.h> 3662306a36Sopenharmony_ci#include <linux/slab.h> 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define CP110_PM_CLOCK_GATING_REG 0x220 3962306a36Sopenharmony_ci#define CP110_NAND_FLASH_CLK_CTRL_REG 0x700 4062306a36Sopenharmony_ci#define NF_CLOCK_SEL_400_MASK BIT(0) 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cienum { 4362306a36Sopenharmony_ci CP110_CLK_TYPE_CORE, 4462306a36Sopenharmony_ci CP110_CLK_TYPE_GATABLE, 4562306a36Sopenharmony_ci}; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci#define CP110_MAX_CORE_CLOCKS 6 4862306a36Sopenharmony_ci#define CP110_MAX_GATABLE_CLOCKS 32 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci#define CP110_CLK_NUM \ 5162306a36Sopenharmony_ci (CP110_MAX_CORE_CLOCKS + CP110_MAX_GATABLE_CLOCKS) 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci#define CP110_CORE_PLL0 0 5462306a36Sopenharmony_ci#define CP110_CORE_PPV2 1 5562306a36Sopenharmony_ci#define CP110_CORE_X2CORE 2 5662306a36Sopenharmony_ci#define CP110_CORE_CORE 3 5762306a36Sopenharmony_ci#define CP110_CORE_NAND 4 5862306a36Sopenharmony_ci#define CP110_CORE_SDIO 5 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci/* A number of gateable clocks need special handling */ 6162306a36Sopenharmony_ci#define CP110_GATE_AUDIO 0 6262306a36Sopenharmony_ci#define CP110_GATE_COMM_UNIT 1 6362306a36Sopenharmony_ci#define CP110_GATE_NAND 2 6462306a36Sopenharmony_ci#define CP110_GATE_PPV2 3 6562306a36Sopenharmony_ci#define CP110_GATE_SDIO 4 6662306a36Sopenharmony_ci#define CP110_GATE_MG 5 6762306a36Sopenharmony_ci#define CP110_GATE_MG_CORE 6 6862306a36Sopenharmony_ci#define CP110_GATE_XOR1 7 6962306a36Sopenharmony_ci#define CP110_GATE_XOR0 8 7062306a36Sopenharmony_ci#define CP110_GATE_GOP_DP 9 7162306a36Sopenharmony_ci#define CP110_GATE_PCIE_X1_0 11 7262306a36Sopenharmony_ci#define CP110_GATE_PCIE_X1_1 12 7362306a36Sopenharmony_ci#define CP110_GATE_PCIE_X4 13 7462306a36Sopenharmony_ci#define CP110_GATE_PCIE_XOR 14 7562306a36Sopenharmony_ci#define CP110_GATE_SATA 15 7662306a36Sopenharmony_ci#define CP110_GATE_SATA_USB 16 7762306a36Sopenharmony_ci#define CP110_GATE_MAIN 17 7862306a36Sopenharmony_ci#define CP110_GATE_SDMMC_GOP 18 7962306a36Sopenharmony_ci#define CP110_GATE_SLOW_IO 21 8062306a36Sopenharmony_ci#define CP110_GATE_USB3H0 22 8162306a36Sopenharmony_ci#define CP110_GATE_USB3H1 23 8262306a36Sopenharmony_ci#define CP110_GATE_USB3DEV 24 8362306a36Sopenharmony_ci#define CP110_GATE_EIP150 25 8462306a36Sopenharmony_ci#define CP110_GATE_EIP197 26 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic const char * const gate_base_names[] = { 8762306a36Sopenharmony_ci [CP110_GATE_AUDIO] = "audio", 8862306a36Sopenharmony_ci [CP110_GATE_COMM_UNIT] = "communit", 8962306a36Sopenharmony_ci [CP110_GATE_NAND] = "nand", 9062306a36Sopenharmony_ci [CP110_GATE_PPV2] = "ppv2", 9162306a36Sopenharmony_ci [CP110_GATE_SDIO] = "sdio", 9262306a36Sopenharmony_ci [CP110_GATE_MG] = "mg-domain", 9362306a36Sopenharmony_ci [CP110_GATE_MG_CORE] = "mg-core", 9462306a36Sopenharmony_ci [CP110_GATE_XOR1] = "xor1", 9562306a36Sopenharmony_ci [CP110_GATE_XOR0] = "xor0", 9662306a36Sopenharmony_ci [CP110_GATE_GOP_DP] = "gop-dp", 9762306a36Sopenharmony_ci [CP110_GATE_PCIE_X1_0] = "pcie_x10", 9862306a36Sopenharmony_ci [CP110_GATE_PCIE_X1_1] = "pcie_x11", 9962306a36Sopenharmony_ci [CP110_GATE_PCIE_X4] = "pcie_x4", 10062306a36Sopenharmony_ci [CP110_GATE_PCIE_XOR] = "pcie-xor", 10162306a36Sopenharmony_ci [CP110_GATE_SATA] = "sata", 10262306a36Sopenharmony_ci [CP110_GATE_SATA_USB] = "sata-usb", 10362306a36Sopenharmony_ci [CP110_GATE_MAIN] = "main", 10462306a36Sopenharmony_ci [CP110_GATE_SDMMC_GOP] = "sd-mmc-gop", 10562306a36Sopenharmony_ci [CP110_GATE_SLOW_IO] = "slow-io", 10662306a36Sopenharmony_ci [CP110_GATE_USB3H0] = "usb3h0", 10762306a36Sopenharmony_ci [CP110_GATE_USB3H1] = "usb3h1", 10862306a36Sopenharmony_ci [CP110_GATE_USB3DEV] = "usb3dev", 10962306a36Sopenharmony_ci [CP110_GATE_EIP150] = "eip150", 11062306a36Sopenharmony_ci [CP110_GATE_EIP197] = "eip197" 11162306a36Sopenharmony_ci}; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistruct cp110_gate_clk { 11462306a36Sopenharmony_ci struct clk_hw hw; 11562306a36Sopenharmony_ci struct regmap *regmap; 11662306a36Sopenharmony_ci u8 bit_idx; 11762306a36Sopenharmony_ci}; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci#define to_cp110_gate_clk(hw) container_of(hw, struct cp110_gate_clk, hw) 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic int cp110_gate_enable(struct clk_hw *hw) 12262306a36Sopenharmony_ci{ 12362306a36Sopenharmony_ci struct cp110_gate_clk *gate = to_cp110_gate_clk(hw); 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci regmap_update_bits(gate->regmap, CP110_PM_CLOCK_GATING_REG, 12662306a36Sopenharmony_ci BIT(gate->bit_idx), BIT(gate->bit_idx)); 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci return 0; 12962306a36Sopenharmony_ci} 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic void cp110_gate_disable(struct clk_hw *hw) 13262306a36Sopenharmony_ci{ 13362306a36Sopenharmony_ci struct cp110_gate_clk *gate = to_cp110_gate_clk(hw); 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci regmap_update_bits(gate->regmap, CP110_PM_CLOCK_GATING_REG, 13662306a36Sopenharmony_ci BIT(gate->bit_idx), 0); 13762306a36Sopenharmony_ci} 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic int cp110_gate_is_enabled(struct clk_hw *hw) 14062306a36Sopenharmony_ci{ 14162306a36Sopenharmony_ci struct cp110_gate_clk *gate = to_cp110_gate_clk(hw); 14262306a36Sopenharmony_ci u32 val; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci regmap_read(gate->regmap, CP110_PM_CLOCK_GATING_REG, &val); 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci return val & BIT(gate->bit_idx); 14762306a36Sopenharmony_ci} 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_cistatic const struct clk_ops cp110_gate_ops = { 15062306a36Sopenharmony_ci .enable = cp110_gate_enable, 15162306a36Sopenharmony_ci .disable = cp110_gate_disable, 15262306a36Sopenharmony_ci .is_enabled = cp110_gate_is_enabled, 15362306a36Sopenharmony_ci}; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic struct clk_hw *cp110_register_gate(const char *name, 15662306a36Sopenharmony_ci const char *parent_name, 15762306a36Sopenharmony_ci struct regmap *regmap, u8 bit_idx) 15862306a36Sopenharmony_ci{ 15962306a36Sopenharmony_ci struct cp110_gate_clk *gate; 16062306a36Sopenharmony_ci struct clk_hw *hw; 16162306a36Sopenharmony_ci struct clk_init_data init; 16262306a36Sopenharmony_ci int ret; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci gate = kzalloc(sizeof(*gate), GFP_KERNEL); 16562306a36Sopenharmony_ci if (!gate) 16662306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci memset(&init, 0, sizeof(init)); 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci init.name = name; 17162306a36Sopenharmony_ci init.ops = &cp110_gate_ops; 17262306a36Sopenharmony_ci init.parent_names = &parent_name; 17362306a36Sopenharmony_ci init.num_parents = 1; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci gate->regmap = regmap; 17662306a36Sopenharmony_ci gate->bit_idx = bit_idx; 17762306a36Sopenharmony_ci gate->hw.init = &init; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci hw = &gate->hw; 18062306a36Sopenharmony_ci ret = clk_hw_register(NULL, hw); 18162306a36Sopenharmony_ci if (ret) { 18262306a36Sopenharmony_ci kfree(gate); 18362306a36Sopenharmony_ci hw = ERR_PTR(ret); 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci return hw; 18762306a36Sopenharmony_ci} 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic void cp110_unregister_gate(struct clk_hw *hw) 19062306a36Sopenharmony_ci{ 19162306a36Sopenharmony_ci clk_hw_unregister(hw); 19262306a36Sopenharmony_ci kfree(to_cp110_gate_clk(hw)); 19362306a36Sopenharmony_ci} 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic struct clk_hw *cp110_of_clk_get(struct of_phandle_args *clkspec, 19662306a36Sopenharmony_ci void *data) 19762306a36Sopenharmony_ci{ 19862306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data = data; 19962306a36Sopenharmony_ci unsigned int type = clkspec->args[0]; 20062306a36Sopenharmony_ci unsigned int idx = clkspec->args[1]; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci if (type == CP110_CLK_TYPE_CORE) { 20362306a36Sopenharmony_ci if (idx >= CP110_MAX_CORE_CLOCKS) 20462306a36Sopenharmony_ci return ERR_PTR(-EINVAL); 20562306a36Sopenharmony_ci return clk_data->hws[idx]; 20662306a36Sopenharmony_ci } else if (type == CP110_CLK_TYPE_GATABLE) { 20762306a36Sopenharmony_ci if (idx >= CP110_MAX_GATABLE_CLOCKS) 20862306a36Sopenharmony_ci return ERR_PTR(-EINVAL); 20962306a36Sopenharmony_ci return clk_data->hws[CP110_MAX_CORE_CLOCKS + idx]; 21062306a36Sopenharmony_ci } 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci return ERR_PTR(-EINVAL); 21362306a36Sopenharmony_ci} 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_cistatic int cp110_syscon_common_probe(struct platform_device *pdev, 21662306a36Sopenharmony_ci struct device_node *syscon_node) 21762306a36Sopenharmony_ci{ 21862306a36Sopenharmony_ci struct regmap *regmap; 21962306a36Sopenharmony_ci struct device *dev = &pdev->dev; 22062306a36Sopenharmony_ci struct device_node *np = dev->of_node; 22162306a36Sopenharmony_ci const char *ppv2_name, *pll0_name, *core_name, *x2core_name, *nand_name, 22262306a36Sopenharmony_ci *sdio_name; 22362306a36Sopenharmony_ci struct clk_hw_onecell_data *cp110_clk_data; 22462306a36Sopenharmony_ci struct clk_hw *hw, **cp110_clks; 22562306a36Sopenharmony_ci u32 nand_clk_ctrl; 22662306a36Sopenharmony_ci int i, ret; 22762306a36Sopenharmony_ci char *gate_name[ARRAY_SIZE(gate_base_names)]; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci regmap = syscon_node_to_regmap(syscon_node); 23062306a36Sopenharmony_ci if (IS_ERR(regmap)) 23162306a36Sopenharmony_ci return PTR_ERR(regmap); 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci ret = regmap_read(regmap, CP110_NAND_FLASH_CLK_CTRL_REG, 23462306a36Sopenharmony_ci &nand_clk_ctrl); 23562306a36Sopenharmony_ci if (ret) 23662306a36Sopenharmony_ci return ret; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci cp110_clk_data = devm_kzalloc(dev, struct_size(cp110_clk_data, hws, 23962306a36Sopenharmony_ci CP110_CLK_NUM), 24062306a36Sopenharmony_ci GFP_KERNEL); 24162306a36Sopenharmony_ci if (!cp110_clk_data) 24262306a36Sopenharmony_ci return -ENOMEM; 24362306a36Sopenharmony_ci cp110_clk_data->num = CP110_CLK_NUM; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci cp110_clks = cp110_clk_data->hws; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci /* Register the PLL0 which is the root of the hw tree */ 24862306a36Sopenharmony_ci pll0_name = ap_cp_unique_name(dev, syscon_node, "pll0"); 24962306a36Sopenharmony_ci hw = clk_hw_register_fixed_rate(NULL, pll0_name, NULL, 0, 25062306a36Sopenharmony_ci 1000 * 1000 * 1000); 25162306a36Sopenharmony_ci if (IS_ERR(hw)) { 25262306a36Sopenharmony_ci ret = PTR_ERR(hw); 25362306a36Sopenharmony_ci goto fail_pll0; 25462306a36Sopenharmony_ci } 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci cp110_clks[CP110_CORE_PLL0] = hw; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci /* PPv2 is PLL0/3 */ 25962306a36Sopenharmony_ci ppv2_name = ap_cp_unique_name(dev, syscon_node, "ppv2-core"); 26062306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, ppv2_name, pll0_name, 0, 1, 3); 26162306a36Sopenharmony_ci if (IS_ERR(hw)) { 26262306a36Sopenharmony_ci ret = PTR_ERR(hw); 26362306a36Sopenharmony_ci goto fail_ppv2; 26462306a36Sopenharmony_ci } 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci cp110_clks[CP110_CORE_PPV2] = hw; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci /* X2CORE clock is PLL0/2 */ 26962306a36Sopenharmony_ci x2core_name = ap_cp_unique_name(dev, syscon_node, "x2core"); 27062306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, x2core_name, pll0_name, 27162306a36Sopenharmony_ci 0, 1, 2); 27262306a36Sopenharmony_ci if (IS_ERR(hw)) { 27362306a36Sopenharmony_ci ret = PTR_ERR(hw); 27462306a36Sopenharmony_ci goto fail_eip; 27562306a36Sopenharmony_ci } 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci cp110_clks[CP110_CORE_X2CORE] = hw; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci /* Core clock is X2CORE/2 */ 28062306a36Sopenharmony_ci core_name = ap_cp_unique_name(dev, syscon_node, "core"); 28162306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, core_name, x2core_name, 28262306a36Sopenharmony_ci 0, 1, 2); 28362306a36Sopenharmony_ci if (IS_ERR(hw)) { 28462306a36Sopenharmony_ci ret = PTR_ERR(hw); 28562306a36Sopenharmony_ci goto fail_core; 28662306a36Sopenharmony_ci } 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci cp110_clks[CP110_CORE_CORE] = hw; 28962306a36Sopenharmony_ci /* NAND can be either PLL0/2.5 or core clock */ 29062306a36Sopenharmony_ci nand_name = ap_cp_unique_name(dev, syscon_node, "nand-core"); 29162306a36Sopenharmony_ci if (nand_clk_ctrl & NF_CLOCK_SEL_400_MASK) 29262306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, nand_name, 29362306a36Sopenharmony_ci pll0_name, 0, 2, 5); 29462306a36Sopenharmony_ci else 29562306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, nand_name, 29662306a36Sopenharmony_ci core_name, 0, 1, 1); 29762306a36Sopenharmony_ci if (IS_ERR(hw)) { 29862306a36Sopenharmony_ci ret = PTR_ERR(hw); 29962306a36Sopenharmony_ci goto fail_nand; 30062306a36Sopenharmony_ci } 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci cp110_clks[CP110_CORE_NAND] = hw; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci /* SDIO clock is PLL0/2.5 */ 30562306a36Sopenharmony_ci sdio_name = ap_cp_unique_name(dev, syscon_node, "sdio-core"); 30662306a36Sopenharmony_ci hw = clk_hw_register_fixed_factor(NULL, sdio_name, 30762306a36Sopenharmony_ci pll0_name, 0, 2, 5); 30862306a36Sopenharmony_ci if (IS_ERR(hw)) { 30962306a36Sopenharmony_ci ret = PTR_ERR(hw); 31062306a36Sopenharmony_ci goto fail_sdio; 31162306a36Sopenharmony_ci } 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci cp110_clks[CP110_CORE_SDIO] = hw; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci /* create the unique name for all the gate clocks */ 31662306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(gate_base_names); i++) 31762306a36Sopenharmony_ci gate_name[i] = ap_cp_unique_name(dev, syscon_node, 31862306a36Sopenharmony_ci gate_base_names[i]); 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(gate_base_names); i++) { 32162306a36Sopenharmony_ci const char *parent; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci if (gate_name[i] == NULL) 32462306a36Sopenharmony_ci continue; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci switch (i) { 32762306a36Sopenharmony_ci case CP110_GATE_NAND: 32862306a36Sopenharmony_ci parent = nand_name; 32962306a36Sopenharmony_ci break; 33062306a36Sopenharmony_ci case CP110_GATE_MG: 33162306a36Sopenharmony_ci case CP110_GATE_GOP_DP: 33262306a36Sopenharmony_ci case CP110_GATE_PPV2: 33362306a36Sopenharmony_ci parent = ppv2_name; 33462306a36Sopenharmony_ci break; 33562306a36Sopenharmony_ci case CP110_GATE_SDIO: 33662306a36Sopenharmony_ci parent = sdio_name; 33762306a36Sopenharmony_ci break; 33862306a36Sopenharmony_ci case CP110_GATE_MAIN: 33962306a36Sopenharmony_ci case CP110_GATE_PCIE_XOR: 34062306a36Sopenharmony_ci case CP110_GATE_PCIE_X4: 34162306a36Sopenharmony_ci case CP110_GATE_EIP150: 34262306a36Sopenharmony_ci case CP110_GATE_EIP197: 34362306a36Sopenharmony_ci parent = x2core_name; 34462306a36Sopenharmony_ci break; 34562306a36Sopenharmony_ci default: 34662306a36Sopenharmony_ci parent = core_name; 34762306a36Sopenharmony_ci break; 34862306a36Sopenharmony_ci } 34962306a36Sopenharmony_ci hw = cp110_register_gate(gate_name[i], parent, regmap, i); 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci if (IS_ERR(hw)) { 35262306a36Sopenharmony_ci ret = PTR_ERR(hw); 35362306a36Sopenharmony_ci goto fail_gate; 35462306a36Sopenharmony_ci } 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci cp110_clks[CP110_MAX_CORE_CLOCKS + i] = hw; 35762306a36Sopenharmony_ci } 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci ret = of_clk_add_hw_provider(np, cp110_of_clk_get, cp110_clk_data); 36062306a36Sopenharmony_ci if (ret) 36162306a36Sopenharmony_ci goto fail_clk_add; 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci platform_set_drvdata(pdev, cp110_clks); 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci return 0; 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_cifail_clk_add: 36862306a36Sopenharmony_cifail_gate: 36962306a36Sopenharmony_ci for (i = 0; i < CP110_MAX_GATABLE_CLOCKS; i++) { 37062306a36Sopenharmony_ci hw = cp110_clks[CP110_MAX_CORE_CLOCKS + i]; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci if (hw) 37362306a36Sopenharmony_ci cp110_unregister_gate(hw); 37462306a36Sopenharmony_ci } 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_SDIO]); 37762306a36Sopenharmony_cifail_sdio: 37862306a36Sopenharmony_ci clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_NAND]); 37962306a36Sopenharmony_cifail_nand: 38062306a36Sopenharmony_ci clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_CORE]); 38162306a36Sopenharmony_cifail_core: 38262306a36Sopenharmony_ci clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_X2CORE]); 38362306a36Sopenharmony_cifail_eip: 38462306a36Sopenharmony_ci clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_PPV2]); 38562306a36Sopenharmony_cifail_ppv2: 38662306a36Sopenharmony_ci clk_hw_unregister_fixed_rate(cp110_clks[CP110_CORE_PLL0]); 38762306a36Sopenharmony_cifail_pll0: 38862306a36Sopenharmony_ci return ret; 38962306a36Sopenharmony_ci} 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_cistatic int cp110_syscon_legacy_clk_probe(struct platform_device *pdev) 39262306a36Sopenharmony_ci{ 39362306a36Sopenharmony_ci dev_warn(&pdev->dev, FW_WARN "Using legacy device tree binding\n"); 39462306a36Sopenharmony_ci dev_warn(&pdev->dev, FW_WARN "Update your device tree:\n"); 39562306a36Sopenharmony_ci dev_warn(&pdev->dev, FW_WARN 39662306a36Sopenharmony_ci "This binding won't be supported in future kernels\n"); 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci return cp110_syscon_common_probe(pdev, pdev->dev.of_node); 39962306a36Sopenharmony_ci} 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_cistatic int cp110_clk_probe(struct platform_device *pdev) 40262306a36Sopenharmony_ci{ 40362306a36Sopenharmony_ci return cp110_syscon_common_probe(pdev, pdev->dev.of_node->parent); 40462306a36Sopenharmony_ci} 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_cistatic const struct of_device_id cp110_syscon_legacy_of_match[] = { 40762306a36Sopenharmony_ci { .compatible = "marvell,cp110-system-controller0", }, 40862306a36Sopenharmony_ci { } 40962306a36Sopenharmony_ci}; 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_cistatic struct platform_driver cp110_syscon_legacy_driver = { 41262306a36Sopenharmony_ci .probe = cp110_syscon_legacy_clk_probe, 41362306a36Sopenharmony_ci .driver = { 41462306a36Sopenharmony_ci .name = "marvell-cp110-system-controller0", 41562306a36Sopenharmony_ci .of_match_table = cp110_syscon_legacy_of_match, 41662306a36Sopenharmony_ci .suppress_bind_attrs = true, 41762306a36Sopenharmony_ci }, 41862306a36Sopenharmony_ci}; 41962306a36Sopenharmony_cibuiltin_platform_driver(cp110_syscon_legacy_driver); 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_cistatic const struct of_device_id cp110_clock_of_match[] = { 42262306a36Sopenharmony_ci { .compatible = "marvell,cp110-clock", }, 42362306a36Sopenharmony_ci { } 42462306a36Sopenharmony_ci}; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_cistatic struct platform_driver cp110_clock_driver = { 42762306a36Sopenharmony_ci .probe = cp110_clk_probe, 42862306a36Sopenharmony_ci .driver = { 42962306a36Sopenharmony_ci .name = "marvell-cp110-clock", 43062306a36Sopenharmony_ci .of_match_table = cp110_clock_of_match, 43162306a36Sopenharmony_ci .suppress_bind_attrs = true, 43262306a36Sopenharmony_ci }, 43362306a36Sopenharmony_ci}; 43462306a36Sopenharmony_cibuiltin_platform_driver(cp110_clock_driver); 435