162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Marvell EBU SoC common clock handling 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2012 Marvell 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Gregory CLEMENT <gregory.clement@free-electrons.com> 862306a36Sopenharmony_ci * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com> 962306a36Sopenharmony_ci * Andrew Lunn <andrew@lunn.ch> 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#ifndef __CLK_MVEBU_COMMON_H_ 1462306a36Sopenharmony_ci#define __CLK_MVEBU_COMMON_H_ 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include <linux/kernel.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ciextern spinlock_t ctrl_gating_lock; 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistruct device_node; 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_cistruct coreclk_ratio { 2362306a36Sopenharmony_ci int id; 2462306a36Sopenharmony_ci const char *name; 2562306a36Sopenharmony_ci}; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_cistruct coreclk_soc_desc { 2862306a36Sopenharmony_ci u32 (*get_tclk_freq)(void __iomem *sar); 2962306a36Sopenharmony_ci u32 (*get_cpu_freq)(void __iomem *sar); 3062306a36Sopenharmony_ci void (*get_clk_ratio)(void __iomem *sar, int id, int *mult, int *div); 3162306a36Sopenharmony_ci u32 (*get_refclk_freq)(void __iomem *sar); 3262306a36Sopenharmony_ci bool (*is_sscg_enabled)(void __iomem *sar); 3362306a36Sopenharmony_ci u32 (*fix_sscg_deviation)(u32 system_clk); 3462306a36Sopenharmony_ci const struct coreclk_ratio *ratios; 3562306a36Sopenharmony_ci int num_ratios; 3662306a36Sopenharmony_ci}; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cistruct clk_gating_soc_desc { 3962306a36Sopenharmony_ci const char *name; 4062306a36Sopenharmony_ci const char *parent; 4162306a36Sopenharmony_ci int bit_idx; 4262306a36Sopenharmony_ci unsigned long flags; 4362306a36Sopenharmony_ci}; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_civoid __init mvebu_coreclk_setup(struct device_node *np, 4662306a36Sopenharmony_ci const struct coreclk_soc_desc *desc); 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_civoid __init mvebu_clk_gating_setup(struct device_node *np, 4962306a36Sopenharmony_ci const struct clk_gating_soc_desc *desc); 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci/* 5262306a36Sopenharmony_ci * This function is shared among the Kirkwood, Armada 370, Armada XP 5362306a36Sopenharmony_ci * and Armada 375 SoC 5462306a36Sopenharmony_ci */ 5562306a36Sopenharmony_ciu32 kirkwood_fix_sscg_deviation(u32 system_clk); 5662306a36Sopenharmony_ci#endif 57