162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Marvell Armada 370 SoC clocks 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2012 Marvell 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Gregory CLEMENT <gregory.clement@free-electrons.com> 862306a36Sopenharmony_ci * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com> 962306a36Sopenharmony_ci * Andrew Lunn <andrew@lunn.ch> 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include <linux/kernel.h> 1462306a36Sopenharmony_ci#include <linux/clk-provider.h> 1562306a36Sopenharmony_ci#include <linux/io.h> 1662306a36Sopenharmony_ci#include <linux/of.h> 1762306a36Sopenharmony_ci#include "common.h" 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci/* 2062306a36Sopenharmony_ci * Core Clocks 2162306a36Sopenharmony_ci */ 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#define SARL 0 /* Low part [0:31] */ 2462306a36Sopenharmony_ci#define SARL_A370_SSCG_ENABLE BIT(10) 2562306a36Sopenharmony_ci#define SARL_A370_PCLK_FREQ_OPT 11 2662306a36Sopenharmony_ci#define SARL_A370_PCLK_FREQ_OPT_MASK 0xF 2762306a36Sopenharmony_ci#define SARL_A370_FAB_FREQ_OPT 15 2862306a36Sopenharmony_ci#define SARL_A370_FAB_FREQ_OPT_MASK 0x1F 2962306a36Sopenharmony_ci#define SARL_A370_TCLK_FREQ_OPT 20 3062306a36Sopenharmony_ci#define SARL_A370_TCLK_FREQ_OPT_MASK 0x1 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_cienum { A370_CPU_TO_NBCLK, A370_CPU_TO_HCLK, A370_CPU_TO_DRAMCLK }; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistatic const struct coreclk_ratio a370_coreclk_ratios[] __initconst = { 3562306a36Sopenharmony_ci { .id = A370_CPU_TO_NBCLK, .name = "nbclk" }, 3662306a36Sopenharmony_ci { .id = A370_CPU_TO_HCLK, .name = "hclk" }, 3762306a36Sopenharmony_ci { .id = A370_CPU_TO_DRAMCLK, .name = "dramclk" }, 3862306a36Sopenharmony_ci}; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic const u32 a370_tclk_freqs[] __initconst = { 4162306a36Sopenharmony_ci 166000000, 4262306a36Sopenharmony_ci 200000000, 4362306a36Sopenharmony_ci}; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistatic u32 __init a370_get_tclk_freq(void __iomem *sar) 4662306a36Sopenharmony_ci{ 4762306a36Sopenharmony_ci u8 tclk_freq_select = 0; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci tclk_freq_select = ((readl(sar) >> SARL_A370_TCLK_FREQ_OPT) & 5062306a36Sopenharmony_ci SARL_A370_TCLK_FREQ_OPT_MASK); 5162306a36Sopenharmony_ci return a370_tclk_freqs[tclk_freq_select]; 5262306a36Sopenharmony_ci} 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic const u32 a370_cpu_freqs[] __initconst = { 5562306a36Sopenharmony_ci 400000000, 5662306a36Sopenharmony_ci 533000000, 5762306a36Sopenharmony_ci 667000000, 5862306a36Sopenharmony_ci 800000000, 5962306a36Sopenharmony_ci 1000000000, 6062306a36Sopenharmony_ci 1067000000, 6162306a36Sopenharmony_ci 1200000000, 6262306a36Sopenharmony_ci}; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistatic u32 __init a370_get_cpu_freq(void __iomem *sar) 6562306a36Sopenharmony_ci{ 6662306a36Sopenharmony_ci u32 cpu_freq; 6762306a36Sopenharmony_ci u8 cpu_freq_select = 0; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci cpu_freq_select = ((readl(sar) >> SARL_A370_PCLK_FREQ_OPT) & 7062306a36Sopenharmony_ci SARL_A370_PCLK_FREQ_OPT_MASK); 7162306a36Sopenharmony_ci if (cpu_freq_select >= ARRAY_SIZE(a370_cpu_freqs)) { 7262306a36Sopenharmony_ci pr_err("CPU freq select unsupported %d\n", cpu_freq_select); 7362306a36Sopenharmony_ci cpu_freq = 0; 7462306a36Sopenharmony_ci } else 7562306a36Sopenharmony_ci cpu_freq = a370_cpu_freqs[cpu_freq_select]; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci return cpu_freq; 7862306a36Sopenharmony_ci} 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic const int a370_nbclk_ratios[32][2] __initconst = { 8162306a36Sopenharmony_ci {0, 1}, {1, 2}, {2, 2}, {2, 2}, 8262306a36Sopenharmony_ci {1, 2}, {1, 2}, {1, 1}, {2, 3}, 8362306a36Sopenharmony_ci {0, 1}, {1, 2}, {2, 4}, {0, 1}, 8462306a36Sopenharmony_ci {1, 2}, {0, 1}, {0, 1}, {2, 2}, 8562306a36Sopenharmony_ci {0, 1}, {0, 1}, {0, 1}, {1, 1}, 8662306a36Sopenharmony_ci {2, 3}, {0, 1}, {0, 1}, {0, 1}, 8762306a36Sopenharmony_ci {0, 1}, {0, 1}, {0, 1}, {1, 1}, 8862306a36Sopenharmony_ci {0, 1}, {0, 1}, {0, 1}, {0, 1}, 8962306a36Sopenharmony_ci}; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_cistatic const int a370_hclk_ratios[32][2] __initconst = { 9262306a36Sopenharmony_ci {0, 1}, {1, 2}, {2, 6}, {2, 3}, 9362306a36Sopenharmony_ci {1, 3}, {1, 4}, {1, 2}, {2, 6}, 9462306a36Sopenharmony_ci {0, 1}, {1, 6}, {2, 10}, {0, 1}, 9562306a36Sopenharmony_ci {1, 4}, {0, 1}, {0, 1}, {2, 5}, 9662306a36Sopenharmony_ci {0, 1}, {0, 1}, {0, 1}, {1, 2}, 9762306a36Sopenharmony_ci {2, 6}, {0, 1}, {0, 1}, {0, 1}, 9862306a36Sopenharmony_ci {0, 1}, {0, 1}, {0, 1}, {1, 1}, 9962306a36Sopenharmony_ci {0, 1}, {0, 1}, {0, 1}, {0, 1}, 10062306a36Sopenharmony_ci}; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic const int a370_dramclk_ratios[32][2] __initconst = { 10362306a36Sopenharmony_ci {0, 1}, {1, 2}, {2, 3}, {2, 3}, 10462306a36Sopenharmony_ci {1, 3}, {1, 2}, {1, 2}, {2, 6}, 10562306a36Sopenharmony_ci {0, 1}, {1, 3}, {2, 5}, {0, 1}, 10662306a36Sopenharmony_ci {1, 4}, {0, 1}, {0, 1}, {2, 5}, 10762306a36Sopenharmony_ci {0, 1}, {0, 1}, {0, 1}, {1, 1}, 10862306a36Sopenharmony_ci {2, 3}, {0, 1}, {0, 1}, {0, 1}, 10962306a36Sopenharmony_ci {0, 1}, {0, 1}, {0, 1}, {1, 1}, 11062306a36Sopenharmony_ci {0, 1}, {0, 1}, {0, 1}, {0, 1}, 11162306a36Sopenharmony_ci}; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic void __init a370_get_clk_ratio( 11462306a36Sopenharmony_ci void __iomem *sar, int id, int *mult, int *div) 11562306a36Sopenharmony_ci{ 11662306a36Sopenharmony_ci u32 opt = ((readl(sar) >> SARL_A370_FAB_FREQ_OPT) & 11762306a36Sopenharmony_ci SARL_A370_FAB_FREQ_OPT_MASK); 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci switch (id) { 12062306a36Sopenharmony_ci case A370_CPU_TO_NBCLK: 12162306a36Sopenharmony_ci *mult = a370_nbclk_ratios[opt][0]; 12262306a36Sopenharmony_ci *div = a370_nbclk_ratios[opt][1]; 12362306a36Sopenharmony_ci break; 12462306a36Sopenharmony_ci case A370_CPU_TO_HCLK: 12562306a36Sopenharmony_ci *mult = a370_hclk_ratios[opt][0]; 12662306a36Sopenharmony_ci *div = a370_hclk_ratios[opt][1]; 12762306a36Sopenharmony_ci break; 12862306a36Sopenharmony_ci case A370_CPU_TO_DRAMCLK: 12962306a36Sopenharmony_ci *mult = a370_dramclk_ratios[opt][0]; 13062306a36Sopenharmony_ci *div = a370_dramclk_ratios[opt][1]; 13162306a36Sopenharmony_ci break; 13262306a36Sopenharmony_ci } 13362306a36Sopenharmony_ci} 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic bool a370_is_sscg_enabled(void __iomem *sar) 13662306a36Sopenharmony_ci{ 13762306a36Sopenharmony_ci return !(readl(sar) & SARL_A370_SSCG_ENABLE); 13862306a36Sopenharmony_ci} 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic const struct coreclk_soc_desc a370_coreclks = { 14162306a36Sopenharmony_ci .get_tclk_freq = a370_get_tclk_freq, 14262306a36Sopenharmony_ci .get_cpu_freq = a370_get_cpu_freq, 14362306a36Sopenharmony_ci .get_clk_ratio = a370_get_clk_ratio, 14462306a36Sopenharmony_ci .is_sscg_enabled = a370_is_sscg_enabled, 14562306a36Sopenharmony_ci .fix_sscg_deviation = kirkwood_fix_sscg_deviation, 14662306a36Sopenharmony_ci .ratios = a370_coreclk_ratios, 14762306a36Sopenharmony_ci .num_ratios = ARRAY_SIZE(a370_coreclk_ratios), 14862306a36Sopenharmony_ci}; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci/* 15162306a36Sopenharmony_ci * Clock Gating Control 15262306a36Sopenharmony_ci */ 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic const struct clk_gating_soc_desc a370_gating_desc[] __initconst = { 15562306a36Sopenharmony_ci { "audio", NULL, 0, 0 }, 15662306a36Sopenharmony_ci { "pex0_en", NULL, 1, 0 }, 15762306a36Sopenharmony_ci { "pex1_en", NULL, 2, 0 }, 15862306a36Sopenharmony_ci { "ge1", NULL, 3, 0 }, 15962306a36Sopenharmony_ci { "ge0", NULL, 4, 0 }, 16062306a36Sopenharmony_ci { "pex0", "pex0_en", 5, 0 }, 16162306a36Sopenharmony_ci { "pex1", "pex1_en", 9, 0 }, 16262306a36Sopenharmony_ci { "sata0", NULL, 15, 0 }, 16362306a36Sopenharmony_ci { "sdio", NULL, 17, 0 }, 16462306a36Sopenharmony_ci { "crypto", NULL, 23, CLK_IGNORE_UNUSED }, 16562306a36Sopenharmony_ci { "tdm", NULL, 25, 0 }, 16662306a36Sopenharmony_ci { "ddr", NULL, 28, CLK_IGNORE_UNUSED }, 16762306a36Sopenharmony_ci { "sata1", NULL, 30, 0 }, 16862306a36Sopenharmony_ci { } 16962306a36Sopenharmony_ci}; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cistatic void __init a370_clk_init(struct device_node *np) 17262306a36Sopenharmony_ci{ 17362306a36Sopenharmony_ci struct device_node *cgnp = 17462306a36Sopenharmony_ci of_find_compatible_node(NULL, NULL, "marvell,armada-370-gating-clock"); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci mvebu_coreclk_setup(np, &a370_coreclks); 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci if (cgnp) { 17962306a36Sopenharmony_ci mvebu_clk_gating_setup(cgnp, a370_gating_desc); 18062306a36Sopenharmony_ci of_node_put(cgnp); 18162306a36Sopenharmony_ci } 18262306a36Sopenharmony_ci} 18362306a36Sopenharmony_ciCLK_OF_DECLARE(a370_clk, "marvell,armada-370-core-clock", a370_clk_init); 18462306a36Sopenharmony_ci 185