162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * pxa1928 clock framework source file 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2015 Linaro, Ltd. 662306a36Sopenharmony_ci * Rob Herring <robh@kernel.org> 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Based on drivers/clk/mmp/clk-of-mmp2.c: 962306a36Sopenharmony_ci * Copyright (C) 2012 Marvell 1062306a36Sopenharmony_ci * Chao Xie <xiechao.mail@gmail.com> 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci#include <linux/kernel.h> 1362306a36Sopenharmony_ci#include <linux/io.h> 1462306a36Sopenharmony_ci#include <linux/of_address.h> 1562306a36Sopenharmony_ci#include <linux/slab.h> 1662306a36Sopenharmony_ci#include <linux/spinlock.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include <dt-bindings/clock/marvell,pxa1928.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#include "clk.h" 2162306a36Sopenharmony_ci#include "reset.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#define MPMU_UART_PLL 0x14 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define APBC_NR_CLKS 48 2662306a36Sopenharmony_ci#define APMU_NR_CLKS 96 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistruct pxa1928_clk_unit { 2962306a36Sopenharmony_ci struct mmp_clk_unit unit; 3062306a36Sopenharmony_ci void __iomem *mpmu_base; 3162306a36Sopenharmony_ci void __iomem *apmu_base; 3262306a36Sopenharmony_ci void __iomem *apbc_base; 3362306a36Sopenharmony_ci void __iomem *apbcp_base; 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic struct mmp_param_fixed_rate_clk fixed_rate_clks[] = { 3762306a36Sopenharmony_ci {0, "clk32", NULL, 0, 32768}, 3862306a36Sopenharmony_ci {0, "vctcxo", NULL, 0, 26000000}, 3962306a36Sopenharmony_ci {0, "pll1_624", NULL, 0, 624000000}, 4062306a36Sopenharmony_ci {0, "pll5p", NULL, 0, 832000000}, 4162306a36Sopenharmony_ci {0, "pll5", NULL, 0, 1248000000}, 4262306a36Sopenharmony_ci {0, "usb_pll", NULL, 0, 480000000}, 4362306a36Sopenharmony_ci}; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistatic struct mmp_param_fixed_factor_clk fixed_factor_clks[] = { 4662306a36Sopenharmony_ci {0, "pll1_d2", "pll1_624", 1, 2, 0}, 4762306a36Sopenharmony_ci {0, "pll1_d9", "pll1_624", 1, 9, 0}, 4862306a36Sopenharmony_ci {0, "pll1_d12", "pll1_624", 1, 12, 0}, 4962306a36Sopenharmony_ci {0, "pll1_d16", "pll1_624", 1, 16, 0}, 5062306a36Sopenharmony_ci {0, "pll1_d20", "pll1_624", 1, 20, 0}, 5162306a36Sopenharmony_ci {0, "pll1_416", "pll1_624", 2, 3, 0}, 5262306a36Sopenharmony_ci {0, "vctcxo_d2", "vctcxo", 1, 2, 0}, 5362306a36Sopenharmony_ci {0, "vctcxo_d4", "vctcxo", 1, 4, 0}, 5462306a36Sopenharmony_ci}; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistatic struct mmp_clk_factor_masks uart_factor_masks = { 5762306a36Sopenharmony_ci .factor = 2, 5862306a36Sopenharmony_ci .num_mask = 0x1fff, 5962306a36Sopenharmony_ci .den_mask = 0x1fff, 6062306a36Sopenharmony_ci .num_shift = 16, 6162306a36Sopenharmony_ci .den_shift = 0, 6262306a36Sopenharmony_ci}; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistatic struct mmp_clk_factor_tbl uart_factor_tbl[] = { 6562306a36Sopenharmony_ci {.num = 832, .den = 234}, /*58.5MHZ */ 6662306a36Sopenharmony_ci {.num = 1, .den = 1}, /*26MHZ */ 6762306a36Sopenharmony_ci}; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_cistatic void pxa1928_pll_init(struct pxa1928_clk_unit *pxa_unit) 7062306a36Sopenharmony_ci{ 7162306a36Sopenharmony_ci struct mmp_clk_unit *unit = &pxa_unit->unit; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci mmp_register_fixed_rate_clks(unit, fixed_rate_clks, 7462306a36Sopenharmony_ci ARRAY_SIZE(fixed_rate_clks)); 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci mmp_register_fixed_factor_clks(unit, fixed_factor_clks, 7762306a36Sopenharmony_ci ARRAY_SIZE(fixed_factor_clks)); 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci mmp_clk_register_factor("uart_pll", "pll1_416", 8062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 8162306a36Sopenharmony_ci pxa_unit->mpmu_base + MPMU_UART_PLL, 8262306a36Sopenharmony_ci &uart_factor_masks, uart_factor_tbl, 8362306a36Sopenharmony_ci ARRAY_SIZE(uart_factor_tbl), NULL); 8462306a36Sopenharmony_ci} 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic DEFINE_SPINLOCK(uart0_lock); 8762306a36Sopenharmony_cistatic DEFINE_SPINLOCK(uart1_lock); 8862306a36Sopenharmony_cistatic DEFINE_SPINLOCK(uart2_lock); 8962306a36Sopenharmony_cistatic DEFINE_SPINLOCK(uart3_lock); 9062306a36Sopenharmony_cistatic const char *uart_parent_names[] = {"uart_pll", "vctcxo"}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ssp0_lock); 9362306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ssp1_lock); 9462306a36Sopenharmony_cistatic const char *ssp_parent_names[] = {"vctcxo_d4", "vctcxo_d2", "vctcxo", "pll1_d12"}; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistatic DEFINE_SPINLOCK(reset_lock); 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic struct mmp_param_mux_clk apbc_mux_clks[] = { 9962306a36Sopenharmony_ci {0, "uart0_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_UART0 * 4, 4, 3, 0, &uart0_lock}, 10062306a36Sopenharmony_ci {0, "uart1_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_UART1 * 4, 4, 3, 0, &uart1_lock}, 10162306a36Sopenharmony_ci {0, "uart2_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_UART2 * 4, 4, 3, 0, &uart2_lock}, 10262306a36Sopenharmony_ci {0, "uart3_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_UART3 * 4, 4, 3, 0, &uart3_lock}, 10362306a36Sopenharmony_ci {0, "ssp0_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_SSP0 * 4, 4, 3, 0, &ssp0_lock}, 10462306a36Sopenharmony_ci {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_SSP1 * 4, 4, 3, 0, &ssp1_lock}, 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic struct mmp_param_gate_clk apbc_gate_clks[] = { 10862306a36Sopenharmony_ci {PXA1928_CLK_TWSI0, "twsi0_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI0 * 4, 0x3, 0x3, 0x0, 0, &reset_lock}, 10962306a36Sopenharmony_ci {PXA1928_CLK_TWSI1, "twsi1_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI1 * 4, 0x3, 0x3, 0x0, 0, &reset_lock}, 11062306a36Sopenharmony_ci {PXA1928_CLK_TWSI2, "twsi2_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI2 * 4, 0x3, 0x3, 0x0, 0, &reset_lock}, 11162306a36Sopenharmony_ci {PXA1928_CLK_TWSI3, "twsi3_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI3 * 4, 0x3, 0x3, 0x0, 0, &reset_lock}, 11262306a36Sopenharmony_ci {PXA1928_CLK_TWSI4, "twsi4_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI4 * 4, 0x3, 0x3, 0x0, 0, &reset_lock}, 11362306a36Sopenharmony_ci {PXA1928_CLK_TWSI5, "twsi5_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI5 * 4, 0x3, 0x3, 0x0, 0, &reset_lock}, 11462306a36Sopenharmony_ci {PXA1928_CLK_GPIO, "gpio_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_GPIO * 4, 0x3, 0x3, 0x0, 0, &reset_lock}, 11562306a36Sopenharmony_ci {PXA1928_CLK_KPC, "kpc_clk", "clk32", CLK_SET_RATE_PARENT, PXA1928_CLK_KPC * 4, 0x3, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, NULL}, 11662306a36Sopenharmony_ci {PXA1928_CLK_RTC, "rtc_clk", "clk32", CLK_SET_RATE_PARENT, PXA1928_CLK_RTC * 4, 0x83, 0x83, 0x0, MMP_CLK_GATE_NEED_DELAY, NULL}, 11762306a36Sopenharmony_ci {PXA1928_CLK_PWM0, "pwm0_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_PWM0 * 4, 0x3, 0x3, 0x0, 0, &reset_lock}, 11862306a36Sopenharmony_ci {PXA1928_CLK_PWM1, "pwm1_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_PWM1 * 4, 0x3, 0x3, 0x0, 0, &reset_lock}, 11962306a36Sopenharmony_ci {PXA1928_CLK_PWM2, "pwm2_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_PWM2 * 4, 0x3, 0x3, 0x0, 0, &reset_lock}, 12062306a36Sopenharmony_ci {PXA1928_CLK_PWM3, "pwm3_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_PWM3 * 4, 0x3, 0x3, 0x0, 0, &reset_lock}, 12162306a36Sopenharmony_ci /* The gate clocks has mux parent. */ 12262306a36Sopenharmony_ci {PXA1928_CLK_UART0, "uart0_clk", "uart0_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_UART0 * 4, 0x3, 0x3, 0x0, 0, &uart0_lock}, 12362306a36Sopenharmony_ci {PXA1928_CLK_UART1, "uart1_clk", "uart1_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_UART1 * 4, 0x3, 0x3, 0x0, 0, &uart1_lock}, 12462306a36Sopenharmony_ci {PXA1928_CLK_UART2, "uart2_clk", "uart2_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_UART2 * 4, 0x3, 0x3, 0x0, 0, &uart2_lock}, 12562306a36Sopenharmony_ci {PXA1928_CLK_UART3, "uart3_clk", "uart3_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_UART3 * 4, 0x3, 0x3, 0x0, 0, &uart3_lock}, 12662306a36Sopenharmony_ci {PXA1928_CLK_SSP0, "ssp0_clk", "ssp0_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_SSP0 * 4, 0x3, 0x3, 0x0, 0, &ssp0_lock}, 12762306a36Sopenharmony_ci {PXA1928_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_SSP1 * 4, 0x3, 0x3, 0x0, 0, &ssp1_lock}, 12862306a36Sopenharmony_ci}; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cistatic void pxa1928_apb_periph_clk_init(struct pxa1928_clk_unit *pxa_unit) 13162306a36Sopenharmony_ci{ 13262306a36Sopenharmony_ci struct mmp_clk_unit *unit = &pxa_unit->unit; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci mmp_register_mux_clks(unit, apbc_mux_clks, pxa_unit->apbc_base, 13562306a36Sopenharmony_ci ARRAY_SIZE(apbc_mux_clks)); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci mmp_register_gate_clks(unit, apbc_gate_clks, pxa_unit->apbc_base, 13862306a36Sopenharmony_ci ARRAY_SIZE(apbc_gate_clks)); 13962306a36Sopenharmony_ci} 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic DEFINE_SPINLOCK(sdh0_lock); 14262306a36Sopenharmony_cistatic DEFINE_SPINLOCK(sdh1_lock); 14362306a36Sopenharmony_cistatic DEFINE_SPINLOCK(sdh2_lock); 14462306a36Sopenharmony_cistatic DEFINE_SPINLOCK(sdh3_lock); 14562306a36Sopenharmony_cistatic DEFINE_SPINLOCK(sdh4_lock); 14662306a36Sopenharmony_cistatic const char *sdh_parent_names[] = {"pll1_624", "pll5p", "pll5", "pll1_416"}; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic DEFINE_SPINLOCK(usb_lock); 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic struct mmp_param_mux_clk apmu_mux_clks[] = { 15162306a36Sopenharmony_ci {0, "sdh_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_SDH0 * 4, 8, 2, 0, &sdh0_lock}, 15262306a36Sopenharmony_ci}; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic struct mmp_param_div_clk apmu_div_clks[] = { 15562306a36Sopenharmony_ci {0, "sdh_div", "sdh_mux", 0, PXA1928_CLK_SDH0 * 4, 10, 4, CLK_DIVIDER_ONE_BASED, &sdh0_lock}, 15662306a36Sopenharmony_ci}; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic struct mmp_param_gate_clk apmu_gate_clks[] = { 15962306a36Sopenharmony_ci {PXA1928_CLK_USB, "usb_clk", "usb_pll", 0, PXA1928_CLK_USB * 4, 0x9, 0x9, 0x0, 0, &usb_lock}, 16062306a36Sopenharmony_ci {PXA1928_CLK_HSIC, "hsic_clk", "usb_pll", 0, PXA1928_CLK_HSIC * 4, 0x9, 0x9, 0x0, 0, &usb_lock}, 16162306a36Sopenharmony_ci /* The gate clocks has mux parent. */ 16262306a36Sopenharmony_ci {PXA1928_CLK_SDH0, "sdh0_clk", "sdh_div", CLK_SET_RATE_PARENT, PXA1928_CLK_SDH0 * 4, 0x1b, 0x1b, 0x0, 0, &sdh0_lock}, 16362306a36Sopenharmony_ci {PXA1928_CLK_SDH1, "sdh1_clk", "sdh_div", CLK_SET_RATE_PARENT, PXA1928_CLK_SDH1 * 4, 0x1b, 0x1b, 0x0, 0, &sdh1_lock}, 16462306a36Sopenharmony_ci {PXA1928_CLK_SDH2, "sdh2_clk", "sdh_div", CLK_SET_RATE_PARENT, PXA1928_CLK_SDH2 * 4, 0x1b, 0x1b, 0x0, 0, &sdh2_lock}, 16562306a36Sopenharmony_ci {PXA1928_CLK_SDH3, "sdh3_clk", "sdh_div", CLK_SET_RATE_PARENT, PXA1928_CLK_SDH3 * 4, 0x1b, 0x1b, 0x0, 0, &sdh3_lock}, 16662306a36Sopenharmony_ci {PXA1928_CLK_SDH4, "sdh4_clk", "sdh_div", CLK_SET_RATE_PARENT, PXA1928_CLK_SDH4 * 4, 0x1b, 0x1b, 0x0, 0, &sdh4_lock}, 16762306a36Sopenharmony_ci}; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic void pxa1928_axi_periph_clk_init(struct pxa1928_clk_unit *pxa_unit) 17062306a36Sopenharmony_ci{ 17162306a36Sopenharmony_ci struct mmp_clk_unit *unit = &pxa_unit->unit; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci mmp_register_mux_clks(unit, apmu_mux_clks, pxa_unit->apmu_base, 17462306a36Sopenharmony_ci ARRAY_SIZE(apmu_mux_clks)); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci mmp_register_div_clks(unit, apmu_div_clks, pxa_unit->apmu_base, 17762306a36Sopenharmony_ci ARRAY_SIZE(apmu_div_clks)); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci mmp_register_gate_clks(unit, apmu_gate_clks, pxa_unit->apmu_base, 18062306a36Sopenharmony_ci ARRAY_SIZE(apmu_gate_clks)); 18162306a36Sopenharmony_ci} 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_cistatic void pxa1928_clk_reset_init(struct device_node *np, 18462306a36Sopenharmony_ci struct pxa1928_clk_unit *pxa_unit) 18562306a36Sopenharmony_ci{ 18662306a36Sopenharmony_ci struct mmp_clk_reset_cell *cells; 18762306a36Sopenharmony_ci int i, base, nr_resets; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci nr_resets = ARRAY_SIZE(apbc_gate_clks); 19062306a36Sopenharmony_ci cells = kcalloc(nr_resets, sizeof(*cells), GFP_KERNEL); 19162306a36Sopenharmony_ci if (!cells) 19262306a36Sopenharmony_ci return; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci base = 0; 19562306a36Sopenharmony_ci for (i = 0; i < nr_resets; i++) { 19662306a36Sopenharmony_ci cells[base + i].clk_id = apbc_gate_clks[i].id; 19762306a36Sopenharmony_ci cells[base + i].reg = 19862306a36Sopenharmony_ci pxa_unit->apbc_base + apbc_gate_clks[i].offset; 19962306a36Sopenharmony_ci cells[base + i].flags = 0; 20062306a36Sopenharmony_ci cells[base + i].lock = apbc_gate_clks[i].lock; 20162306a36Sopenharmony_ci cells[base + i].bits = 0x4; 20262306a36Sopenharmony_ci } 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci mmp_clk_reset_register(np, cells, nr_resets); 20562306a36Sopenharmony_ci} 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cistatic void __init pxa1928_mpmu_clk_init(struct device_node *np) 20862306a36Sopenharmony_ci{ 20962306a36Sopenharmony_ci struct pxa1928_clk_unit *pxa_unit; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL); 21262306a36Sopenharmony_ci if (!pxa_unit) 21362306a36Sopenharmony_ci return; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci pxa_unit->mpmu_base = of_iomap(np, 0); 21662306a36Sopenharmony_ci if (!pxa_unit->mpmu_base) { 21762306a36Sopenharmony_ci pr_err("failed to map mpmu registers\n"); 21862306a36Sopenharmony_ci kfree(pxa_unit); 21962306a36Sopenharmony_ci return; 22062306a36Sopenharmony_ci } 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci pxa1928_pll_init(pxa_unit); 22362306a36Sopenharmony_ci} 22462306a36Sopenharmony_ciCLK_OF_DECLARE(pxa1928_mpmu_clk, "marvell,pxa1928-mpmu", pxa1928_mpmu_clk_init); 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_cistatic void __init pxa1928_apmu_clk_init(struct device_node *np) 22762306a36Sopenharmony_ci{ 22862306a36Sopenharmony_ci struct pxa1928_clk_unit *pxa_unit; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL); 23162306a36Sopenharmony_ci if (!pxa_unit) 23262306a36Sopenharmony_ci return; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci pxa_unit->apmu_base = of_iomap(np, 0); 23562306a36Sopenharmony_ci if (!pxa_unit->apmu_base) { 23662306a36Sopenharmony_ci pr_err("failed to map apmu registers\n"); 23762306a36Sopenharmony_ci kfree(pxa_unit); 23862306a36Sopenharmony_ci return; 23962306a36Sopenharmony_ci } 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci mmp_clk_init(np, &pxa_unit->unit, APMU_NR_CLKS); 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci pxa1928_axi_periph_clk_init(pxa_unit); 24462306a36Sopenharmony_ci} 24562306a36Sopenharmony_ciCLK_OF_DECLARE(pxa1928_apmu_clk, "marvell,pxa1928-apmu", pxa1928_apmu_clk_init); 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_cistatic void __init pxa1928_apbc_clk_init(struct device_node *np) 24862306a36Sopenharmony_ci{ 24962306a36Sopenharmony_ci struct pxa1928_clk_unit *pxa_unit; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL); 25262306a36Sopenharmony_ci if (!pxa_unit) 25362306a36Sopenharmony_ci return; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci pxa_unit->apbc_base = of_iomap(np, 0); 25662306a36Sopenharmony_ci if (!pxa_unit->apbc_base) { 25762306a36Sopenharmony_ci pr_err("failed to map apbc registers\n"); 25862306a36Sopenharmony_ci kfree(pxa_unit); 25962306a36Sopenharmony_ci return; 26062306a36Sopenharmony_ci } 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci mmp_clk_init(np, &pxa_unit->unit, APBC_NR_CLKS); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci pxa1928_apb_periph_clk_init(pxa_unit); 26562306a36Sopenharmony_ci pxa1928_clk_reset_init(np, pxa_unit); 26662306a36Sopenharmony_ci} 26762306a36Sopenharmony_ciCLK_OF_DECLARE(pxa1928_apbc_clk, "marvell,pxa1928-apbc", pxa1928_apbc_clk_init); 268