162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * pxa168 clock framework source file 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2012 Marvell 662306a36Sopenharmony_ci * Chao Xie <xiechao.mail@gmail.com> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/kernel.h> 1162306a36Sopenharmony_ci#include <linux/spinlock.h> 1262306a36Sopenharmony_ci#include <linux/io.h> 1362306a36Sopenharmony_ci#include <linux/delay.h> 1462306a36Sopenharmony_ci#include <linux/err.h> 1562306a36Sopenharmony_ci#include <linux/of_address.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include <dt-bindings/clock/marvell,pxa168.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include "clk.h" 2062306a36Sopenharmony_ci#include "reset.h" 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define APBC_UART0 0x0 2362306a36Sopenharmony_ci#define APBC_UART1 0x4 2462306a36Sopenharmony_ci#define APBC_GPIO 0x8 2562306a36Sopenharmony_ci#define APBC_PWM0 0xc 2662306a36Sopenharmony_ci#define APBC_PWM1 0x10 2762306a36Sopenharmony_ci#define APBC_PWM2 0x14 2862306a36Sopenharmony_ci#define APBC_PWM3 0x18 2962306a36Sopenharmony_ci#define APBC_RTC 0x28 3062306a36Sopenharmony_ci#define APBC_TWSI0 0x2c 3162306a36Sopenharmony_ci#define APBC_KPC 0x30 3262306a36Sopenharmony_ci#define APBC_TIMER 0x34 3362306a36Sopenharmony_ci#define APBC_AIB 0x3c 3462306a36Sopenharmony_ci#define APBC_SW_JTAG 0x40 3562306a36Sopenharmony_ci#define APBC_ONEWIRE 0x48 3662306a36Sopenharmony_ci#define APBC_TWSI1 0x6c 3762306a36Sopenharmony_ci#define APBC_UART2 0x70 3862306a36Sopenharmony_ci#define APBC_AC97 0x84 3962306a36Sopenharmony_ci#define APBC_SSP0 0x81c 4062306a36Sopenharmony_ci#define APBC_SSP1 0x820 4162306a36Sopenharmony_ci#define APBC_SSP2 0x84c 4262306a36Sopenharmony_ci#define APBC_SSP3 0x858 4362306a36Sopenharmony_ci#define APBC_SSP4 0x85c 4462306a36Sopenharmony_ci#define APMU_DISP0 0x4c 4562306a36Sopenharmony_ci#define APMU_CCIC0 0x50 4662306a36Sopenharmony_ci#define APMU_SDH0 0x54 4762306a36Sopenharmony_ci#define APMU_SDH1 0x58 4862306a36Sopenharmony_ci#define APMU_USB 0x5c 4962306a36Sopenharmony_ci#define APMU_DFC 0x60 5062306a36Sopenharmony_ci#define APMU_DMA 0x64 5162306a36Sopenharmony_ci#define APMU_BUS 0x6c 5262306a36Sopenharmony_ci#define APMU_GC 0xcc 5362306a36Sopenharmony_ci#define APMU_SMC 0xd4 5462306a36Sopenharmony_ci#define APMU_XD 0xdc 5562306a36Sopenharmony_ci#define APMU_SDH2 0xe0 5662306a36Sopenharmony_ci#define APMU_SDH3 0xe4 5762306a36Sopenharmony_ci#define APMU_CF 0xf0 5862306a36Sopenharmony_ci#define APMU_MSP 0xf4 5962306a36Sopenharmony_ci#define APMU_CMU 0xf8 6062306a36Sopenharmony_ci#define APMU_FE 0xfc 6162306a36Sopenharmony_ci#define APMU_PCIE 0x100 6262306a36Sopenharmony_ci#define APMU_EPD 0x104 6362306a36Sopenharmony_ci#define MPMU_UART_PLL 0x14 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci#define NR_CLKS 200 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistruct pxa168_clk_unit { 6862306a36Sopenharmony_ci struct mmp_clk_unit unit; 6962306a36Sopenharmony_ci void __iomem *mpmu_base; 7062306a36Sopenharmony_ci void __iomem *apmu_base; 7162306a36Sopenharmony_ci void __iomem *apbc_base; 7262306a36Sopenharmony_ci}; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistatic struct mmp_param_fixed_rate_clk fixed_rate_clks[] = { 7562306a36Sopenharmony_ci {PXA168_CLK_CLK32, "clk32", NULL, 0, 32768}, 7662306a36Sopenharmony_ci {PXA168_CLK_VCTCXO, "vctcxo", NULL, 0, 26000000}, 7762306a36Sopenharmony_ci {PXA168_CLK_PLL1, "pll1", NULL, 0, 624000000}, 7862306a36Sopenharmony_ci {PXA168_CLK_USB_PLL, "usb_pll", NULL, 0, 480000000}, 7962306a36Sopenharmony_ci}; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_cistatic struct mmp_param_fixed_factor_clk fixed_factor_clks[] = { 8262306a36Sopenharmony_ci {PXA168_CLK_PLL1_2, "pll1_2", "pll1", 1, 2, 0}, 8362306a36Sopenharmony_ci {PXA168_CLK_PLL1_4, "pll1_4", "pll1_2", 1, 2, 0}, 8462306a36Sopenharmony_ci {PXA168_CLK_PLL1_8, "pll1_8", "pll1_4", 1, 2, 0}, 8562306a36Sopenharmony_ci {PXA168_CLK_PLL1_16, "pll1_16", "pll1_8", 1, 2, 0}, 8662306a36Sopenharmony_ci {PXA168_CLK_PLL1_6, "pll1_6", "pll1_2", 1, 3, 0}, 8762306a36Sopenharmony_ci {PXA168_CLK_PLL1_12, "pll1_12", "pll1_6", 1, 2, 0}, 8862306a36Sopenharmony_ci {PXA168_CLK_PLL1_24, "pll1_24", "pll1_12", 1, 2, 0}, 8962306a36Sopenharmony_ci {PXA168_CLK_PLL1_48, "pll1_48", "pll1_24", 1, 2, 0}, 9062306a36Sopenharmony_ci {PXA168_CLK_PLL1_96, "pll1_96", "pll1_48", 1, 2, 0}, 9162306a36Sopenharmony_ci {PXA168_CLK_PLL1_192, "pll1_192", "pll1_96", 1, 2, 0}, 9262306a36Sopenharmony_ci {PXA168_CLK_PLL1_13, "pll1_13", "pll1", 1, 13, 0}, 9362306a36Sopenharmony_ci {PXA168_CLK_PLL1_13_1_5, "pll1_13_1_5", "pll1_13", 1, 5, 0}, 9462306a36Sopenharmony_ci {PXA168_CLK_PLL1_2_1_5, "pll1_2_1_5", "pll1_2", 1, 5, 0}, 9562306a36Sopenharmony_ci {PXA168_CLK_PLL1_3_16, "pll1_3_16", "pll1", 3, 16, 0}, 9662306a36Sopenharmony_ci {PXA168_CLK_PLL1_2_1_10, "pll1_2_1_10", "pll1_2", 1, 10, 0}, 9762306a36Sopenharmony_ci {PXA168_CLK_PLL1_2_3_16, "pll1_2_3_16", "pll1_2", 3, 16, 0}, 9862306a36Sopenharmony_ci {PXA168_CLK_CLK32_2, "clk32_2", "clk32", 1, 2, 0}, 9962306a36Sopenharmony_ci}; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistatic struct mmp_clk_factor_masks uart_factor_masks = { 10262306a36Sopenharmony_ci .factor = 2, 10362306a36Sopenharmony_ci .num_mask = 0x1fff, 10462306a36Sopenharmony_ci .den_mask = 0x1fff, 10562306a36Sopenharmony_ci .num_shift = 16, 10662306a36Sopenharmony_ci .den_shift = 0, 10762306a36Sopenharmony_ci}; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic struct mmp_clk_factor_tbl uart_factor_tbl[] = { 11062306a36Sopenharmony_ci {.num = 8125, .den = 1536}, /*14.745MHZ */ 11162306a36Sopenharmony_ci}; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic void pxa168_pll_init(struct pxa168_clk_unit *pxa_unit) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci struct clk *clk; 11662306a36Sopenharmony_ci struct mmp_clk_unit *unit = &pxa_unit->unit; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci mmp_register_fixed_rate_clks(unit, fixed_rate_clks, 11962306a36Sopenharmony_ci ARRAY_SIZE(fixed_rate_clks)); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci mmp_register_fixed_factor_clks(unit, fixed_factor_clks, 12262306a36Sopenharmony_ci ARRAY_SIZE(fixed_factor_clks)); 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci clk = mmp_clk_register_factor("uart_pll", "pll1_4", 12562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 12662306a36Sopenharmony_ci pxa_unit->mpmu_base + MPMU_UART_PLL, 12762306a36Sopenharmony_ci &uart_factor_masks, uart_factor_tbl, 12862306a36Sopenharmony_ci ARRAY_SIZE(uart_factor_tbl), NULL); 12962306a36Sopenharmony_ci mmp_clk_add(unit, PXA168_CLK_UART_PLL, clk); 13062306a36Sopenharmony_ci} 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic DEFINE_SPINLOCK(twsi0_lock); 13362306a36Sopenharmony_cistatic DEFINE_SPINLOCK(twsi1_lock); 13462306a36Sopenharmony_cistatic const char * const twsi_parent_names[] = {"pll1_2_1_10", "pll1_2_1_5"}; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_cistatic DEFINE_SPINLOCK(kpc_lock); 13762306a36Sopenharmony_cistatic const char * const kpc_parent_names[] = {"clk32", "clk32_2", "pll1_24"}; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic DEFINE_SPINLOCK(pwm0_lock); 14062306a36Sopenharmony_cistatic DEFINE_SPINLOCK(pwm1_lock); 14162306a36Sopenharmony_cistatic DEFINE_SPINLOCK(pwm2_lock); 14262306a36Sopenharmony_cistatic DEFINE_SPINLOCK(pwm3_lock); 14362306a36Sopenharmony_cistatic const char * const pwm_parent_names[] = {"pll1_48", "clk32"}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic DEFINE_SPINLOCK(uart0_lock); 14662306a36Sopenharmony_cistatic DEFINE_SPINLOCK(uart1_lock); 14762306a36Sopenharmony_cistatic DEFINE_SPINLOCK(uart2_lock); 14862306a36Sopenharmony_cistatic const char * const uart_parent_names[] = {"pll1_2_3_16", "uart_pll"}; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ssp0_lock); 15162306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ssp1_lock); 15262306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ssp2_lock); 15362306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ssp3_lock); 15462306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ssp4_lock); 15562306a36Sopenharmony_cistatic const char * const ssp_parent_names[] = {"pll1_96", "pll1_48", "pll1_24", "pll1_12"}; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_cistatic DEFINE_SPINLOCK(timer_lock); 15862306a36Sopenharmony_cistatic const char * const timer_parent_names[] = {"pll1_48", "clk32", "pll1_96", "pll1_192"}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic DEFINE_SPINLOCK(reset_lock); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cistatic struct mmp_param_mux_clk apbc_mux_clks[] = { 16362306a36Sopenharmony_ci {0, "twsi0_mux", twsi_parent_names, ARRAY_SIZE(twsi_parent_names), CLK_SET_RATE_PARENT, APBC_TWSI0, 4, 3, 0, &twsi0_lock}, 16462306a36Sopenharmony_ci {0, "twsi1_mux", twsi_parent_names, ARRAY_SIZE(twsi_parent_names), CLK_SET_RATE_PARENT, APBC_TWSI1, 4, 3, 0, &twsi1_lock}, 16562306a36Sopenharmony_ci {0, "kpc_mux", kpc_parent_names, ARRAY_SIZE(kpc_parent_names), CLK_SET_RATE_PARENT, APBC_KPC, 4, 3, 0, &kpc_lock}, 16662306a36Sopenharmony_ci {0, "pwm0_mux", pwm_parent_names, ARRAY_SIZE(pwm_parent_names), CLK_SET_RATE_PARENT, APBC_PWM0, 4, 3, 0, &pwm0_lock}, 16762306a36Sopenharmony_ci {0, "pwm1_mux", pwm_parent_names, ARRAY_SIZE(pwm_parent_names), CLK_SET_RATE_PARENT, APBC_PWM1, 4, 3, 0, &pwm1_lock}, 16862306a36Sopenharmony_ci {0, "pwm2_mux", pwm_parent_names, ARRAY_SIZE(pwm_parent_names), CLK_SET_RATE_PARENT, APBC_PWM2, 4, 3, 0, &pwm2_lock}, 16962306a36Sopenharmony_ci {0, "pwm3_mux", pwm_parent_names, ARRAY_SIZE(pwm_parent_names), CLK_SET_RATE_PARENT, APBC_PWM3, 4, 3, 0, &pwm3_lock}, 17062306a36Sopenharmony_ci {0, "uart0_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART0, 4, 3, 0, &uart0_lock}, 17162306a36Sopenharmony_ci {0, "uart1_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART1, 4, 3, 0, &uart1_lock}, 17262306a36Sopenharmony_ci {0, "uart2_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART2, 4, 3, 0, &uart2_lock}, 17362306a36Sopenharmony_ci {0, "ssp0_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP0, 4, 3, 0, &ssp0_lock}, 17462306a36Sopenharmony_ci {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock}, 17562306a36Sopenharmony_ci {0, "ssp2_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP2, 4, 3, 0, &ssp2_lock}, 17662306a36Sopenharmony_ci {0, "ssp3_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP3, 4, 3, 0, &ssp3_lock}, 17762306a36Sopenharmony_ci {0, "ssp4_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP4, 4, 3, 0, &ssp4_lock}, 17862306a36Sopenharmony_ci {0, "timer_mux", timer_parent_names, ARRAY_SIZE(timer_parent_names), CLK_SET_RATE_PARENT, APBC_TIMER, 4, 3, 0, &timer_lock}, 17962306a36Sopenharmony_ci}; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_cistatic struct mmp_param_gate_clk apbc_gate_clks[] = { 18262306a36Sopenharmony_ci {PXA168_CLK_TWSI0, "twsi0_clk", "twsi0_mux", CLK_SET_RATE_PARENT, APBC_TWSI0, 0x3, 0x3, 0x0, 0, &twsi0_lock}, 18362306a36Sopenharmony_ci {PXA168_CLK_TWSI1, "twsi1_clk", "twsi1_mux", CLK_SET_RATE_PARENT, APBC_TWSI1, 0x3, 0x3, 0x0, 0, &twsi1_lock}, 18462306a36Sopenharmony_ci {PXA168_CLK_GPIO, "gpio_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_GPIO, 0x1, 0x1, 0x0, 0, &reset_lock}, 18562306a36Sopenharmony_ci {PXA168_CLK_KPC, "kpc_clk", "kpc_mux", CLK_SET_RATE_PARENT, APBC_KPC, 0x3, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &kpc_lock}, 18662306a36Sopenharmony_ci {PXA168_CLK_RTC, "rtc_clk", "clk32", CLK_SET_RATE_PARENT, APBC_RTC, 0x83, 0x83, 0x0, MMP_CLK_GATE_NEED_DELAY, NULL}, 18762306a36Sopenharmony_ci {PXA168_CLK_PWM0, "pwm0_clk", "pwm0_mux", CLK_SET_RATE_PARENT, APBC_PWM0, 0x3, 0x3, 0x0, 0, &pwm0_lock}, 18862306a36Sopenharmony_ci {PXA168_CLK_PWM1, "pwm1_clk", "pwm1_mux", CLK_SET_RATE_PARENT, APBC_PWM1, 0x3, 0x3, 0x0, 0, &pwm1_lock}, 18962306a36Sopenharmony_ci {PXA168_CLK_PWM2, "pwm2_clk", "pwm2_mux", CLK_SET_RATE_PARENT, APBC_PWM2, 0x3, 0x3, 0x0, 0, &pwm2_lock}, 19062306a36Sopenharmony_ci {PXA168_CLK_PWM3, "pwm3_clk", "pwm3_mux", CLK_SET_RATE_PARENT, APBC_PWM3, 0x3, 0x3, 0x0, 0, &pwm3_lock}, 19162306a36Sopenharmony_ci {PXA168_CLK_UART0, "uart0_clk", "uart0_mux", CLK_SET_RATE_PARENT, APBC_UART0, 0x3, 0x3, 0x0, 0, &uart0_lock}, 19262306a36Sopenharmony_ci {PXA168_CLK_UART1, "uart1_clk", "uart1_mux", CLK_SET_RATE_PARENT, APBC_UART1, 0x3, 0x3, 0x0, 0, &uart1_lock}, 19362306a36Sopenharmony_ci {PXA168_CLK_UART2, "uart2_clk", "uart2_mux", CLK_SET_RATE_PARENT, APBC_UART2, 0x3, 0x3, 0x0, 0, &uart2_lock}, 19462306a36Sopenharmony_ci {PXA168_CLK_SSP0, "ssp0_clk", "ssp0_mux", CLK_SET_RATE_PARENT, APBC_SSP0, 0x3, 0x3, 0x0, 0, &ssp0_lock}, 19562306a36Sopenharmony_ci {PXA168_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x3, 0x3, 0x0, 0, &ssp1_lock}, 19662306a36Sopenharmony_ci {PXA168_CLK_SSP2, "ssp2_clk", "ssp2_mux", CLK_SET_RATE_PARENT, APBC_SSP2, 0x3, 0x3, 0x0, 0, &ssp2_lock}, 19762306a36Sopenharmony_ci {PXA168_CLK_SSP3, "ssp3_clk", "ssp3_mux", CLK_SET_RATE_PARENT, APBC_SSP3, 0x3, 0x3, 0x0, 0, &ssp3_lock}, 19862306a36Sopenharmony_ci {PXA168_CLK_SSP4, "ssp4_clk", "ssp4_mux", CLK_SET_RATE_PARENT, APBC_SSP4, 0x3, 0x3, 0x0, 0, &ssp4_lock}, 19962306a36Sopenharmony_ci {PXA168_CLK_TIMER, "timer_clk", "timer_mux", CLK_SET_RATE_PARENT, APBC_TIMER, 0x3, 0x3, 0x0, 0, &timer_lock}, 20062306a36Sopenharmony_ci}; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic void pxa168_apb_periph_clk_init(struct pxa168_clk_unit *pxa_unit) 20362306a36Sopenharmony_ci{ 20462306a36Sopenharmony_ci struct mmp_clk_unit *unit = &pxa_unit->unit; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci mmp_register_mux_clks(unit, apbc_mux_clks, pxa_unit->apbc_base, 20762306a36Sopenharmony_ci ARRAY_SIZE(apbc_mux_clks)); 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci mmp_register_gate_clks(unit, apbc_gate_clks, pxa_unit->apbc_base, 21062306a36Sopenharmony_ci ARRAY_SIZE(apbc_gate_clks)); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci} 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_cistatic DEFINE_SPINLOCK(dfc_lock); 21562306a36Sopenharmony_cistatic const char * const dfc_parent_names[] = {"pll1_4", "pll1_8"}; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistatic DEFINE_SPINLOCK(sdh0_lock); 21862306a36Sopenharmony_cistatic DEFINE_SPINLOCK(sdh1_lock); 21962306a36Sopenharmony_cistatic DEFINE_SPINLOCK(sdh2_lock); 22062306a36Sopenharmony_cistatic DEFINE_SPINLOCK(sdh3_lock); 22162306a36Sopenharmony_cistatic const char * const sdh_parent_names[] = {"pll1_13", "pll1_12", "pll1_8"}; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_cistatic DEFINE_SPINLOCK(usb_lock); 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_cistatic DEFINE_SPINLOCK(disp0_lock); 22662306a36Sopenharmony_cistatic const char * const disp_parent_names[] = {"pll1", "pll1_2"}; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ccic0_lock); 22962306a36Sopenharmony_cistatic const char * const ccic_parent_names[] = {"pll1_4", "pll1_8"}; 23062306a36Sopenharmony_cistatic const char * const ccic_phy_parent_names[] = {"pll1_6", "pll1_12"}; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic struct mmp_param_mux_clk apmu_mux_clks[] = { 23362306a36Sopenharmony_ci {0, "dfc_mux", dfc_parent_names, ARRAY_SIZE(dfc_parent_names), CLK_SET_RATE_PARENT, APMU_DFC, 6, 1, 0, &dfc_lock}, 23462306a36Sopenharmony_ci {0, "sdh0_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH0, 6, 2, 0, &sdh0_lock}, 23562306a36Sopenharmony_ci {0, "sdh1_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH1, 6, 2, 0, &sdh1_lock}, 23662306a36Sopenharmony_ci {0, "sdh2_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH2, 6, 2, 0, &sdh2_lock}, 23762306a36Sopenharmony_ci {0, "sdh3_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH3, 6, 2, 0, &sdh3_lock}, 23862306a36Sopenharmony_ci {0, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 1, 0, &disp0_lock}, 23962306a36Sopenharmony_ci {0, "ccic0_mux", ccic_parent_names, ARRAY_SIZE(ccic_parent_names), CLK_SET_RATE_PARENT, APMU_CCIC0, 6, 1, 0, &ccic0_lock}, 24062306a36Sopenharmony_ci {0, "ccic0_phy_mux", ccic_phy_parent_names, ARRAY_SIZE(ccic_phy_parent_names), CLK_SET_RATE_PARENT, APMU_CCIC0, 7, 1, 0, &ccic0_lock}, 24162306a36Sopenharmony_ci}; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_cistatic struct mmp_param_div_clk apmu_div_clks[] = { 24462306a36Sopenharmony_ci {0, "ccic0_sphy_div", "ccic0_mux", CLK_SET_RATE_PARENT, APMU_CCIC0, 10, 5, 0, &ccic0_lock}, 24562306a36Sopenharmony_ci}; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_cistatic struct mmp_param_gate_clk apmu_gate_clks[] = { 24862306a36Sopenharmony_ci {PXA168_CLK_DFC, "dfc_clk", "dfc_mux", CLK_SET_RATE_PARENT, APMU_DFC, 0x19b, 0x19b, 0x0, 0, &dfc_lock}, 24962306a36Sopenharmony_ci {PXA168_CLK_USB, "usb_clk", "usb_pll", 0, APMU_USB, 0x9, 0x9, 0x0, 0, &usb_lock}, 25062306a36Sopenharmony_ci {PXA168_CLK_SPH, "sph_clk", "usb_pll", 0, APMU_USB, 0x12, 0x12, 0x0, 0, &usb_lock}, 25162306a36Sopenharmony_ci {PXA168_CLK_SDH0, "sdh0_clk", "sdh0_mux", CLK_SET_RATE_PARENT, APMU_SDH0, 0x12, 0x12, 0x0, 0, &sdh0_lock}, 25262306a36Sopenharmony_ci {PXA168_CLK_SDH1, "sdh1_clk", "sdh1_mux", CLK_SET_RATE_PARENT, APMU_SDH1, 0x12, 0x12, 0x0, 0, &sdh1_lock}, 25362306a36Sopenharmony_ci {PXA168_CLK_SDH2, "sdh2_clk", "sdh2_mux", CLK_SET_RATE_PARENT, APMU_SDH2, 0x12, 0x12, 0x0, 0, &sdh2_lock}, 25462306a36Sopenharmony_ci {PXA168_CLK_SDH3, "sdh3_clk", "sdh3_mux", CLK_SET_RATE_PARENT, APMU_SDH3, 0x12, 0x12, 0x0, 0, &sdh3_lock}, 25562306a36Sopenharmony_ci /* SDH0/1 and 2/3 AXI clocks are also gated by common bits in SDH0 and SDH2 registers */ 25662306a36Sopenharmony_ci {PXA168_CLK_SDH01_AXI, "sdh01_axi_clk", NULL, CLK_SET_RATE_PARENT, APMU_SDH0, 0x9, 0x9, 0x0, 0, &sdh0_lock}, 25762306a36Sopenharmony_ci {PXA168_CLK_SDH23_AXI, "sdh23_axi_clk", NULL, CLK_SET_RATE_PARENT, APMU_SDH2, 0x9, 0x9, 0x0, 0, &sdh2_lock}, 25862306a36Sopenharmony_ci {PXA168_CLK_DISP0, "disp0_clk", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1b, 0x1b, 0x0, 0, &disp0_lock}, 25962306a36Sopenharmony_ci {PXA168_CLK_CCIC0, "ccic0_clk", "ccic0_mux", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x1b, 0x1b, 0x0, 0, &ccic0_lock}, 26062306a36Sopenharmony_ci {PXA168_CLK_CCIC0_PHY, "ccic0_phy_clk", "ccic0_phy_mux", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x24, 0x24, 0x0, 0, &ccic0_lock}, 26162306a36Sopenharmony_ci {PXA168_CLK_CCIC0_SPHY, "ccic0_sphy_clk", "ccic0_sphy_div", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x300, 0x300, 0x0, 0, &ccic0_lock}, 26262306a36Sopenharmony_ci}; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_cistatic void pxa168_axi_periph_clk_init(struct pxa168_clk_unit *pxa_unit) 26562306a36Sopenharmony_ci{ 26662306a36Sopenharmony_ci struct mmp_clk_unit *unit = &pxa_unit->unit; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci mmp_register_mux_clks(unit, apmu_mux_clks, pxa_unit->apmu_base, 26962306a36Sopenharmony_ci ARRAY_SIZE(apmu_mux_clks)); 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci mmp_register_div_clks(unit, apmu_div_clks, pxa_unit->apmu_base, 27262306a36Sopenharmony_ci ARRAY_SIZE(apmu_div_clks)); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci mmp_register_gate_clks(unit, apmu_gate_clks, pxa_unit->apmu_base, 27562306a36Sopenharmony_ci ARRAY_SIZE(apmu_gate_clks)); 27662306a36Sopenharmony_ci} 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_cistatic void pxa168_clk_reset_init(struct device_node *np, 27962306a36Sopenharmony_ci struct pxa168_clk_unit *pxa_unit) 28062306a36Sopenharmony_ci{ 28162306a36Sopenharmony_ci struct mmp_clk_reset_cell *cells; 28262306a36Sopenharmony_ci int i, nr_resets; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci nr_resets = ARRAY_SIZE(apbc_gate_clks); 28562306a36Sopenharmony_ci cells = kcalloc(nr_resets, sizeof(*cells), GFP_KERNEL); 28662306a36Sopenharmony_ci if (!cells) 28762306a36Sopenharmony_ci return; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci for (i = 0; i < nr_resets; i++) { 29062306a36Sopenharmony_ci cells[i].clk_id = apbc_gate_clks[i].id; 29162306a36Sopenharmony_ci cells[i].reg = pxa_unit->apbc_base + apbc_gate_clks[i].offset; 29262306a36Sopenharmony_ci cells[i].flags = 0; 29362306a36Sopenharmony_ci cells[i].lock = apbc_gate_clks[i].lock; 29462306a36Sopenharmony_ci cells[i].bits = 0x4; 29562306a36Sopenharmony_ci } 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci mmp_clk_reset_register(np, cells, nr_resets); 29862306a36Sopenharmony_ci} 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_cistatic void __init pxa168_clk_init(struct device_node *np) 30162306a36Sopenharmony_ci{ 30262306a36Sopenharmony_ci struct pxa168_clk_unit *pxa_unit; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL); 30562306a36Sopenharmony_ci if (!pxa_unit) 30662306a36Sopenharmony_ci return; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci pxa_unit->mpmu_base = of_iomap(np, 0); 30962306a36Sopenharmony_ci if (!pxa_unit->mpmu_base) { 31062306a36Sopenharmony_ci pr_err("failed to map mpmu registers\n"); 31162306a36Sopenharmony_ci kfree(pxa_unit); 31262306a36Sopenharmony_ci return; 31362306a36Sopenharmony_ci } 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci pxa_unit->apmu_base = of_iomap(np, 1); 31662306a36Sopenharmony_ci if (!pxa_unit->apmu_base) { 31762306a36Sopenharmony_ci pr_err("failed to map apmu registers\n"); 31862306a36Sopenharmony_ci kfree(pxa_unit); 31962306a36Sopenharmony_ci return; 32062306a36Sopenharmony_ci } 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci pxa_unit->apbc_base = of_iomap(np, 2); 32362306a36Sopenharmony_ci if (!pxa_unit->apbc_base) { 32462306a36Sopenharmony_ci pr_err("failed to map apbc registers\n"); 32562306a36Sopenharmony_ci kfree(pxa_unit); 32662306a36Sopenharmony_ci return; 32762306a36Sopenharmony_ci } 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci mmp_clk_init(np, &pxa_unit->unit, NR_CLKS); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci pxa168_pll_init(pxa_unit); 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci pxa168_apb_periph_clk_init(pxa_unit); 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci pxa168_axi_periph_clk_init(pxa_unit); 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci pxa168_clk_reset_init(np, pxa_unit); 33862306a36Sopenharmony_ci} 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ciCLK_OF_DECLARE(pxa168_clk, "marvell,pxa168-clock", pxa168_clk_init); 341