162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Purna Chandra Mandal,<purna.mandal@microchip.com>
462306a36Sopenharmony_ci * Copyright (C) 2015 Microchip Technology Inc.  All rights reserved.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci#include <dt-bindings/clock/microchip,pic32-clock.h>
762306a36Sopenharmony_ci#include <linux/clk.h>
862306a36Sopenharmony_ci#include <linux/clk-provider.h>
962306a36Sopenharmony_ci#include <linux/clkdev.h>
1062306a36Sopenharmony_ci#include <linux/io.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/of_address.h>
1462306a36Sopenharmony_ci#include <linux/platform_device.h>
1562306a36Sopenharmony_ci#include <asm/traps.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include "clk-core.h"
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci/* FRC Postscaler */
2062306a36Sopenharmony_ci#define OSC_FRCDIV_MASK		0x07
2162306a36Sopenharmony_ci#define OSC_FRCDIV_SHIFT	24
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/* SPLL fields */
2462306a36Sopenharmony_ci#define PLL_ICLK_MASK		0x01
2562306a36Sopenharmony_ci#define PLL_ICLK_SHIFT		7
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define DECLARE_PERIPHERAL_CLOCK(__clk_name, __reg, __flags)	\
2862306a36Sopenharmony_ci	{							\
2962306a36Sopenharmony_ci		.ctrl_reg = (__reg),				\
3062306a36Sopenharmony_ci		.init_data = {					\
3162306a36Sopenharmony_ci			.name = (__clk_name),			\
3262306a36Sopenharmony_ci			.parent_names = (const char *[]) {	\
3362306a36Sopenharmony_ci				"sys_clk"			\
3462306a36Sopenharmony_ci			},					\
3562306a36Sopenharmony_ci			.num_parents = 1,			\
3662306a36Sopenharmony_ci			.ops = &pic32_pbclk_ops,		\
3762306a36Sopenharmony_ci			.flags = (__flags),			\
3862306a36Sopenharmony_ci		},						\
3962306a36Sopenharmony_ci	}
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci#define DECLARE_REFO_CLOCK(__clkid, __reg)				\
4262306a36Sopenharmony_ci	{								\
4362306a36Sopenharmony_ci		.ctrl_reg = (__reg),					\
4462306a36Sopenharmony_ci		.init_data = {						\
4562306a36Sopenharmony_ci			.name = "refo" #__clkid "_clk",			\
4662306a36Sopenharmony_ci			.parent_names = (const char *[]) {		\
4762306a36Sopenharmony_ci				"sys_clk", "pb1_clk", "posc_clk",	\
4862306a36Sopenharmony_ci				"frc_clk", "lprc_clk", "sosc_clk",	\
4962306a36Sopenharmony_ci				"sys_pll", "refi" #__clkid "_clk",	\
5062306a36Sopenharmony_ci				"bfrc_clk",				\
5162306a36Sopenharmony_ci			},						\
5262306a36Sopenharmony_ci			.num_parents = 9,				\
5362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE | CLK_SET_PARENT_GATE,\
5462306a36Sopenharmony_ci			.ops = &pic32_roclk_ops,			\
5562306a36Sopenharmony_ci		},							\
5662306a36Sopenharmony_ci		.parent_map = (const u32[]) {				\
5762306a36Sopenharmony_ci			0, 1, 2, 3, 4, 5, 7, 8, 9			\
5862306a36Sopenharmony_ci		},							\
5962306a36Sopenharmony_ci	}
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic const struct pic32_ref_osc_data ref_clks[] = {
6262306a36Sopenharmony_ci	DECLARE_REFO_CLOCK(1, 0x80),
6362306a36Sopenharmony_ci	DECLARE_REFO_CLOCK(2, 0xa0),
6462306a36Sopenharmony_ci	DECLARE_REFO_CLOCK(3, 0xc0),
6562306a36Sopenharmony_ci	DECLARE_REFO_CLOCK(4, 0xe0),
6662306a36Sopenharmony_ci	DECLARE_REFO_CLOCK(5, 0x100),
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cistatic const struct pic32_periph_clk_data periph_clocks[] = {
7062306a36Sopenharmony_ci	DECLARE_PERIPHERAL_CLOCK("pb1_clk", 0x140, 0),
7162306a36Sopenharmony_ci	DECLARE_PERIPHERAL_CLOCK("pb2_clk", 0x150, CLK_IGNORE_UNUSED),
7262306a36Sopenharmony_ci	DECLARE_PERIPHERAL_CLOCK("pb3_clk", 0x160, 0),
7362306a36Sopenharmony_ci	DECLARE_PERIPHERAL_CLOCK("pb4_clk", 0x170, 0),
7462306a36Sopenharmony_ci	DECLARE_PERIPHERAL_CLOCK("pb5_clk", 0x180, 0),
7562306a36Sopenharmony_ci	DECLARE_PERIPHERAL_CLOCK("pb6_clk", 0x190, 0),
7662306a36Sopenharmony_ci	DECLARE_PERIPHERAL_CLOCK("cpu_clk", 0x1a0, CLK_IGNORE_UNUSED),
7762306a36Sopenharmony_ci};
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistatic const struct pic32_sys_clk_data sys_mux_clk = {
8062306a36Sopenharmony_ci	.slew_reg = 0x1c0,
8162306a36Sopenharmony_ci	.slew_div = 2, /* step of div_4 -> div_2 -> no_div */
8262306a36Sopenharmony_ci	.init_data = {
8362306a36Sopenharmony_ci		.name = "sys_clk",
8462306a36Sopenharmony_ci		.parent_names = (const char *[]) {
8562306a36Sopenharmony_ci			"frcdiv_clk", "sys_pll", "posc_clk",
8662306a36Sopenharmony_ci			"sosc_clk", "lprc_clk", "frcdiv_clk",
8762306a36Sopenharmony_ci		},
8862306a36Sopenharmony_ci		.num_parents = 6,
8962306a36Sopenharmony_ci		.ops = &pic32_sclk_ops,
9062306a36Sopenharmony_ci	},
9162306a36Sopenharmony_ci	.parent_map = (const u32[]) {
9262306a36Sopenharmony_ci		0, 1, 2, 4, 5, 7,
9362306a36Sopenharmony_ci	},
9462306a36Sopenharmony_ci};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic const struct pic32_sys_pll_data sys_pll = {
9762306a36Sopenharmony_ci	.ctrl_reg = 0x020,
9862306a36Sopenharmony_ci	.status_reg = 0x1d0,
9962306a36Sopenharmony_ci	.lock_mask = BIT(7),
10062306a36Sopenharmony_ci	.init_data = {
10162306a36Sopenharmony_ci		.name = "sys_pll",
10262306a36Sopenharmony_ci		.parent_names = (const char *[]) {
10362306a36Sopenharmony_ci			"spll_mux_clk"
10462306a36Sopenharmony_ci		},
10562306a36Sopenharmony_ci		.num_parents = 1,
10662306a36Sopenharmony_ci		.ops = &pic32_spll_ops,
10762306a36Sopenharmony_ci	},
10862306a36Sopenharmony_ci};
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic const struct pic32_sec_osc_data sosc_clk = {
11162306a36Sopenharmony_ci	.status_reg = 0x1d0,
11262306a36Sopenharmony_ci	.enable_mask = BIT(1),
11362306a36Sopenharmony_ci	.status_mask = BIT(4),
11462306a36Sopenharmony_ci	.fixed_rate = 32768,
11562306a36Sopenharmony_ci	.init_data = {
11662306a36Sopenharmony_ci		.name = "sosc_clk",
11762306a36Sopenharmony_ci		.parent_names = NULL,
11862306a36Sopenharmony_ci		.ops = &pic32_sosc_ops,
11962306a36Sopenharmony_ci	},
12062306a36Sopenharmony_ci};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic int pic32mzda_critical_clks[] = {
12362306a36Sopenharmony_ci	PB2CLK, PB7CLK
12462306a36Sopenharmony_ci};
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci/* PIC32MZDA clock data */
12762306a36Sopenharmony_cistruct pic32mzda_clk_data {
12862306a36Sopenharmony_ci	struct clk *clks[MAXCLKS];
12962306a36Sopenharmony_ci	struct pic32_clk_common core;
13062306a36Sopenharmony_ci	struct clk_onecell_data onecell_data;
13162306a36Sopenharmony_ci	struct notifier_block failsafe_notifier;
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic int pic32_fscm_nmi(struct notifier_block *nb,
13562306a36Sopenharmony_ci			  unsigned long action, void *data)
13662306a36Sopenharmony_ci{
13762306a36Sopenharmony_ci	struct pic32mzda_clk_data *cd;
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	cd  = container_of(nb, struct pic32mzda_clk_data, failsafe_notifier);
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	/* SYSCLK is now running from BFRCCLK. Report clock failure. */
14262306a36Sopenharmony_ci	if (readl(cd->core.iobase) & BIT(2))
14362306a36Sopenharmony_ci		pr_alert("pic32-clk: FSCM detected clk failure.\n");
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci	/* TODO: detect reason of failure and recover accordingly */
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	return NOTIFY_OK;
14862306a36Sopenharmony_ci}
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_cistatic int pic32mzda_clk_probe(struct platform_device *pdev)
15162306a36Sopenharmony_ci{
15262306a36Sopenharmony_ci	const char *const pll_mux_parents[] = {"posc_clk", "frc_clk"};
15362306a36Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
15462306a36Sopenharmony_ci	struct pic32mzda_clk_data *cd;
15562306a36Sopenharmony_ci	struct pic32_clk_common *core;
15662306a36Sopenharmony_ci	struct clk *pll_mux_clk, *clk;
15762306a36Sopenharmony_ci	struct clk **clks;
15862306a36Sopenharmony_ci	int nr_clks, i, ret;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	cd = devm_kzalloc(&pdev->dev, sizeof(*cd), GFP_KERNEL);
16162306a36Sopenharmony_ci	if (!cd)
16262306a36Sopenharmony_ci		return -ENOMEM;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	core = &cd->core;
16562306a36Sopenharmony_ci	core->iobase = of_io_request_and_map(np, 0, of_node_full_name(np));
16662306a36Sopenharmony_ci	if (IS_ERR(core->iobase)) {
16762306a36Sopenharmony_ci		dev_err(&pdev->dev, "pic32-clk: failed to map registers\n");
16862306a36Sopenharmony_ci		return PTR_ERR(core->iobase);
16962306a36Sopenharmony_ci	}
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	spin_lock_init(&core->reg_lock);
17262306a36Sopenharmony_ci	core->dev = &pdev->dev;
17362306a36Sopenharmony_ci	clks = &cd->clks[0];
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	/* register fixed rate clocks */
17662306a36Sopenharmony_ci	clks[POSCCLK] = clk_register_fixed_rate(&pdev->dev, "posc_clk", NULL,
17762306a36Sopenharmony_ci						0, 24000000);
17862306a36Sopenharmony_ci	clks[FRCCLK] =  clk_register_fixed_rate(&pdev->dev, "frc_clk", NULL,
17962306a36Sopenharmony_ci						0, 8000000);
18062306a36Sopenharmony_ci	clks[BFRCCLK] = clk_register_fixed_rate(&pdev->dev, "bfrc_clk", NULL,
18162306a36Sopenharmony_ci						0, 8000000);
18262306a36Sopenharmony_ci	clks[LPRCCLK] = clk_register_fixed_rate(&pdev->dev, "lprc_clk", NULL,
18362306a36Sopenharmony_ci						0, 32000);
18462306a36Sopenharmony_ci	clks[UPLLCLK] = clk_register_fixed_rate(&pdev->dev, "usbphy_clk", NULL,
18562306a36Sopenharmony_ci						0, 24000000);
18662306a36Sopenharmony_ci	/* fixed rate (optional) clock */
18762306a36Sopenharmony_ci	if (of_property_read_bool(np, "microchip,pic32mzda-sosc")) {
18862306a36Sopenharmony_ci		pr_info("pic32-clk: dt requests SOSC.\n");
18962306a36Sopenharmony_ci		clks[SOSCCLK] = pic32_sosc_clk_register(&sosc_clk, core);
19062306a36Sopenharmony_ci	}
19162306a36Sopenharmony_ci	/* divider clock */
19262306a36Sopenharmony_ci	clks[FRCDIVCLK] = clk_register_divider(&pdev->dev, "frcdiv_clk",
19362306a36Sopenharmony_ci					       "frc_clk", 0,
19462306a36Sopenharmony_ci					       core->iobase,
19562306a36Sopenharmony_ci					       OSC_FRCDIV_SHIFT,
19662306a36Sopenharmony_ci					       OSC_FRCDIV_MASK,
19762306a36Sopenharmony_ci					       CLK_DIVIDER_POWER_OF_TWO,
19862306a36Sopenharmony_ci					       &core->reg_lock);
19962306a36Sopenharmony_ci	/* PLL ICLK mux */
20062306a36Sopenharmony_ci	pll_mux_clk = clk_register_mux(&pdev->dev, "spll_mux_clk",
20162306a36Sopenharmony_ci				       pll_mux_parents, 2, 0,
20262306a36Sopenharmony_ci				       core->iobase + 0x020,
20362306a36Sopenharmony_ci				       PLL_ICLK_SHIFT, 1, 0, &core->reg_lock);
20462306a36Sopenharmony_ci	if (IS_ERR(pll_mux_clk))
20562306a36Sopenharmony_ci		pr_err("spll_mux_clk: clk register failed\n");
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	/* PLL */
20862306a36Sopenharmony_ci	clks[PLLCLK] = pic32_spll_clk_register(&sys_pll, core);
20962306a36Sopenharmony_ci	/* SYSTEM clock */
21062306a36Sopenharmony_ci	clks[SCLK] = pic32_sys_clk_register(&sys_mux_clk, core);
21162306a36Sopenharmony_ci	/* Peripheral bus clocks */
21262306a36Sopenharmony_ci	for (nr_clks = PB1CLK, i = 0; nr_clks <= PB7CLK; i++, nr_clks++)
21362306a36Sopenharmony_ci		clks[nr_clks] = pic32_periph_clk_register(&periph_clocks[i],
21462306a36Sopenharmony_ci							  core);
21562306a36Sopenharmony_ci	/* Reference oscillator clock */
21662306a36Sopenharmony_ci	for (nr_clks = REF1CLK, i = 0; nr_clks <= REF5CLK; i++, nr_clks++)
21762306a36Sopenharmony_ci		clks[nr_clks] = pic32_refo_clk_register(&ref_clks[i], core);
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	/* register clkdev */
22062306a36Sopenharmony_ci	for (i = 0; i < MAXCLKS; i++) {
22162306a36Sopenharmony_ci		if (IS_ERR(clks[i]))
22262306a36Sopenharmony_ci			continue;
22362306a36Sopenharmony_ci		clk_register_clkdev(clks[i], NULL, __clk_get_name(clks[i]));
22462306a36Sopenharmony_ci	}
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	/* register clock provider */
22762306a36Sopenharmony_ci	cd->onecell_data.clks = clks;
22862306a36Sopenharmony_ci	cd->onecell_data.clk_num = MAXCLKS;
22962306a36Sopenharmony_ci	ret = of_clk_add_provider(np, of_clk_src_onecell_get,
23062306a36Sopenharmony_ci				  &cd->onecell_data);
23162306a36Sopenharmony_ci	if (ret)
23262306a36Sopenharmony_ci		return ret;
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	/* force enable critical clocks */
23562306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(pic32mzda_critical_clks); i++) {
23662306a36Sopenharmony_ci		clk = clks[pic32mzda_critical_clks[i]];
23762306a36Sopenharmony_ci		if (clk_prepare_enable(clk))
23862306a36Sopenharmony_ci			dev_err(&pdev->dev, "clk_prepare_enable(%s) failed\n",
23962306a36Sopenharmony_ci				__clk_get_name(clk));
24062306a36Sopenharmony_ci	}
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	/* register NMI for failsafe clock monitor */
24362306a36Sopenharmony_ci	cd->failsafe_notifier.notifier_call = pic32_fscm_nmi;
24462306a36Sopenharmony_ci	return register_nmi_notifier(&cd->failsafe_notifier);
24562306a36Sopenharmony_ci}
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cistatic const struct of_device_id pic32mzda_clk_match_table[] = {
24862306a36Sopenharmony_ci	{ .compatible = "microchip,pic32mzda-clk", },
24962306a36Sopenharmony_ci	{ }
25062306a36Sopenharmony_ci};
25162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, pic32mzda_clk_match_table);
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_cistatic struct platform_driver pic32mzda_clk_driver = {
25462306a36Sopenharmony_ci	.probe		= pic32mzda_clk_probe,
25562306a36Sopenharmony_ci	.driver		= {
25662306a36Sopenharmony_ci		.name	= "clk-pic32mzda",
25762306a36Sopenharmony_ci		.of_match_table = pic32mzda_clk_match_table,
25862306a36Sopenharmony_ci	},
25962306a36Sopenharmony_ci};
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic int __init microchip_pic32mzda_clk_init(void)
26262306a36Sopenharmony_ci{
26362306a36Sopenharmony_ci	return platform_driver_register(&pic32mzda_clk_driver);
26462306a36Sopenharmony_ci}
26562306a36Sopenharmony_cicore_initcall(microchip_pic32mzda_clk_init);
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ciMODULE_DESCRIPTION("Microchip PIC32MZDA Clock Driver");
26862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
26962306a36Sopenharmony_ciMODULE_ALIAS("platform:clk-pic32mzda");
270