162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Purna Chandra Mandal,<purna.mandal@microchip.com> 462306a36Sopenharmony_ci * Copyright (C) 2015 Microchip Technology Inc. All rights reserved. 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/delay.h> 862306a36Sopenharmony_ci#include <linux/device.h> 962306a36Sopenharmony_ci#include <linux/interrupt.h> 1062306a36Sopenharmony_ci#include <linux/io.h> 1162306a36Sopenharmony_ci#include <linux/iopoll.h> 1262306a36Sopenharmony_ci#include <asm/mach-pic32/pic32.h> 1362306a36Sopenharmony_ci#include <asm/traps.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include "clk-core.h" 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci/* OSCCON Reg fields */ 1862306a36Sopenharmony_ci#define OSC_CUR_MASK 0x07 1962306a36Sopenharmony_ci#define OSC_CUR_SHIFT 12 2062306a36Sopenharmony_ci#define OSC_NEW_MASK 0x07 2162306a36Sopenharmony_ci#define OSC_NEW_SHIFT 8 2262306a36Sopenharmony_ci#define OSC_SWEN BIT(0) 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci/* SPLLCON Reg fields */ 2562306a36Sopenharmony_ci#define PLL_RANGE_MASK 0x07 2662306a36Sopenharmony_ci#define PLL_RANGE_SHIFT 0 2762306a36Sopenharmony_ci#define PLL_ICLK_MASK 0x01 2862306a36Sopenharmony_ci#define PLL_ICLK_SHIFT 7 2962306a36Sopenharmony_ci#define PLL_IDIV_MASK 0x07 3062306a36Sopenharmony_ci#define PLL_IDIV_SHIFT 8 3162306a36Sopenharmony_ci#define PLL_ODIV_MASK 0x07 3262306a36Sopenharmony_ci#define PLL_ODIV_SHIFT 24 3362306a36Sopenharmony_ci#define PLL_MULT_MASK 0x7F 3462306a36Sopenharmony_ci#define PLL_MULT_SHIFT 16 3562306a36Sopenharmony_ci#define PLL_MULT_MAX 128 3662306a36Sopenharmony_ci#define PLL_ODIV_MIN 1 3762306a36Sopenharmony_ci#define PLL_ODIV_MAX 5 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci/* Peripheral Bus Clock Reg Fields */ 4062306a36Sopenharmony_ci#define PB_DIV_MASK 0x7f 4162306a36Sopenharmony_ci#define PB_DIV_SHIFT 0 4262306a36Sopenharmony_ci#define PB_DIV_READY BIT(11) 4362306a36Sopenharmony_ci#define PB_DIV_ENABLE BIT(15) 4462306a36Sopenharmony_ci#define PB_DIV_MAX 128 4562306a36Sopenharmony_ci#define PB_DIV_MIN 0 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci/* Reference Oscillator Control Reg fields */ 4862306a36Sopenharmony_ci#define REFO_SEL_MASK 0x0f 4962306a36Sopenharmony_ci#define REFO_SEL_SHIFT 0 5062306a36Sopenharmony_ci#define REFO_ACTIVE BIT(8) 5162306a36Sopenharmony_ci#define REFO_DIVSW_EN BIT(9) 5262306a36Sopenharmony_ci#define REFO_OE BIT(12) 5362306a36Sopenharmony_ci#define REFO_ON BIT(15) 5462306a36Sopenharmony_ci#define REFO_DIV_SHIFT 16 5562306a36Sopenharmony_ci#define REFO_DIV_MASK 0x7fff 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci/* Reference Oscillator Trim Register Fields */ 5862306a36Sopenharmony_ci#define REFO_TRIM_REG 0x10 5962306a36Sopenharmony_ci#define REFO_TRIM_MASK 0x1ff 6062306a36Sopenharmony_ci#define REFO_TRIM_SHIFT 23 6162306a36Sopenharmony_ci#define REFO_TRIM_MAX 511 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci/* Mux Slew Control Register fields */ 6462306a36Sopenharmony_ci#define SLEW_BUSY BIT(0) 6562306a36Sopenharmony_ci#define SLEW_DOWNEN BIT(1) 6662306a36Sopenharmony_ci#define SLEW_UPEN BIT(2) 6762306a36Sopenharmony_ci#define SLEW_DIV 0x07 6862306a36Sopenharmony_ci#define SLEW_DIV_SHIFT 8 6962306a36Sopenharmony_ci#define SLEW_SYSDIV 0x0f 7062306a36Sopenharmony_ci#define SLEW_SYSDIV_SHIFT 20 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci/* Clock Poll Timeout */ 7362306a36Sopenharmony_ci#define LOCK_TIMEOUT_US USEC_PER_MSEC 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci/* SoC specific clock needed during SPLL clock rate switch */ 7662306a36Sopenharmony_cistatic struct clk_hw *pic32_sclk_hw; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci/* add instruction pipeline delay while CPU clock is in-transition. */ 7962306a36Sopenharmony_ci#define cpu_nop5() \ 8062306a36Sopenharmony_cido { \ 8162306a36Sopenharmony_ci __asm__ __volatile__("nop"); \ 8262306a36Sopenharmony_ci __asm__ __volatile__("nop"); \ 8362306a36Sopenharmony_ci __asm__ __volatile__("nop"); \ 8462306a36Sopenharmony_ci __asm__ __volatile__("nop"); \ 8562306a36Sopenharmony_ci __asm__ __volatile__("nop"); \ 8662306a36Sopenharmony_ci} while (0) 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci/* Perpheral bus clocks */ 8962306a36Sopenharmony_cistruct pic32_periph_clk { 9062306a36Sopenharmony_ci struct clk_hw hw; 9162306a36Sopenharmony_ci void __iomem *ctrl_reg; 9262306a36Sopenharmony_ci struct pic32_clk_common *core; 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci#define clkhw_to_pbclk(_hw) container_of(_hw, struct pic32_periph_clk, hw) 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_cistatic int pbclk_is_enabled(struct clk_hw *hw) 9862306a36Sopenharmony_ci{ 9962306a36Sopenharmony_ci struct pic32_periph_clk *pb = clkhw_to_pbclk(hw); 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci return readl(pb->ctrl_reg) & PB_DIV_ENABLE; 10262306a36Sopenharmony_ci} 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic int pbclk_enable(struct clk_hw *hw) 10562306a36Sopenharmony_ci{ 10662306a36Sopenharmony_ci struct pic32_periph_clk *pb = clkhw_to_pbclk(hw); 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci writel(PB_DIV_ENABLE, PIC32_SET(pb->ctrl_reg)); 10962306a36Sopenharmony_ci return 0; 11062306a36Sopenharmony_ci} 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic void pbclk_disable(struct clk_hw *hw) 11362306a36Sopenharmony_ci{ 11462306a36Sopenharmony_ci struct pic32_periph_clk *pb = clkhw_to_pbclk(hw); 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci writel(PB_DIV_ENABLE, PIC32_CLR(pb->ctrl_reg)); 11762306a36Sopenharmony_ci} 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic unsigned long calc_best_divided_rate(unsigned long rate, 12062306a36Sopenharmony_ci unsigned long parent_rate, 12162306a36Sopenharmony_ci u32 divider_max, 12262306a36Sopenharmony_ci u32 divider_min) 12362306a36Sopenharmony_ci{ 12462306a36Sopenharmony_ci unsigned long divided_rate, divided_rate_down, best_rate; 12562306a36Sopenharmony_ci unsigned long div, div_up; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci /* eq. clk_rate = parent_rate / divider. 12862306a36Sopenharmony_ci * 12962306a36Sopenharmony_ci * Find best divider to produce closest of target divided rate. 13062306a36Sopenharmony_ci */ 13162306a36Sopenharmony_ci div = parent_rate / rate; 13262306a36Sopenharmony_ci div = clamp_val(div, divider_min, divider_max); 13362306a36Sopenharmony_ci div_up = clamp_val(div + 1, divider_min, divider_max); 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci divided_rate = parent_rate / div; 13662306a36Sopenharmony_ci divided_rate_down = parent_rate / div_up; 13762306a36Sopenharmony_ci if (abs(rate - divided_rate_down) < abs(rate - divided_rate)) 13862306a36Sopenharmony_ci best_rate = divided_rate_down; 13962306a36Sopenharmony_ci else 14062306a36Sopenharmony_ci best_rate = divided_rate; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci return best_rate; 14362306a36Sopenharmony_ci} 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic inline u32 pbclk_read_pbdiv(struct pic32_periph_clk *pb) 14662306a36Sopenharmony_ci{ 14762306a36Sopenharmony_ci return ((readl(pb->ctrl_reg) >> PB_DIV_SHIFT) & PB_DIV_MASK) + 1; 14862306a36Sopenharmony_ci} 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic unsigned long pbclk_recalc_rate(struct clk_hw *hw, 15162306a36Sopenharmony_ci unsigned long parent_rate) 15262306a36Sopenharmony_ci{ 15362306a36Sopenharmony_ci struct pic32_periph_clk *pb = clkhw_to_pbclk(hw); 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci return parent_rate / pbclk_read_pbdiv(pb); 15662306a36Sopenharmony_ci} 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic long pbclk_round_rate(struct clk_hw *hw, unsigned long rate, 15962306a36Sopenharmony_ci unsigned long *parent_rate) 16062306a36Sopenharmony_ci{ 16162306a36Sopenharmony_ci return calc_best_divided_rate(rate, *parent_rate, 16262306a36Sopenharmony_ci PB_DIV_MAX, PB_DIV_MIN); 16362306a36Sopenharmony_ci} 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistatic int pbclk_set_rate(struct clk_hw *hw, unsigned long rate, 16662306a36Sopenharmony_ci unsigned long parent_rate) 16762306a36Sopenharmony_ci{ 16862306a36Sopenharmony_ci struct pic32_periph_clk *pb = clkhw_to_pbclk(hw); 16962306a36Sopenharmony_ci unsigned long flags; 17062306a36Sopenharmony_ci u32 v, div; 17162306a36Sopenharmony_ci int err; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci /* check & wait for DIV_READY */ 17462306a36Sopenharmony_ci err = readl_poll_timeout(pb->ctrl_reg, v, v & PB_DIV_READY, 17562306a36Sopenharmony_ci 1, LOCK_TIMEOUT_US); 17662306a36Sopenharmony_ci if (err) 17762306a36Sopenharmony_ci return err; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci /* calculate clkdiv and best rate */ 18062306a36Sopenharmony_ci div = DIV_ROUND_CLOSEST(parent_rate, rate); 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci spin_lock_irqsave(&pb->core->reg_lock, flags); 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci /* apply new div */ 18562306a36Sopenharmony_ci v = readl(pb->ctrl_reg); 18662306a36Sopenharmony_ci v &= ~PB_DIV_MASK; 18762306a36Sopenharmony_ci v |= (div - 1); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci pic32_syskey_unlock(); 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci writel(v, pb->ctrl_reg); 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci spin_unlock_irqrestore(&pb->core->reg_lock, flags); 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci /* wait again for DIV_READY */ 19662306a36Sopenharmony_ci err = readl_poll_timeout(pb->ctrl_reg, v, v & PB_DIV_READY, 19762306a36Sopenharmony_ci 1, LOCK_TIMEOUT_US); 19862306a36Sopenharmony_ci if (err) 19962306a36Sopenharmony_ci return err; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci /* confirm that new div is applied correctly */ 20262306a36Sopenharmony_ci return (pbclk_read_pbdiv(pb) == div) ? 0 : -EBUSY; 20362306a36Sopenharmony_ci} 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ciconst struct clk_ops pic32_pbclk_ops = { 20662306a36Sopenharmony_ci .enable = pbclk_enable, 20762306a36Sopenharmony_ci .disable = pbclk_disable, 20862306a36Sopenharmony_ci .is_enabled = pbclk_is_enabled, 20962306a36Sopenharmony_ci .recalc_rate = pbclk_recalc_rate, 21062306a36Sopenharmony_ci .round_rate = pbclk_round_rate, 21162306a36Sopenharmony_ci .set_rate = pbclk_set_rate, 21262306a36Sopenharmony_ci}; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_cistruct clk *pic32_periph_clk_register(const struct pic32_periph_clk_data *desc, 21562306a36Sopenharmony_ci struct pic32_clk_common *core) 21662306a36Sopenharmony_ci{ 21762306a36Sopenharmony_ci struct pic32_periph_clk *pbclk; 21862306a36Sopenharmony_ci struct clk *clk; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci pbclk = devm_kzalloc(core->dev, sizeof(*pbclk), GFP_KERNEL); 22162306a36Sopenharmony_ci if (!pbclk) 22262306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci pbclk->hw.init = &desc->init_data; 22562306a36Sopenharmony_ci pbclk->core = core; 22662306a36Sopenharmony_ci pbclk->ctrl_reg = desc->ctrl_reg + core->iobase; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci clk = devm_clk_register(core->dev, &pbclk->hw); 22962306a36Sopenharmony_ci if (IS_ERR(clk)) { 23062306a36Sopenharmony_ci dev_err(core->dev, "%s: clk_register() failed\n", __func__); 23162306a36Sopenharmony_ci devm_kfree(core->dev, pbclk); 23262306a36Sopenharmony_ci } 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci return clk; 23562306a36Sopenharmony_ci} 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci/* Reference oscillator operations */ 23862306a36Sopenharmony_cistruct pic32_ref_osc { 23962306a36Sopenharmony_ci struct clk_hw hw; 24062306a36Sopenharmony_ci void __iomem *ctrl_reg; 24162306a36Sopenharmony_ci const u32 *parent_map; 24262306a36Sopenharmony_ci struct pic32_clk_common *core; 24362306a36Sopenharmony_ci}; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci#define clkhw_to_refosc(_hw) container_of(_hw, struct pic32_ref_osc, hw) 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_cistatic int roclk_is_enabled(struct clk_hw *hw) 24862306a36Sopenharmony_ci{ 24962306a36Sopenharmony_ci struct pic32_ref_osc *refo = clkhw_to_refosc(hw); 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci return readl(refo->ctrl_reg) & REFO_ON; 25262306a36Sopenharmony_ci} 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic int roclk_enable(struct clk_hw *hw) 25562306a36Sopenharmony_ci{ 25662306a36Sopenharmony_ci struct pic32_ref_osc *refo = clkhw_to_refosc(hw); 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci writel(REFO_ON | REFO_OE, PIC32_SET(refo->ctrl_reg)); 25962306a36Sopenharmony_ci return 0; 26062306a36Sopenharmony_ci} 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_cistatic void roclk_disable(struct clk_hw *hw) 26362306a36Sopenharmony_ci{ 26462306a36Sopenharmony_ci struct pic32_ref_osc *refo = clkhw_to_refosc(hw); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci writel(REFO_ON | REFO_OE, PIC32_CLR(refo->ctrl_reg)); 26762306a36Sopenharmony_ci} 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistatic int roclk_init(struct clk_hw *hw) 27062306a36Sopenharmony_ci{ 27162306a36Sopenharmony_ci /* initialize clock in disabled state */ 27262306a36Sopenharmony_ci roclk_disable(hw); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci return 0; 27562306a36Sopenharmony_ci} 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_cistatic u8 roclk_get_parent(struct clk_hw *hw) 27862306a36Sopenharmony_ci{ 27962306a36Sopenharmony_ci struct pic32_ref_osc *refo = clkhw_to_refosc(hw); 28062306a36Sopenharmony_ci u32 v, i; 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci v = (readl(refo->ctrl_reg) >> REFO_SEL_SHIFT) & REFO_SEL_MASK; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci if (!refo->parent_map) 28562306a36Sopenharmony_ci return v; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci for (i = 0; i < clk_hw_get_num_parents(hw); i++) 28862306a36Sopenharmony_ci if (refo->parent_map[i] == v) 28962306a36Sopenharmony_ci return i; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci return -EINVAL; 29262306a36Sopenharmony_ci} 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_cistatic unsigned long roclk_calc_rate(unsigned long parent_rate, 29562306a36Sopenharmony_ci u32 rodiv, u32 rotrim) 29662306a36Sopenharmony_ci{ 29762306a36Sopenharmony_ci u64 rate64; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci /* fout = fin / [2 * {div + (trim / 512)}] 30062306a36Sopenharmony_ci * = fin * 512 / [1024 * div + 2 * trim] 30162306a36Sopenharmony_ci * = fin * 256 / (512 * div + trim) 30262306a36Sopenharmony_ci * = (fin << 8) / ((div << 9) + trim) 30362306a36Sopenharmony_ci */ 30462306a36Sopenharmony_ci if (rotrim) { 30562306a36Sopenharmony_ci rodiv = (rodiv << 9) + rotrim; 30662306a36Sopenharmony_ci rate64 = parent_rate; 30762306a36Sopenharmony_ci rate64 <<= 8; 30862306a36Sopenharmony_ci do_div(rate64, rodiv); 30962306a36Sopenharmony_ci } else if (rodiv) { 31062306a36Sopenharmony_ci rate64 = parent_rate / (rodiv << 1); 31162306a36Sopenharmony_ci } else { 31262306a36Sopenharmony_ci rate64 = parent_rate; 31362306a36Sopenharmony_ci } 31462306a36Sopenharmony_ci return rate64; 31562306a36Sopenharmony_ci} 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_cistatic void roclk_calc_div_trim(unsigned long rate, 31862306a36Sopenharmony_ci unsigned long parent_rate, 31962306a36Sopenharmony_ci u32 *rodiv_p, u32 *rotrim_p) 32062306a36Sopenharmony_ci{ 32162306a36Sopenharmony_ci u32 div, rotrim, rodiv; 32262306a36Sopenharmony_ci u64 frac; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci /* Find integer approximation of floating-point arithmetic. 32562306a36Sopenharmony_ci * fout = fin / [2 * {rodiv + (rotrim / 512)}] ... (1) 32662306a36Sopenharmony_ci * i.e. fout = fin / 2 * DIV 32762306a36Sopenharmony_ci * whereas DIV = rodiv + (rotrim / 512) 32862306a36Sopenharmony_ci * 32962306a36Sopenharmony_ci * Since kernel does not perform floating-point arithmatic so 33062306a36Sopenharmony_ci * (rotrim/512) will be zero. And DIV & rodiv will result same. 33162306a36Sopenharmony_ci * 33262306a36Sopenharmony_ci * ie. fout = (fin * 256) / [(512 * rodiv) + rotrim] ... from (1) 33362306a36Sopenharmony_ci * ie. rotrim = ((fin * 256) / fout) - (512 * DIV) 33462306a36Sopenharmony_ci */ 33562306a36Sopenharmony_ci if (parent_rate <= rate) { 33662306a36Sopenharmony_ci div = 0; 33762306a36Sopenharmony_ci frac = 0; 33862306a36Sopenharmony_ci rodiv = 0; 33962306a36Sopenharmony_ci rotrim = 0; 34062306a36Sopenharmony_ci } else { 34162306a36Sopenharmony_ci div = parent_rate / (rate << 1); 34262306a36Sopenharmony_ci frac = parent_rate; 34362306a36Sopenharmony_ci frac <<= 8; 34462306a36Sopenharmony_ci do_div(frac, rate); 34562306a36Sopenharmony_ci frac -= (u64)(div << 9); 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci rodiv = (div > REFO_DIV_MASK) ? REFO_DIV_MASK : div; 34862306a36Sopenharmony_ci rotrim = (frac >= REFO_TRIM_MAX) ? REFO_TRIM_MAX : frac; 34962306a36Sopenharmony_ci } 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci if (rodiv_p) 35262306a36Sopenharmony_ci *rodiv_p = rodiv; 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci if (rotrim_p) 35562306a36Sopenharmony_ci *rotrim_p = rotrim; 35662306a36Sopenharmony_ci} 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_cistatic unsigned long roclk_recalc_rate(struct clk_hw *hw, 35962306a36Sopenharmony_ci unsigned long parent_rate) 36062306a36Sopenharmony_ci{ 36162306a36Sopenharmony_ci struct pic32_ref_osc *refo = clkhw_to_refosc(hw); 36262306a36Sopenharmony_ci u32 v, rodiv, rotrim; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci /* get rodiv */ 36562306a36Sopenharmony_ci v = readl(refo->ctrl_reg); 36662306a36Sopenharmony_ci rodiv = (v >> REFO_DIV_SHIFT) & REFO_DIV_MASK; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci /* get trim */ 36962306a36Sopenharmony_ci v = readl(refo->ctrl_reg + REFO_TRIM_REG); 37062306a36Sopenharmony_ci rotrim = (v >> REFO_TRIM_SHIFT) & REFO_TRIM_MASK; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci return roclk_calc_rate(parent_rate, rodiv, rotrim); 37362306a36Sopenharmony_ci} 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_cistatic long roclk_round_rate(struct clk_hw *hw, unsigned long rate, 37662306a36Sopenharmony_ci unsigned long *parent_rate) 37762306a36Sopenharmony_ci{ 37862306a36Sopenharmony_ci u32 rotrim, rodiv; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci /* calculate dividers for new rate */ 38162306a36Sopenharmony_ci roclk_calc_div_trim(rate, *parent_rate, &rodiv, &rotrim); 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci /* caclulate new rate (rounding) based on new rodiv & rotrim */ 38462306a36Sopenharmony_ci return roclk_calc_rate(*parent_rate, rodiv, rotrim); 38562306a36Sopenharmony_ci} 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_cistatic int roclk_determine_rate(struct clk_hw *hw, 38862306a36Sopenharmony_ci struct clk_rate_request *req) 38962306a36Sopenharmony_ci{ 39062306a36Sopenharmony_ci struct clk_hw *parent_clk, *best_parent_clk = NULL; 39162306a36Sopenharmony_ci unsigned int i, delta, best_delta = -1; 39262306a36Sopenharmony_ci unsigned long parent_rate, best_parent_rate = 0; 39362306a36Sopenharmony_ci unsigned long best = 0, nearest_rate; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci /* find a parent which can generate nearest clkrate >= rate */ 39662306a36Sopenharmony_ci for (i = 0; i < clk_hw_get_num_parents(hw); i++) { 39762306a36Sopenharmony_ci /* get parent */ 39862306a36Sopenharmony_ci parent_clk = clk_hw_get_parent_by_index(hw, i); 39962306a36Sopenharmony_ci if (!parent_clk) 40062306a36Sopenharmony_ci continue; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci /* skip if parent runs slower than target rate */ 40362306a36Sopenharmony_ci parent_rate = clk_hw_get_rate(parent_clk); 40462306a36Sopenharmony_ci if (req->rate > parent_rate) 40562306a36Sopenharmony_ci continue; 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci nearest_rate = roclk_round_rate(hw, req->rate, &parent_rate); 40862306a36Sopenharmony_ci delta = abs(nearest_rate - req->rate); 40962306a36Sopenharmony_ci if ((nearest_rate >= req->rate) && (delta < best_delta)) { 41062306a36Sopenharmony_ci best_parent_clk = parent_clk; 41162306a36Sopenharmony_ci best_parent_rate = parent_rate; 41262306a36Sopenharmony_ci best = nearest_rate; 41362306a36Sopenharmony_ci best_delta = delta; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci if (delta == 0) 41662306a36Sopenharmony_ci break; 41762306a36Sopenharmony_ci } 41862306a36Sopenharmony_ci } 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci /* if no match found, retain old rate */ 42162306a36Sopenharmony_ci if (!best_parent_clk) { 42262306a36Sopenharmony_ci pr_err("%s:%s, no parent found for rate %lu.\n", 42362306a36Sopenharmony_ci __func__, clk_hw_get_name(hw), req->rate); 42462306a36Sopenharmony_ci return clk_hw_get_rate(hw); 42562306a36Sopenharmony_ci } 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci pr_debug("%s,rate %lu, best_parent(%s, %lu), best %lu, delta %d\n", 42862306a36Sopenharmony_ci clk_hw_get_name(hw), req->rate, 42962306a36Sopenharmony_ci clk_hw_get_name(best_parent_clk), best_parent_rate, 43062306a36Sopenharmony_ci best, best_delta); 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci if (req->best_parent_rate) 43362306a36Sopenharmony_ci req->best_parent_rate = best_parent_rate; 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci if (req->best_parent_hw) 43662306a36Sopenharmony_ci req->best_parent_hw = best_parent_clk; 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci return best; 43962306a36Sopenharmony_ci} 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_cistatic int roclk_set_parent(struct clk_hw *hw, u8 index) 44262306a36Sopenharmony_ci{ 44362306a36Sopenharmony_ci struct pic32_ref_osc *refo = clkhw_to_refosc(hw); 44462306a36Sopenharmony_ci unsigned long flags; 44562306a36Sopenharmony_ci u32 v; 44662306a36Sopenharmony_ci int err; 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci if (refo->parent_map) 44962306a36Sopenharmony_ci index = refo->parent_map[index]; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci /* wait until ACTIVE bit is zero or timeout */ 45262306a36Sopenharmony_ci err = readl_poll_timeout(refo->ctrl_reg, v, !(v & REFO_ACTIVE), 45362306a36Sopenharmony_ci 1, LOCK_TIMEOUT_US); 45462306a36Sopenharmony_ci if (err) { 45562306a36Sopenharmony_ci pr_err("%s: poll failed, clk active\n", clk_hw_get_name(hw)); 45662306a36Sopenharmony_ci return err; 45762306a36Sopenharmony_ci } 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ci spin_lock_irqsave(&refo->core->reg_lock, flags); 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci pic32_syskey_unlock(); 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci /* calculate & apply new */ 46462306a36Sopenharmony_ci v = readl(refo->ctrl_reg); 46562306a36Sopenharmony_ci v &= ~(REFO_SEL_MASK << REFO_SEL_SHIFT); 46662306a36Sopenharmony_ci v |= index << REFO_SEL_SHIFT; 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci writel(v, refo->ctrl_reg); 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci spin_unlock_irqrestore(&refo->core->reg_lock, flags); 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_ci return 0; 47362306a36Sopenharmony_ci} 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_cistatic int roclk_set_rate_and_parent(struct clk_hw *hw, 47662306a36Sopenharmony_ci unsigned long rate, 47762306a36Sopenharmony_ci unsigned long parent_rate, 47862306a36Sopenharmony_ci u8 index) 47962306a36Sopenharmony_ci{ 48062306a36Sopenharmony_ci struct pic32_ref_osc *refo = clkhw_to_refosc(hw); 48162306a36Sopenharmony_ci unsigned long flags; 48262306a36Sopenharmony_ci u32 trim, rodiv, v; 48362306a36Sopenharmony_ci int err; 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci /* calculate new rodiv & rotrim for new rate */ 48662306a36Sopenharmony_ci roclk_calc_div_trim(rate, parent_rate, &rodiv, &trim); 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_ci pr_debug("parent_rate = %lu, rate = %lu, div = %d, trim = %d\n", 48962306a36Sopenharmony_ci parent_rate, rate, rodiv, trim); 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_ci /* wait till source change is active */ 49262306a36Sopenharmony_ci err = readl_poll_timeout(refo->ctrl_reg, v, 49362306a36Sopenharmony_ci !(v & (REFO_ACTIVE | REFO_DIVSW_EN)), 49462306a36Sopenharmony_ci 1, LOCK_TIMEOUT_US); 49562306a36Sopenharmony_ci if (err) { 49662306a36Sopenharmony_ci pr_err("%s: poll timedout, clock is still active\n", __func__); 49762306a36Sopenharmony_ci return err; 49862306a36Sopenharmony_ci } 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci spin_lock_irqsave(&refo->core->reg_lock, flags); 50162306a36Sopenharmony_ci v = readl(refo->ctrl_reg); 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_ci pic32_syskey_unlock(); 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci /* apply parent, if required */ 50662306a36Sopenharmony_ci if (refo->parent_map) 50762306a36Sopenharmony_ci index = refo->parent_map[index]; 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ci v &= ~(REFO_SEL_MASK << REFO_SEL_SHIFT); 51062306a36Sopenharmony_ci v |= index << REFO_SEL_SHIFT; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci /* apply RODIV */ 51362306a36Sopenharmony_ci v &= ~(REFO_DIV_MASK << REFO_DIV_SHIFT); 51462306a36Sopenharmony_ci v |= rodiv << REFO_DIV_SHIFT; 51562306a36Sopenharmony_ci writel(v, refo->ctrl_reg); 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_ci /* apply ROTRIM */ 51862306a36Sopenharmony_ci v = readl(refo->ctrl_reg + REFO_TRIM_REG); 51962306a36Sopenharmony_ci v &= ~(REFO_TRIM_MASK << REFO_TRIM_SHIFT); 52062306a36Sopenharmony_ci v |= trim << REFO_TRIM_SHIFT; 52162306a36Sopenharmony_ci writel(v, refo->ctrl_reg + REFO_TRIM_REG); 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci /* enable & activate divider switching */ 52462306a36Sopenharmony_ci writel(REFO_ON | REFO_DIVSW_EN, PIC32_SET(refo->ctrl_reg)); 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci /* wait till divswen is in-progress */ 52762306a36Sopenharmony_ci err = readl_poll_timeout_atomic(refo->ctrl_reg, v, !(v & REFO_DIVSW_EN), 52862306a36Sopenharmony_ci 1, LOCK_TIMEOUT_US); 52962306a36Sopenharmony_ci /* leave the clk gated as it was */ 53062306a36Sopenharmony_ci writel(REFO_ON, PIC32_CLR(refo->ctrl_reg)); 53162306a36Sopenharmony_ci 53262306a36Sopenharmony_ci spin_unlock_irqrestore(&refo->core->reg_lock, flags); 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci return err; 53562306a36Sopenharmony_ci} 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_cistatic int roclk_set_rate(struct clk_hw *hw, unsigned long rate, 53862306a36Sopenharmony_ci unsigned long parent_rate) 53962306a36Sopenharmony_ci{ 54062306a36Sopenharmony_ci u8 index = roclk_get_parent(hw); 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_ci return roclk_set_rate_and_parent(hw, rate, parent_rate, index); 54362306a36Sopenharmony_ci} 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ciconst struct clk_ops pic32_roclk_ops = { 54662306a36Sopenharmony_ci .enable = roclk_enable, 54762306a36Sopenharmony_ci .disable = roclk_disable, 54862306a36Sopenharmony_ci .is_enabled = roclk_is_enabled, 54962306a36Sopenharmony_ci .get_parent = roclk_get_parent, 55062306a36Sopenharmony_ci .set_parent = roclk_set_parent, 55162306a36Sopenharmony_ci .determine_rate = roclk_determine_rate, 55262306a36Sopenharmony_ci .recalc_rate = roclk_recalc_rate, 55362306a36Sopenharmony_ci .set_rate_and_parent = roclk_set_rate_and_parent, 55462306a36Sopenharmony_ci .set_rate = roclk_set_rate, 55562306a36Sopenharmony_ci .init = roclk_init, 55662306a36Sopenharmony_ci}; 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_cistruct clk *pic32_refo_clk_register(const struct pic32_ref_osc_data *data, 55962306a36Sopenharmony_ci struct pic32_clk_common *core) 56062306a36Sopenharmony_ci{ 56162306a36Sopenharmony_ci struct pic32_ref_osc *refo; 56262306a36Sopenharmony_ci struct clk *clk; 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci refo = devm_kzalloc(core->dev, sizeof(*refo), GFP_KERNEL); 56562306a36Sopenharmony_ci if (!refo) 56662306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci refo->core = core; 56962306a36Sopenharmony_ci refo->hw.init = &data->init_data; 57062306a36Sopenharmony_ci refo->ctrl_reg = data->ctrl_reg + core->iobase; 57162306a36Sopenharmony_ci refo->parent_map = data->parent_map; 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci clk = devm_clk_register(core->dev, &refo->hw); 57462306a36Sopenharmony_ci if (IS_ERR(clk)) 57562306a36Sopenharmony_ci dev_err(core->dev, "%s: clk_register() failed\n", __func__); 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci return clk; 57862306a36Sopenharmony_ci} 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_cistruct pic32_sys_pll { 58162306a36Sopenharmony_ci struct clk_hw hw; 58262306a36Sopenharmony_ci void __iomem *ctrl_reg; 58362306a36Sopenharmony_ci void __iomem *status_reg; 58462306a36Sopenharmony_ci u32 lock_mask; 58562306a36Sopenharmony_ci u32 idiv; /* PLL iclk divider, treated fixed */ 58662306a36Sopenharmony_ci struct pic32_clk_common *core; 58762306a36Sopenharmony_ci}; 58862306a36Sopenharmony_ci 58962306a36Sopenharmony_ci#define clkhw_to_spll(_hw) container_of(_hw, struct pic32_sys_pll, hw) 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_cistatic inline u32 spll_odiv_to_divider(u32 odiv) 59262306a36Sopenharmony_ci{ 59362306a36Sopenharmony_ci odiv = clamp_val(odiv, PLL_ODIV_MIN, PLL_ODIV_MAX); 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci return 1 << odiv; 59662306a36Sopenharmony_ci} 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_cistatic unsigned long spll_calc_mult_div(struct pic32_sys_pll *pll, 59962306a36Sopenharmony_ci unsigned long rate, 60062306a36Sopenharmony_ci unsigned long parent_rate, 60162306a36Sopenharmony_ci u32 *mult_p, u32 *odiv_p) 60262306a36Sopenharmony_ci{ 60362306a36Sopenharmony_ci u32 mul, div, best_mul = 1, best_div = 1; 60462306a36Sopenharmony_ci unsigned long new_rate, best_rate = rate; 60562306a36Sopenharmony_ci unsigned int best_delta = -1, delta, match_found = 0; 60662306a36Sopenharmony_ci u64 rate64; 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_ci parent_rate /= pll->idiv; 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_ci for (mul = 1; mul <= PLL_MULT_MAX; mul++) { 61162306a36Sopenharmony_ci for (div = PLL_ODIV_MIN; div <= PLL_ODIV_MAX; div++) { 61262306a36Sopenharmony_ci rate64 = parent_rate; 61362306a36Sopenharmony_ci rate64 *= mul; 61462306a36Sopenharmony_ci do_div(rate64, 1 << div); 61562306a36Sopenharmony_ci new_rate = rate64; 61662306a36Sopenharmony_ci delta = abs(rate - new_rate); 61762306a36Sopenharmony_ci if ((new_rate >= rate) && (delta < best_delta)) { 61862306a36Sopenharmony_ci best_delta = delta; 61962306a36Sopenharmony_ci best_rate = new_rate; 62062306a36Sopenharmony_ci best_mul = mul; 62162306a36Sopenharmony_ci best_div = div; 62262306a36Sopenharmony_ci match_found = 1; 62362306a36Sopenharmony_ci } 62462306a36Sopenharmony_ci } 62562306a36Sopenharmony_ci } 62662306a36Sopenharmony_ci 62762306a36Sopenharmony_ci if (!match_found) { 62862306a36Sopenharmony_ci pr_warn("spll: no match found\n"); 62962306a36Sopenharmony_ci return 0; 63062306a36Sopenharmony_ci } 63162306a36Sopenharmony_ci 63262306a36Sopenharmony_ci pr_debug("rate %lu, par_rate %lu/mult %u, div %u, best_rate %lu\n", 63362306a36Sopenharmony_ci rate, parent_rate, best_mul, best_div, best_rate); 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci if (mult_p) 63662306a36Sopenharmony_ci *mult_p = best_mul - 1; 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_ci if (odiv_p) 63962306a36Sopenharmony_ci *odiv_p = best_div; 64062306a36Sopenharmony_ci 64162306a36Sopenharmony_ci return best_rate; 64262306a36Sopenharmony_ci} 64362306a36Sopenharmony_ci 64462306a36Sopenharmony_cistatic unsigned long spll_clk_recalc_rate(struct clk_hw *hw, 64562306a36Sopenharmony_ci unsigned long parent_rate) 64662306a36Sopenharmony_ci{ 64762306a36Sopenharmony_ci struct pic32_sys_pll *pll = clkhw_to_spll(hw); 64862306a36Sopenharmony_ci unsigned long pll_in_rate; 64962306a36Sopenharmony_ci u32 mult, odiv, div, v; 65062306a36Sopenharmony_ci u64 rate64; 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_ci v = readl(pll->ctrl_reg); 65362306a36Sopenharmony_ci odiv = ((v >> PLL_ODIV_SHIFT) & PLL_ODIV_MASK); 65462306a36Sopenharmony_ci mult = ((v >> PLL_MULT_SHIFT) & PLL_MULT_MASK) + 1; 65562306a36Sopenharmony_ci div = spll_odiv_to_divider(odiv); 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci /* pll_in_rate = parent_rate / idiv 65862306a36Sopenharmony_ci * pll_out_rate = pll_in_rate * mult / div; 65962306a36Sopenharmony_ci */ 66062306a36Sopenharmony_ci pll_in_rate = parent_rate / pll->idiv; 66162306a36Sopenharmony_ci rate64 = pll_in_rate; 66262306a36Sopenharmony_ci rate64 *= mult; 66362306a36Sopenharmony_ci do_div(rate64, div); 66462306a36Sopenharmony_ci 66562306a36Sopenharmony_ci return rate64; 66662306a36Sopenharmony_ci} 66762306a36Sopenharmony_ci 66862306a36Sopenharmony_cistatic long spll_clk_round_rate(struct clk_hw *hw, unsigned long rate, 66962306a36Sopenharmony_ci unsigned long *parent_rate) 67062306a36Sopenharmony_ci{ 67162306a36Sopenharmony_ci struct pic32_sys_pll *pll = clkhw_to_spll(hw); 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_ci return spll_calc_mult_div(pll, rate, *parent_rate, NULL, NULL); 67462306a36Sopenharmony_ci} 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_cistatic int spll_clk_set_rate(struct clk_hw *hw, unsigned long rate, 67762306a36Sopenharmony_ci unsigned long parent_rate) 67862306a36Sopenharmony_ci{ 67962306a36Sopenharmony_ci struct pic32_sys_pll *pll = clkhw_to_spll(hw); 68062306a36Sopenharmony_ci unsigned long ret, flags; 68162306a36Sopenharmony_ci u32 mult, odiv, v; 68262306a36Sopenharmony_ci int err; 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci ret = spll_calc_mult_div(pll, rate, parent_rate, &mult, &odiv); 68562306a36Sopenharmony_ci if (!ret) 68662306a36Sopenharmony_ci return -EINVAL; 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_ci /* 68962306a36Sopenharmony_ci * We can't change SPLL counters when it is in-active use 69062306a36Sopenharmony_ci * by SYSCLK. So check before applying new counters/rate. 69162306a36Sopenharmony_ci */ 69262306a36Sopenharmony_ci 69362306a36Sopenharmony_ci /* Is spll_clk active parent of sys_clk ? */ 69462306a36Sopenharmony_ci if (unlikely(clk_hw_get_parent(pic32_sclk_hw) == hw)) { 69562306a36Sopenharmony_ci pr_err("%s: failed, clk in-use\n", __func__); 69662306a36Sopenharmony_ci return -EBUSY; 69762306a36Sopenharmony_ci } 69862306a36Sopenharmony_ci 69962306a36Sopenharmony_ci spin_lock_irqsave(&pll->core->reg_lock, flags); 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci /* apply new multiplier & divisor */ 70262306a36Sopenharmony_ci v = readl(pll->ctrl_reg); 70362306a36Sopenharmony_ci v &= ~(PLL_MULT_MASK << PLL_MULT_SHIFT); 70462306a36Sopenharmony_ci v &= ~(PLL_ODIV_MASK << PLL_ODIV_SHIFT); 70562306a36Sopenharmony_ci v |= (mult << PLL_MULT_SHIFT) | (odiv << PLL_ODIV_SHIFT); 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci /* sys unlock before write */ 70862306a36Sopenharmony_ci pic32_syskey_unlock(); 70962306a36Sopenharmony_ci 71062306a36Sopenharmony_ci writel(v, pll->ctrl_reg); 71162306a36Sopenharmony_ci cpu_relax(); 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci /* insert few nops (5-stage) to ensure CPU does not hang */ 71462306a36Sopenharmony_ci cpu_nop5(); 71562306a36Sopenharmony_ci cpu_nop5(); 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_ci /* Wait until PLL is locked (maximum 100 usecs). */ 71862306a36Sopenharmony_ci err = readl_poll_timeout_atomic(pll->status_reg, v, 71962306a36Sopenharmony_ci v & pll->lock_mask, 1, 100); 72062306a36Sopenharmony_ci spin_unlock_irqrestore(&pll->core->reg_lock, flags); 72162306a36Sopenharmony_ci 72262306a36Sopenharmony_ci return err; 72362306a36Sopenharmony_ci} 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_ci/* SPLL clock operation */ 72662306a36Sopenharmony_ciconst struct clk_ops pic32_spll_ops = { 72762306a36Sopenharmony_ci .recalc_rate = spll_clk_recalc_rate, 72862306a36Sopenharmony_ci .round_rate = spll_clk_round_rate, 72962306a36Sopenharmony_ci .set_rate = spll_clk_set_rate, 73062306a36Sopenharmony_ci}; 73162306a36Sopenharmony_ci 73262306a36Sopenharmony_cistruct clk *pic32_spll_clk_register(const struct pic32_sys_pll_data *data, 73362306a36Sopenharmony_ci struct pic32_clk_common *core) 73462306a36Sopenharmony_ci{ 73562306a36Sopenharmony_ci struct pic32_sys_pll *spll; 73662306a36Sopenharmony_ci struct clk *clk; 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci spll = devm_kzalloc(core->dev, sizeof(*spll), GFP_KERNEL); 73962306a36Sopenharmony_ci if (!spll) 74062306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_ci spll->core = core; 74362306a36Sopenharmony_ci spll->hw.init = &data->init_data; 74462306a36Sopenharmony_ci spll->ctrl_reg = data->ctrl_reg + core->iobase; 74562306a36Sopenharmony_ci spll->status_reg = data->status_reg + core->iobase; 74662306a36Sopenharmony_ci spll->lock_mask = data->lock_mask; 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_ci /* cache PLL idiv; PLL driver uses it as constant.*/ 74962306a36Sopenharmony_ci spll->idiv = (readl(spll->ctrl_reg) >> PLL_IDIV_SHIFT) & PLL_IDIV_MASK; 75062306a36Sopenharmony_ci spll->idiv += 1; 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_ci clk = devm_clk_register(core->dev, &spll->hw); 75362306a36Sopenharmony_ci if (IS_ERR(clk)) 75462306a36Sopenharmony_ci dev_err(core->dev, "sys_pll: clk_register() failed\n"); 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_ci return clk; 75762306a36Sopenharmony_ci} 75862306a36Sopenharmony_ci 75962306a36Sopenharmony_ci/* System mux clock(aka SCLK) */ 76062306a36Sopenharmony_ci 76162306a36Sopenharmony_cistruct pic32_sys_clk { 76262306a36Sopenharmony_ci struct clk_hw hw; 76362306a36Sopenharmony_ci void __iomem *mux_reg; 76462306a36Sopenharmony_ci void __iomem *slew_reg; 76562306a36Sopenharmony_ci u32 slew_div; 76662306a36Sopenharmony_ci const u32 *parent_map; 76762306a36Sopenharmony_ci struct pic32_clk_common *core; 76862306a36Sopenharmony_ci}; 76962306a36Sopenharmony_ci 77062306a36Sopenharmony_ci#define clkhw_to_sys_clk(_hw) container_of(_hw, struct pic32_sys_clk, hw) 77162306a36Sopenharmony_ci 77262306a36Sopenharmony_cistatic unsigned long sclk_get_rate(struct clk_hw *hw, unsigned long parent_rate) 77362306a36Sopenharmony_ci{ 77462306a36Sopenharmony_ci struct pic32_sys_clk *sclk = clkhw_to_sys_clk(hw); 77562306a36Sopenharmony_ci u32 div; 77662306a36Sopenharmony_ci 77762306a36Sopenharmony_ci div = (readl(sclk->slew_reg) >> SLEW_SYSDIV_SHIFT) & SLEW_SYSDIV; 77862306a36Sopenharmony_ci div += 1; /* sys-div to divider */ 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci return parent_rate / div; 78162306a36Sopenharmony_ci} 78262306a36Sopenharmony_ci 78362306a36Sopenharmony_cistatic long sclk_round_rate(struct clk_hw *hw, unsigned long rate, 78462306a36Sopenharmony_ci unsigned long *parent_rate) 78562306a36Sopenharmony_ci{ 78662306a36Sopenharmony_ci return calc_best_divided_rate(rate, *parent_rate, SLEW_SYSDIV, 1); 78762306a36Sopenharmony_ci} 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_cistatic int sclk_set_rate(struct clk_hw *hw, 79062306a36Sopenharmony_ci unsigned long rate, unsigned long parent_rate) 79162306a36Sopenharmony_ci{ 79262306a36Sopenharmony_ci struct pic32_sys_clk *sclk = clkhw_to_sys_clk(hw); 79362306a36Sopenharmony_ci unsigned long flags; 79462306a36Sopenharmony_ci u32 v, div; 79562306a36Sopenharmony_ci int err; 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_ci div = parent_rate / rate; 79862306a36Sopenharmony_ci 79962306a36Sopenharmony_ci spin_lock_irqsave(&sclk->core->reg_lock, flags); 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_ci /* apply new div */ 80262306a36Sopenharmony_ci v = readl(sclk->slew_reg); 80362306a36Sopenharmony_ci v &= ~(SLEW_SYSDIV << SLEW_SYSDIV_SHIFT); 80462306a36Sopenharmony_ci v |= (div - 1) << SLEW_SYSDIV_SHIFT; 80562306a36Sopenharmony_ci 80662306a36Sopenharmony_ci pic32_syskey_unlock(); 80762306a36Sopenharmony_ci 80862306a36Sopenharmony_ci writel(v, sclk->slew_reg); 80962306a36Sopenharmony_ci 81062306a36Sopenharmony_ci /* wait until BUSY is cleared */ 81162306a36Sopenharmony_ci err = readl_poll_timeout_atomic(sclk->slew_reg, v, 81262306a36Sopenharmony_ci !(v & SLEW_BUSY), 1, LOCK_TIMEOUT_US); 81362306a36Sopenharmony_ci 81462306a36Sopenharmony_ci spin_unlock_irqrestore(&sclk->core->reg_lock, flags); 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_ci return err; 81762306a36Sopenharmony_ci} 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_cistatic u8 sclk_get_parent(struct clk_hw *hw) 82062306a36Sopenharmony_ci{ 82162306a36Sopenharmony_ci struct pic32_sys_clk *sclk = clkhw_to_sys_clk(hw); 82262306a36Sopenharmony_ci u32 i, v; 82362306a36Sopenharmony_ci 82462306a36Sopenharmony_ci v = (readl(sclk->mux_reg) >> OSC_CUR_SHIFT) & OSC_CUR_MASK; 82562306a36Sopenharmony_ci 82662306a36Sopenharmony_ci if (!sclk->parent_map) 82762306a36Sopenharmony_ci return v; 82862306a36Sopenharmony_ci 82962306a36Sopenharmony_ci for (i = 0; i < clk_hw_get_num_parents(hw); i++) 83062306a36Sopenharmony_ci if (sclk->parent_map[i] == v) 83162306a36Sopenharmony_ci return i; 83262306a36Sopenharmony_ci return -EINVAL; 83362306a36Sopenharmony_ci} 83462306a36Sopenharmony_ci 83562306a36Sopenharmony_cistatic int sclk_set_parent(struct clk_hw *hw, u8 index) 83662306a36Sopenharmony_ci{ 83762306a36Sopenharmony_ci struct pic32_sys_clk *sclk = clkhw_to_sys_clk(hw); 83862306a36Sopenharmony_ci unsigned long flags; 83962306a36Sopenharmony_ci u32 nosc, cosc, v; 84062306a36Sopenharmony_ci int err; 84162306a36Sopenharmony_ci 84262306a36Sopenharmony_ci spin_lock_irqsave(&sclk->core->reg_lock, flags); 84362306a36Sopenharmony_ci 84462306a36Sopenharmony_ci /* find new_osc */ 84562306a36Sopenharmony_ci nosc = sclk->parent_map ? sclk->parent_map[index] : index; 84662306a36Sopenharmony_ci 84762306a36Sopenharmony_ci /* set new parent */ 84862306a36Sopenharmony_ci v = readl(sclk->mux_reg); 84962306a36Sopenharmony_ci v &= ~(OSC_NEW_MASK << OSC_NEW_SHIFT); 85062306a36Sopenharmony_ci v |= nosc << OSC_NEW_SHIFT; 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci pic32_syskey_unlock(); 85362306a36Sopenharmony_ci 85462306a36Sopenharmony_ci writel(v, sclk->mux_reg); 85562306a36Sopenharmony_ci 85662306a36Sopenharmony_ci /* initate switch */ 85762306a36Sopenharmony_ci writel(OSC_SWEN, PIC32_SET(sclk->mux_reg)); 85862306a36Sopenharmony_ci cpu_relax(); 85962306a36Sopenharmony_ci 86062306a36Sopenharmony_ci /* add nop to flush pipeline (as cpu_clk is in-flux) */ 86162306a36Sopenharmony_ci cpu_nop5(); 86262306a36Sopenharmony_ci 86362306a36Sopenharmony_ci /* wait for SWEN bit to clear */ 86462306a36Sopenharmony_ci err = readl_poll_timeout_atomic(sclk->slew_reg, v, 86562306a36Sopenharmony_ci !(v & OSC_SWEN), 1, LOCK_TIMEOUT_US); 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_ci spin_unlock_irqrestore(&sclk->core->reg_lock, flags); 86862306a36Sopenharmony_ci 86962306a36Sopenharmony_ci /* 87062306a36Sopenharmony_ci * SCLK clock-switching logic might reject a clock switching request 87162306a36Sopenharmony_ci * if pre-requisites (like new clk_src not present or unstable) are 87262306a36Sopenharmony_ci * not met. 87362306a36Sopenharmony_ci * So confirm before claiming success. 87462306a36Sopenharmony_ci */ 87562306a36Sopenharmony_ci cosc = (readl(sclk->mux_reg) >> OSC_CUR_SHIFT) & OSC_CUR_MASK; 87662306a36Sopenharmony_ci if (cosc != nosc) { 87762306a36Sopenharmony_ci pr_err("%s: err, failed to set_parent() to %d, current %d\n", 87862306a36Sopenharmony_ci clk_hw_get_name(hw), nosc, cosc); 87962306a36Sopenharmony_ci err = -EBUSY; 88062306a36Sopenharmony_ci } 88162306a36Sopenharmony_ci 88262306a36Sopenharmony_ci return err; 88362306a36Sopenharmony_ci} 88462306a36Sopenharmony_ci 88562306a36Sopenharmony_cistatic int sclk_init(struct clk_hw *hw) 88662306a36Sopenharmony_ci{ 88762306a36Sopenharmony_ci struct pic32_sys_clk *sclk = clkhw_to_sys_clk(hw); 88862306a36Sopenharmony_ci unsigned long flags; 88962306a36Sopenharmony_ci u32 v; 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_ci /* Maintain reference to this clk, required in spll_clk_set_rate() */ 89262306a36Sopenharmony_ci pic32_sclk_hw = hw; 89362306a36Sopenharmony_ci 89462306a36Sopenharmony_ci /* apply slew divider on both up and down scaling */ 89562306a36Sopenharmony_ci if (sclk->slew_div) { 89662306a36Sopenharmony_ci spin_lock_irqsave(&sclk->core->reg_lock, flags); 89762306a36Sopenharmony_ci v = readl(sclk->slew_reg); 89862306a36Sopenharmony_ci v &= ~(SLEW_DIV << SLEW_DIV_SHIFT); 89962306a36Sopenharmony_ci v |= sclk->slew_div << SLEW_DIV_SHIFT; 90062306a36Sopenharmony_ci v |= SLEW_DOWNEN | SLEW_UPEN; 90162306a36Sopenharmony_ci writel(v, sclk->slew_reg); 90262306a36Sopenharmony_ci spin_unlock_irqrestore(&sclk->core->reg_lock, flags); 90362306a36Sopenharmony_ci } 90462306a36Sopenharmony_ci 90562306a36Sopenharmony_ci return 0; 90662306a36Sopenharmony_ci} 90762306a36Sopenharmony_ci 90862306a36Sopenharmony_ci/* sclk with post-divider */ 90962306a36Sopenharmony_ciconst struct clk_ops pic32_sclk_ops = { 91062306a36Sopenharmony_ci .get_parent = sclk_get_parent, 91162306a36Sopenharmony_ci .set_parent = sclk_set_parent, 91262306a36Sopenharmony_ci .round_rate = sclk_round_rate, 91362306a36Sopenharmony_ci .set_rate = sclk_set_rate, 91462306a36Sopenharmony_ci .recalc_rate = sclk_get_rate, 91562306a36Sopenharmony_ci .init = sclk_init, 91662306a36Sopenharmony_ci .determine_rate = __clk_mux_determine_rate, 91762306a36Sopenharmony_ci}; 91862306a36Sopenharmony_ci 91962306a36Sopenharmony_ci/* sclk with no slew and no post-divider */ 92062306a36Sopenharmony_ciconst struct clk_ops pic32_sclk_no_div_ops = { 92162306a36Sopenharmony_ci .get_parent = sclk_get_parent, 92262306a36Sopenharmony_ci .set_parent = sclk_set_parent, 92362306a36Sopenharmony_ci .init = sclk_init, 92462306a36Sopenharmony_ci .determine_rate = __clk_mux_determine_rate, 92562306a36Sopenharmony_ci}; 92662306a36Sopenharmony_ci 92762306a36Sopenharmony_cistruct clk *pic32_sys_clk_register(const struct pic32_sys_clk_data *data, 92862306a36Sopenharmony_ci struct pic32_clk_common *core) 92962306a36Sopenharmony_ci{ 93062306a36Sopenharmony_ci struct pic32_sys_clk *sclk; 93162306a36Sopenharmony_ci struct clk *clk; 93262306a36Sopenharmony_ci 93362306a36Sopenharmony_ci sclk = devm_kzalloc(core->dev, sizeof(*sclk), GFP_KERNEL); 93462306a36Sopenharmony_ci if (!sclk) 93562306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 93662306a36Sopenharmony_ci 93762306a36Sopenharmony_ci sclk->core = core; 93862306a36Sopenharmony_ci sclk->hw.init = &data->init_data; 93962306a36Sopenharmony_ci sclk->mux_reg = data->mux_reg + core->iobase; 94062306a36Sopenharmony_ci sclk->slew_reg = data->slew_reg + core->iobase; 94162306a36Sopenharmony_ci sclk->slew_div = data->slew_div; 94262306a36Sopenharmony_ci sclk->parent_map = data->parent_map; 94362306a36Sopenharmony_ci 94462306a36Sopenharmony_ci clk = devm_clk_register(core->dev, &sclk->hw); 94562306a36Sopenharmony_ci if (IS_ERR(clk)) 94662306a36Sopenharmony_ci dev_err(core->dev, "%s: clk register failed\n", __func__); 94762306a36Sopenharmony_ci 94862306a36Sopenharmony_ci return clk; 94962306a36Sopenharmony_ci} 95062306a36Sopenharmony_ci 95162306a36Sopenharmony_ci/* secondary oscillator */ 95262306a36Sopenharmony_cistruct pic32_sec_osc { 95362306a36Sopenharmony_ci struct clk_hw hw; 95462306a36Sopenharmony_ci void __iomem *enable_reg; 95562306a36Sopenharmony_ci void __iomem *status_reg; 95662306a36Sopenharmony_ci u32 enable_mask; 95762306a36Sopenharmony_ci u32 status_mask; 95862306a36Sopenharmony_ci unsigned long fixed_rate; 95962306a36Sopenharmony_ci struct pic32_clk_common *core; 96062306a36Sopenharmony_ci}; 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_ci#define clkhw_to_sosc(_hw) container_of(_hw, struct pic32_sec_osc, hw) 96362306a36Sopenharmony_cistatic int sosc_clk_enable(struct clk_hw *hw) 96462306a36Sopenharmony_ci{ 96562306a36Sopenharmony_ci struct pic32_sec_osc *sosc = clkhw_to_sosc(hw); 96662306a36Sopenharmony_ci u32 v; 96762306a36Sopenharmony_ci 96862306a36Sopenharmony_ci /* enable SOSC */ 96962306a36Sopenharmony_ci pic32_syskey_unlock(); 97062306a36Sopenharmony_ci writel(sosc->enable_mask, PIC32_SET(sosc->enable_reg)); 97162306a36Sopenharmony_ci 97262306a36Sopenharmony_ci /* wait till warm-up period expires or ready-status is updated */ 97362306a36Sopenharmony_ci return readl_poll_timeout_atomic(sosc->status_reg, v, 97462306a36Sopenharmony_ci v & sosc->status_mask, 1, 100); 97562306a36Sopenharmony_ci} 97662306a36Sopenharmony_ci 97762306a36Sopenharmony_cistatic void sosc_clk_disable(struct clk_hw *hw) 97862306a36Sopenharmony_ci{ 97962306a36Sopenharmony_ci struct pic32_sec_osc *sosc = clkhw_to_sosc(hw); 98062306a36Sopenharmony_ci 98162306a36Sopenharmony_ci pic32_syskey_unlock(); 98262306a36Sopenharmony_ci writel(sosc->enable_mask, PIC32_CLR(sosc->enable_reg)); 98362306a36Sopenharmony_ci} 98462306a36Sopenharmony_ci 98562306a36Sopenharmony_cistatic int sosc_clk_is_enabled(struct clk_hw *hw) 98662306a36Sopenharmony_ci{ 98762306a36Sopenharmony_ci struct pic32_sec_osc *sosc = clkhw_to_sosc(hw); 98862306a36Sopenharmony_ci u32 enabled, ready; 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_ci /* check enabled and ready status */ 99162306a36Sopenharmony_ci enabled = readl(sosc->enable_reg) & sosc->enable_mask; 99262306a36Sopenharmony_ci ready = readl(sosc->status_reg) & sosc->status_mask; 99362306a36Sopenharmony_ci 99462306a36Sopenharmony_ci return enabled && ready; 99562306a36Sopenharmony_ci} 99662306a36Sopenharmony_ci 99762306a36Sopenharmony_cistatic unsigned long sosc_clk_calc_rate(struct clk_hw *hw, 99862306a36Sopenharmony_ci unsigned long parent_rate) 99962306a36Sopenharmony_ci{ 100062306a36Sopenharmony_ci return clkhw_to_sosc(hw)->fixed_rate; 100162306a36Sopenharmony_ci} 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_ciconst struct clk_ops pic32_sosc_ops = { 100462306a36Sopenharmony_ci .enable = sosc_clk_enable, 100562306a36Sopenharmony_ci .disable = sosc_clk_disable, 100662306a36Sopenharmony_ci .is_enabled = sosc_clk_is_enabled, 100762306a36Sopenharmony_ci .recalc_rate = sosc_clk_calc_rate, 100862306a36Sopenharmony_ci}; 100962306a36Sopenharmony_ci 101062306a36Sopenharmony_cistruct clk *pic32_sosc_clk_register(const struct pic32_sec_osc_data *data, 101162306a36Sopenharmony_ci struct pic32_clk_common *core) 101262306a36Sopenharmony_ci{ 101362306a36Sopenharmony_ci struct pic32_sec_osc *sosc; 101462306a36Sopenharmony_ci 101562306a36Sopenharmony_ci sosc = devm_kzalloc(core->dev, sizeof(*sosc), GFP_KERNEL); 101662306a36Sopenharmony_ci if (!sosc) 101762306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 101862306a36Sopenharmony_ci 101962306a36Sopenharmony_ci sosc->core = core; 102062306a36Sopenharmony_ci sosc->hw.init = &data->init_data; 102162306a36Sopenharmony_ci sosc->fixed_rate = data->fixed_rate; 102262306a36Sopenharmony_ci sosc->enable_mask = data->enable_mask; 102362306a36Sopenharmony_ci sosc->status_mask = data->status_mask; 102462306a36Sopenharmony_ci sosc->enable_reg = data->enable_reg + core->iobase; 102562306a36Sopenharmony_ci sosc->status_reg = data->status_reg + core->iobase; 102662306a36Sopenharmony_ci 102762306a36Sopenharmony_ci return devm_clk_register(core->dev, &sosc->hw); 102862306a36Sopenharmony_ci} 1029