162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018 MediaTek Inc.
462306a36Sopenharmony_ci * Author: Owen Chen <owen.chen@mediatek.com>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk.h>
862306a36Sopenharmony_ci#include <linux/clk-provider.h>
962306a36Sopenharmony_ci#include <linux/compiler_types.h>
1062306a36Sopenharmony_ci#include <linux/container_of.h>
1162306a36Sopenharmony_ci#include <linux/err.h>
1262306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1362306a36Sopenharmony_ci#include <linux/module.h>
1462306a36Sopenharmony_ci#include <linux/regmap.h>
1562306a36Sopenharmony_ci#include <linux/spinlock.h>
1662306a36Sopenharmony_ci#include <linux/slab.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include "clk-mux.h"
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_cistruct mtk_clk_mux {
2162306a36Sopenharmony_ci	struct clk_hw hw;
2262306a36Sopenharmony_ci	struct regmap *regmap;
2362306a36Sopenharmony_ci	const struct mtk_mux *data;
2462306a36Sopenharmony_ci	spinlock_t *lock;
2562306a36Sopenharmony_ci	bool reparent;
2662306a36Sopenharmony_ci};
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cistatic inline struct mtk_clk_mux *to_mtk_clk_mux(struct clk_hw *hw)
2962306a36Sopenharmony_ci{
3062306a36Sopenharmony_ci	return container_of(hw, struct mtk_clk_mux, hw);
3162306a36Sopenharmony_ci}
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cistatic int mtk_clk_mux_enable_setclr(struct clk_hw *hw)
3462306a36Sopenharmony_ci{
3562306a36Sopenharmony_ci	struct mtk_clk_mux *mux = to_mtk_clk_mux(hw);
3662306a36Sopenharmony_ci	unsigned long flags = 0;
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	if (mux->lock)
3962306a36Sopenharmony_ci		spin_lock_irqsave(mux->lock, flags);
4062306a36Sopenharmony_ci	else
4162306a36Sopenharmony_ci		__acquire(mux->lock);
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	regmap_write(mux->regmap, mux->data->clr_ofs,
4462306a36Sopenharmony_ci		     BIT(mux->data->gate_shift));
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	/*
4762306a36Sopenharmony_ci	 * If the parent has been changed when the clock was disabled, it will
4862306a36Sopenharmony_ci	 * not be effective yet. Set the update bit to ensure the mux gets
4962306a36Sopenharmony_ci	 * updated.
5062306a36Sopenharmony_ci	 */
5162306a36Sopenharmony_ci	if (mux->reparent && mux->data->upd_shift >= 0) {
5262306a36Sopenharmony_ci		regmap_write(mux->regmap, mux->data->upd_ofs,
5362306a36Sopenharmony_ci			     BIT(mux->data->upd_shift));
5462306a36Sopenharmony_ci		mux->reparent = false;
5562306a36Sopenharmony_ci	}
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	if (mux->lock)
5862306a36Sopenharmony_ci		spin_unlock_irqrestore(mux->lock, flags);
5962306a36Sopenharmony_ci	else
6062306a36Sopenharmony_ci		__release(mux->lock);
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	return 0;
6362306a36Sopenharmony_ci}
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cistatic void mtk_clk_mux_disable_setclr(struct clk_hw *hw)
6662306a36Sopenharmony_ci{
6762306a36Sopenharmony_ci	struct mtk_clk_mux *mux = to_mtk_clk_mux(hw);
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	regmap_write(mux->regmap, mux->data->set_ofs,
7062306a36Sopenharmony_ci			BIT(mux->data->gate_shift));
7162306a36Sopenharmony_ci}
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistatic int mtk_clk_mux_is_enabled(struct clk_hw *hw)
7462306a36Sopenharmony_ci{
7562306a36Sopenharmony_ci	struct mtk_clk_mux *mux = to_mtk_clk_mux(hw);
7662306a36Sopenharmony_ci	u32 val;
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci	regmap_read(mux->regmap, mux->data->mux_ofs, &val);
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	return (val & BIT(mux->data->gate_shift)) == 0;
8162306a36Sopenharmony_ci}
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_cistatic u8 mtk_clk_mux_get_parent(struct clk_hw *hw)
8462306a36Sopenharmony_ci{
8562306a36Sopenharmony_ci	struct mtk_clk_mux *mux = to_mtk_clk_mux(hw);
8662306a36Sopenharmony_ci	u32 mask = GENMASK(mux->data->mux_width - 1, 0);
8762306a36Sopenharmony_ci	u32 val;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	regmap_read(mux->regmap, mux->data->mux_ofs, &val);
9062306a36Sopenharmony_ci	val = (val >> mux->data->mux_shift) & mask;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	return val;
9362306a36Sopenharmony_ci}
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_cistatic int mtk_clk_mux_set_parent_setclr_lock(struct clk_hw *hw, u8 index)
9662306a36Sopenharmony_ci{
9762306a36Sopenharmony_ci	struct mtk_clk_mux *mux = to_mtk_clk_mux(hw);
9862306a36Sopenharmony_ci	u32 mask = GENMASK(mux->data->mux_width - 1, 0);
9962306a36Sopenharmony_ci	u32 val, orig;
10062306a36Sopenharmony_ci	unsigned long flags = 0;
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	if (mux->lock)
10362306a36Sopenharmony_ci		spin_lock_irqsave(mux->lock, flags);
10462306a36Sopenharmony_ci	else
10562306a36Sopenharmony_ci		__acquire(mux->lock);
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	regmap_read(mux->regmap, mux->data->mux_ofs, &orig);
10862306a36Sopenharmony_ci	val = (orig & ~(mask << mux->data->mux_shift))
10962306a36Sopenharmony_ci			| (index << mux->data->mux_shift);
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	if (val != orig) {
11262306a36Sopenharmony_ci		regmap_write(mux->regmap, mux->data->clr_ofs,
11362306a36Sopenharmony_ci				mask << mux->data->mux_shift);
11462306a36Sopenharmony_ci		regmap_write(mux->regmap, mux->data->set_ofs,
11562306a36Sopenharmony_ci				index << mux->data->mux_shift);
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci		if (mux->data->upd_shift >= 0) {
11862306a36Sopenharmony_ci			regmap_write(mux->regmap, mux->data->upd_ofs,
11962306a36Sopenharmony_ci					BIT(mux->data->upd_shift));
12062306a36Sopenharmony_ci			mux->reparent = true;
12162306a36Sopenharmony_ci		}
12262306a36Sopenharmony_ci	}
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	if (mux->lock)
12562306a36Sopenharmony_ci		spin_unlock_irqrestore(mux->lock, flags);
12662306a36Sopenharmony_ci	else
12762306a36Sopenharmony_ci		__release(mux->lock);
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	return 0;
13062306a36Sopenharmony_ci}
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic int mtk_clk_mux_determine_rate(struct clk_hw *hw,
13362306a36Sopenharmony_ci				      struct clk_rate_request *req)
13462306a36Sopenharmony_ci{
13562306a36Sopenharmony_ci	struct mtk_clk_mux *mux = to_mtk_clk_mux(hw);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	return clk_mux_determine_rate_flags(hw, req, mux->data->flags);
13862306a36Sopenharmony_ci}
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ciconst struct clk_ops mtk_mux_clr_set_upd_ops = {
14162306a36Sopenharmony_ci	.get_parent = mtk_clk_mux_get_parent,
14262306a36Sopenharmony_ci	.set_parent = mtk_clk_mux_set_parent_setclr_lock,
14362306a36Sopenharmony_ci	.determine_rate = mtk_clk_mux_determine_rate,
14462306a36Sopenharmony_ci};
14562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_mux_clr_set_upd_ops);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ciconst struct clk_ops mtk_mux_gate_clr_set_upd_ops  = {
14862306a36Sopenharmony_ci	.enable = mtk_clk_mux_enable_setclr,
14962306a36Sopenharmony_ci	.disable = mtk_clk_mux_disable_setclr,
15062306a36Sopenharmony_ci	.is_enabled = mtk_clk_mux_is_enabled,
15162306a36Sopenharmony_ci	.get_parent = mtk_clk_mux_get_parent,
15262306a36Sopenharmony_ci	.set_parent = mtk_clk_mux_set_parent_setclr_lock,
15362306a36Sopenharmony_ci	.determine_rate = mtk_clk_mux_determine_rate,
15462306a36Sopenharmony_ci};
15562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_mux_gate_clr_set_upd_ops);
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic struct clk_hw *mtk_clk_register_mux(struct device *dev,
15862306a36Sopenharmony_ci					   const struct mtk_mux *mux,
15962306a36Sopenharmony_ci					   struct regmap *regmap,
16062306a36Sopenharmony_ci					   spinlock_t *lock)
16162306a36Sopenharmony_ci{
16262306a36Sopenharmony_ci	struct mtk_clk_mux *clk_mux;
16362306a36Sopenharmony_ci	struct clk_init_data init = {};
16462306a36Sopenharmony_ci	int ret;
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	clk_mux = kzalloc(sizeof(*clk_mux), GFP_KERNEL);
16762306a36Sopenharmony_ci	if (!clk_mux)
16862306a36Sopenharmony_ci		return ERR_PTR(-ENOMEM);
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci	init.name = mux->name;
17162306a36Sopenharmony_ci	init.flags = mux->flags;
17262306a36Sopenharmony_ci	init.parent_names = mux->parent_names;
17362306a36Sopenharmony_ci	init.num_parents = mux->num_parents;
17462306a36Sopenharmony_ci	init.ops = mux->ops;
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	clk_mux->regmap = regmap;
17762306a36Sopenharmony_ci	clk_mux->data = mux;
17862306a36Sopenharmony_ci	clk_mux->lock = lock;
17962306a36Sopenharmony_ci	clk_mux->hw.init = &init;
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	ret = clk_hw_register(dev, &clk_mux->hw);
18262306a36Sopenharmony_ci	if (ret) {
18362306a36Sopenharmony_ci		kfree(clk_mux);
18462306a36Sopenharmony_ci		return ERR_PTR(ret);
18562306a36Sopenharmony_ci	}
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	return &clk_mux->hw;
18862306a36Sopenharmony_ci}
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_cistatic void mtk_clk_unregister_mux(struct clk_hw *hw)
19162306a36Sopenharmony_ci{
19262306a36Sopenharmony_ci	struct mtk_clk_mux *mux;
19362306a36Sopenharmony_ci	if (!hw)
19462306a36Sopenharmony_ci		return;
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	mux = to_mtk_clk_mux(hw);
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	clk_hw_unregister(hw);
19962306a36Sopenharmony_ci	kfree(mux);
20062306a36Sopenharmony_ci}
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ciint mtk_clk_register_muxes(struct device *dev,
20362306a36Sopenharmony_ci			   const struct mtk_mux *muxes,
20462306a36Sopenharmony_ci			   int num, struct device_node *node,
20562306a36Sopenharmony_ci			   spinlock_t *lock,
20662306a36Sopenharmony_ci			   struct clk_hw_onecell_data *clk_data)
20762306a36Sopenharmony_ci{
20862306a36Sopenharmony_ci	struct regmap *regmap;
20962306a36Sopenharmony_ci	struct clk_hw *hw;
21062306a36Sopenharmony_ci	int i;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	regmap = device_node_to_regmap(node);
21362306a36Sopenharmony_ci	if (IS_ERR(regmap)) {
21462306a36Sopenharmony_ci		pr_err("Cannot find regmap for %pOF: %pe\n", node, regmap);
21562306a36Sopenharmony_ci		return PTR_ERR(regmap);
21662306a36Sopenharmony_ci	}
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	for (i = 0; i < num; i++) {
21962306a36Sopenharmony_ci		const struct mtk_mux *mux = &muxes[i];
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci		if (!IS_ERR_OR_NULL(clk_data->hws[mux->id])) {
22262306a36Sopenharmony_ci			pr_warn("%pOF: Trying to register duplicate clock ID: %d\n",
22362306a36Sopenharmony_ci				node, mux->id);
22462306a36Sopenharmony_ci			continue;
22562306a36Sopenharmony_ci		}
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci		hw = mtk_clk_register_mux(dev, mux, regmap, lock);
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci		if (IS_ERR(hw)) {
23062306a36Sopenharmony_ci			pr_err("Failed to register clk %s: %pe\n", mux->name,
23162306a36Sopenharmony_ci			       hw);
23262306a36Sopenharmony_ci			goto err;
23362306a36Sopenharmony_ci		}
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci		clk_data->hws[mux->id] = hw;
23662306a36Sopenharmony_ci	}
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci	return 0;
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_cierr:
24162306a36Sopenharmony_ci	while (--i >= 0) {
24262306a36Sopenharmony_ci		const struct mtk_mux *mux = &muxes[i];
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci		if (IS_ERR_OR_NULL(clk_data->hws[mux->id]))
24562306a36Sopenharmony_ci			continue;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci		mtk_clk_unregister_mux(clk_data->hws[mux->id]);
24862306a36Sopenharmony_ci		clk_data->hws[mux->id] = ERR_PTR(-ENOENT);
24962306a36Sopenharmony_ci	}
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	return PTR_ERR(hw);
25262306a36Sopenharmony_ci}
25362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_clk_register_muxes);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_civoid mtk_clk_unregister_muxes(const struct mtk_mux *muxes, int num,
25662306a36Sopenharmony_ci			      struct clk_hw_onecell_data *clk_data)
25762306a36Sopenharmony_ci{
25862306a36Sopenharmony_ci	int i;
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	if (!clk_data)
26162306a36Sopenharmony_ci		return;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	for (i = num; i > 0; i--) {
26462306a36Sopenharmony_ci		const struct mtk_mux *mux = &muxes[i - 1];
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci		if (IS_ERR_OR_NULL(clk_data->hws[mux->id]))
26762306a36Sopenharmony_ci			continue;
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci		mtk_clk_unregister_mux(clk_data->hws[mux->id]);
27062306a36Sopenharmony_ci		clk_data->hws[mux->id] = ERR_PTR(-ENOENT);
27162306a36Sopenharmony_ci	}
27262306a36Sopenharmony_ci}
27362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_clk_unregister_muxes);
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci/*
27662306a36Sopenharmony_ci * This clock notifier is called when the frequency of the parent
27762306a36Sopenharmony_ci * PLL clock is to be changed. The idea is to switch the parent to a
27862306a36Sopenharmony_ci * stable clock, such as the main oscillator, while the PLL frequency
27962306a36Sopenharmony_ci * stabilizes.
28062306a36Sopenharmony_ci */
28162306a36Sopenharmony_cistatic int mtk_clk_mux_notifier_cb(struct notifier_block *nb,
28262306a36Sopenharmony_ci				   unsigned long event, void *_data)
28362306a36Sopenharmony_ci{
28462306a36Sopenharmony_ci	struct clk_notifier_data *data = _data;
28562306a36Sopenharmony_ci	struct clk_hw *hw = __clk_get_hw(data->clk);
28662306a36Sopenharmony_ci	struct mtk_mux_nb *mux_nb = to_mtk_mux_nb(nb);
28762306a36Sopenharmony_ci	int ret = 0;
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	switch (event) {
29062306a36Sopenharmony_ci	case PRE_RATE_CHANGE:
29162306a36Sopenharmony_ci		mux_nb->original_index = mux_nb->ops->get_parent(hw);
29262306a36Sopenharmony_ci		ret = mux_nb->ops->set_parent(hw, mux_nb->bypass_index);
29362306a36Sopenharmony_ci		break;
29462306a36Sopenharmony_ci	case POST_RATE_CHANGE:
29562306a36Sopenharmony_ci	case ABORT_RATE_CHANGE:
29662306a36Sopenharmony_ci		ret = mux_nb->ops->set_parent(hw, mux_nb->original_index);
29762306a36Sopenharmony_ci		break;
29862306a36Sopenharmony_ci	}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	return notifier_from_errno(ret);
30162306a36Sopenharmony_ci}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ciint devm_mtk_clk_mux_notifier_register(struct device *dev, struct clk *clk,
30462306a36Sopenharmony_ci				       struct mtk_mux_nb *mux_nb)
30562306a36Sopenharmony_ci{
30662306a36Sopenharmony_ci	mux_nb->nb.notifier_call = mtk_clk_mux_notifier_cb;
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	return devm_clk_notifier_register(dev, clk, &mux_nb->nb);
30962306a36Sopenharmony_ci}
31062306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(devm_mtk_clk_mux_notifier_register);
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ciMODULE_LICENSE("GPL");
313