162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2022 MediaTek Inc.
462306a36Sopenharmony_ci * Copyright (C) 2023 Collabora Ltd.
562306a36Sopenharmony_ci *                    AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <dt-bindings/clock/mediatek,mt8365-clk.h>
962306a36Sopenharmony_ci#include <linux/clk.h>
1062306a36Sopenharmony_ci#include <linux/clk-provider.h>
1162306a36Sopenharmony_ci#include <linux/delay.h>
1262306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1362306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
1462306a36Sopenharmony_ci#include <linux/platform_device.h>
1562306a36Sopenharmony_ci#include <linux/slab.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include "clk-gate.h"
1862306a36Sopenharmony_ci#include "clk-mtk.h"
1962306a36Sopenharmony_ci#include "clk-mux.h"
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_cistatic DEFINE_SPINLOCK(mt8365_clk_lock);
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cistatic const struct mtk_fixed_clk top_fixed_clks[] = {
2462306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_CLK_NULL, "clk_null", NULL, 0),
2562306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_I2S0_BCK, "i2s0_bck", NULL, 26000000),
2662306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_DSI0_LNTC_DSICK, "dsi0_lntc_dsick", "clk26m",
2762306a36Sopenharmony_ci		  75000000),
2862306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_VPLL_DPIX, "vpll_dpix", "clk26m", 75000000),
2962306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_LVDSTX_CLKDIG_CTS, "lvdstx_dig_cts", "clk26m",
3062306a36Sopenharmony_ci		  52500000),
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cistatic const struct mtk_fixed_factor top_divs[] = {
3462306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYS_26M_D2, "sys_26m_d2", "clk26m", 1, 2),
3562306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
3662306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
3762306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "mainpll", 1, 8),
3862306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "mainpll", 1, 16),
3962306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "mainpll", 1, 32),
4062306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3),
4162306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "mainpll", 1, 6),
4262306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "mainpll", 1, 12),
4362306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "mainpll", 1, 24),
4462306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
4562306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10),
4662306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "mainpll", 1, 20),
4762306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
4862306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "mainpll", 1, 14),
4962306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "mainpll", 1, 28),
5062306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ_en", 1, 2),
5162306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
5262306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll", 1, 4),
5362306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll", 1, 8),
5462306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
5562306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll", 1, 6),
5662306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll", 1, 12),
5762306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll", 1, 24),
5862306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL2_D32, "univpll2_d32", "univpll", 1, 96),
5962306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
6062306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll", 1, 10),
6162306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll", 1, 20),
6262306a36Sopenharmony_ci	FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
6362306a36Sopenharmony_ci	FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
6462306a36Sopenharmony_ci	FACTOR(CLK_TOP_MFGPLL, "mfgpll_ck", "mfgpll", 1, 1),
6562306a36Sopenharmony_ci	FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll", 1, 2),
6662306a36Sopenharmony_ci	FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll", 1, 4),
6762306a36Sopenharmony_ci	FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll", 1, 8),
6862306a36Sopenharmony_ci	FACTOR(CLK_TOP_LVDSPLL_D16, "lvdspll_d16", "lvdspll", 1, 16),
6962306a36Sopenharmony_ci	FACTOR(CLK_TOP_USB20_192M, "usb20_192m_ck", "usb20_en", 1, 13),
7062306a36Sopenharmony_ci	FACTOR(CLK_TOP_USB20_192M_D4, "usb20_192m_d4", "usb20_192m_ck", 1, 4),
7162306a36Sopenharmony_ci	FACTOR(CLK_TOP_USB20_192M_D8, "usb20_192m_d8", "usb20_192m_ck", 1, 8),
7262306a36Sopenharmony_ci	FACTOR(CLK_TOP_USB20_192M_D16, "usb20_192m_d16", "usb20_192m_ck",
7362306a36Sopenharmony_ci	       1, 16),
7462306a36Sopenharmony_ci	FACTOR(CLK_TOP_USB20_192M_D32, "usb20_192m_d32", "usb20_192m_ck",
7562306a36Sopenharmony_ci	       1, 32),
7662306a36Sopenharmony_ci	FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
7762306a36Sopenharmony_ci	FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1_ck", 1, 2),
7862306a36Sopenharmony_ci	FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1_ck", 1, 4),
7962306a36Sopenharmony_ci	FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1_ck", 1, 8),
8062306a36Sopenharmony_ci	FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1, 1),
8162306a36Sopenharmony_ci	FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2_ck", 1, 2),
8262306a36Sopenharmony_ci	FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2_ck", 1, 4),
8362306a36Sopenharmony_ci	FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2_ck", 1, 8),
8462306a36Sopenharmony_ci	FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
8562306a36Sopenharmony_ci	FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
8662306a36Sopenharmony_ci	FACTOR(CLK_TOP_DSPPLL, "dsppll_ck", "dsppll", 1, 1),
8762306a36Sopenharmony_ci	FACTOR(CLK_TOP_DSPPLL_D2, "dsppll_d2", "dsppll", 1, 2),
8862306a36Sopenharmony_ci	FACTOR(CLK_TOP_DSPPLL_D4, "dsppll_d4", "dsppll", 1, 4),
8962306a36Sopenharmony_ci	FACTOR(CLK_TOP_DSPPLL_D8, "dsppll_d8", "dsppll", 1, 8),
9062306a36Sopenharmony_ci	FACTOR(CLK_TOP_APUPLL, "apupll_ck", "apupll", 1, 1),
9162306a36Sopenharmony_ci	FACTOR(CLK_TOP_CLK26M_D52, "clk26m_d52", "clk26m", 1, 52),
9262306a36Sopenharmony_ci};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic const char * const axi_parents[] = {
9562306a36Sopenharmony_ci	"clk26m",
9662306a36Sopenharmony_ci	"syspll_d7",
9762306a36Sopenharmony_ci	"syspll1_d4",
9862306a36Sopenharmony_ci	"syspll3_d2"
9962306a36Sopenharmony_ci};
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistatic const char * const mem_parents[] = {
10262306a36Sopenharmony_ci	"clk26m",
10362306a36Sopenharmony_ci	"mmpll_ck",
10462306a36Sopenharmony_ci	"syspll_d3",
10562306a36Sopenharmony_ci	"syspll1_d2"
10662306a36Sopenharmony_ci};
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cistatic const char * const mm_parents[] = {
10962306a36Sopenharmony_ci	"clk26m",
11062306a36Sopenharmony_ci	"mmpll_ck",
11162306a36Sopenharmony_ci	"syspll1_d2",
11262306a36Sopenharmony_ci	"syspll_d5",
11362306a36Sopenharmony_ci	"syspll1_d4",
11462306a36Sopenharmony_ci	"univpll_d5",
11562306a36Sopenharmony_ci	"univpll1_d2",
11662306a36Sopenharmony_ci	"mmpll_d2"
11762306a36Sopenharmony_ci};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic const char * const scp_parents[] = {
12062306a36Sopenharmony_ci	"clk26m",
12162306a36Sopenharmony_ci	"syspll4_d2",
12262306a36Sopenharmony_ci	"univpll2_d2",
12362306a36Sopenharmony_ci	"syspll1_d2",
12462306a36Sopenharmony_ci	"univpll1_d2",
12562306a36Sopenharmony_ci	"syspll_d3",
12662306a36Sopenharmony_ci	"univpll_d3"
12762306a36Sopenharmony_ci};
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_cistatic const char * const mfg_parents[] = {
13062306a36Sopenharmony_ci	"clk26m",
13162306a36Sopenharmony_ci	"mfgpll_ck",
13262306a36Sopenharmony_ci	"syspll_d3",
13362306a36Sopenharmony_ci	"univpll_d3"
13462306a36Sopenharmony_ci};
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_cistatic const char * const atb_parents[] = {
13762306a36Sopenharmony_ci	"clk26m",
13862306a36Sopenharmony_ci	"syspll1_d4",
13962306a36Sopenharmony_ci	"syspll1_d2"
14062306a36Sopenharmony_ci};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic const char * const camtg_parents[] = {
14362306a36Sopenharmony_ci	"clk26m",
14462306a36Sopenharmony_ci	"usb20_192m_d8",
14562306a36Sopenharmony_ci	"univpll2_d8",
14662306a36Sopenharmony_ci	"usb20_192m_d4",
14762306a36Sopenharmony_ci	"univpll2_d32",
14862306a36Sopenharmony_ci	"usb20_192m_d16",
14962306a36Sopenharmony_ci	"usb20_192m_d32"
15062306a36Sopenharmony_ci};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic const char * const uart_parents[] = {
15362306a36Sopenharmony_ci	"clk26m",
15462306a36Sopenharmony_ci	"univpll2_d8"
15562306a36Sopenharmony_ci};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic const char * const spi_parents[] = {
15862306a36Sopenharmony_ci	"clk26m",
15962306a36Sopenharmony_ci	"univpll2_d2",
16062306a36Sopenharmony_ci	"univpll2_d4",
16162306a36Sopenharmony_ci	"univpll2_d8"
16262306a36Sopenharmony_ci};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_cistatic const char * const msdc50_0_hc_parents[] = {
16562306a36Sopenharmony_ci	"clk26m",
16662306a36Sopenharmony_ci	"syspll1_d2",
16762306a36Sopenharmony_ci	"univpll1_d4",
16862306a36Sopenharmony_ci	"syspll2_d2"
16962306a36Sopenharmony_ci};
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_cistatic const char * const msdc50_0_parents[] = {
17262306a36Sopenharmony_ci	"clk26m",
17362306a36Sopenharmony_ci	"msdcpll_ck",
17462306a36Sopenharmony_ci	"univpll1_d2",
17562306a36Sopenharmony_ci	"syspll1_d2",
17662306a36Sopenharmony_ci	"univpll_d5",
17762306a36Sopenharmony_ci	"syspll2_d2",
17862306a36Sopenharmony_ci	"univpll1_d4",
17962306a36Sopenharmony_ci	"syspll4_d2"
18062306a36Sopenharmony_ci};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic const char * const msdc50_2_parents[] = {
18362306a36Sopenharmony_ci	"clk26m",
18462306a36Sopenharmony_ci	"msdcpll_ck",
18562306a36Sopenharmony_ci	"univpll_d3",
18662306a36Sopenharmony_ci	"univpll1_d2",
18762306a36Sopenharmony_ci	"syspll1_d2",
18862306a36Sopenharmony_ci	"univpll2_d2",
18962306a36Sopenharmony_ci	"syspll2_d2",
19062306a36Sopenharmony_ci	"univpll1_d4"
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic const char * const msdc30_1_parents[] = {
19462306a36Sopenharmony_ci	"clk26m",
19562306a36Sopenharmony_ci	"msdcpll_d2",
19662306a36Sopenharmony_ci	"univpll2_d2",
19762306a36Sopenharmony_ci	"syspll2_d2",
19862306a36Sopenharmony_ci	"univpll1_d4",
19962306a36Sopenharmony_ci	"syspll1_d4",
20062306a36Sopenharmony_ci	"syspll2_d4",
20162306a36Sopenharmony_ci	"univpll2_d8"
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic const char * const audio_parents[] = {
20562306a36Sopenharmony_ci	"clk26m",
20662306a36Sopenharmony_ci	"syspll3_d4",
20762306a36Sopenharmony_ci	"syspll4_d4",
20862306a36Sopenharmony_ci	"syspll1_d16"
20962306a36Sopenharmony_ci};
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_cistatic const char * const aud_intbus_parents[] = {
21262306a36Sopenharmony_ci	"clk26m",
21362306a36Sopenharmony_ci	"syspll1_d4",
21462306a36Sopenharmony_ci	"syspll4_d2"
21562306a36Sopenharmony_ci};
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_cistatic const char * const aud_1_parents[] = {
21862306a36Sopenharmony_ci	"clk26m",
21962306a36Sopenharmony_ci	"apll1_ck"
22062306a36Sopenharmony_ci};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic const char * const aud_2_parents[] = {
22362306a36Sopenharmony_ci	"clk26m",
22462306a36Sopenharmony_ci	"apll2_ck"
22562306a36Sopenharmony_ci};
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_cistatic const char * const aud_engen1_parents[] = {
22862306a36Sopenharmony_ci	"clk26m",
22962306a36Sopenharmony_ci	"apll1_d2",
23062306a36Sopenharmony_ci	"apll1_d4",
23162306a36Sopenharmony_ci	"apll1_d8"
23262306a36Sopenharmony_ci};
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_cistatic const char * const aud_engen2_parents[] = {
23562306a36Sopenharmony_ci	"clk26m",
23662306a36Sopenharmony_ci	"apll2_d2",
23762306a36Sopenharmony_ci	"apll2_d4",
23862306a36Sopenharmony_ci	"apll2_d8"
23962306a36Sopenharmony_ci};
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_cistatic const char * const aud_spdif_parents[] = {
24262306a36Sopenharmony_ci	"clk26m",
24362306a36Sopenharmony_ci	"univpll_d2"
24462306a36Sopenharmony_ci};
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_cistatic const char * const disp_pwm_parents[] = {
24762306a36Sopenharmony_ci	"clk26m",
24862306a36Sopenharmony_ci	"univpll2_d4"
24962306a36Sopenharmony_ci};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic const char * const dxcc_parents[] = {
25262306a36Sopenharmony_ci	"clk26m",
25362306a36Sopenharmony_ci	"syspll1_d2",
25462306a36Sopenharmony_ci	"syspll1_d4",
25562306a36Sopenharmony_ci	"syspll1_d8"
25662306a36Sopenharmony_ci};
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic const char * const ssusb_sys_parents[] = {
25962306a36Sopenharmony_ci	"clk26m",
26062306a36Sopenharmony_ci	"univpll3_d4",
26162306a36Sopenharmony_ci	"univpll2_d4",
26262306a36Sopenharmony_ci	"univpll3_d2"
26362306a36Sopenharmony_ci};
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_cistatic const char * const spm_parents[] = {
26662306a36Sopenharmony_ci	"clk26m",
26762306a36Sopenharmony_ci	"syspll1_d8"
26862306a36Sopenharmony_ci};
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic const char * const i2c_parents[] = {
27162306a36Sopenharmony_ci	"clk26m",
27262306a36Sopenharmony_ci	"univpll3_d4",
27362306a36Sopenharmony_ci	"univpll3_d2",
27462306a36Sopenharmony_ci	"syspll1_d8",
27562306a36Sopenharmony_ci	"syspll2_d8"
27662306a36Sopenharmony_ci};
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_cistatic const char * const pwm_parents[] = {
27962306a36Sopenharmony_ci	"clk26m",
28062306a36Sopenharmony_ci	"univpll3_d4",
28162306a36Sopenharmony_ci	"syspll1_d8"
28262306a36Sopenharmony_ci};
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_cistatic const char * const senif_parents[] = {
28562306a36Sopenharmony_ci	"clk26m",
28662306a36Sopenharmony_ci	"univpll1_d4",
28762306a36Sopenharmony_ci	"univpll1_d2",
28862306a36Sopenharmony_ci	"univpll2_d2"
28962306a36Sopenharmony_ci};
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_cistatic const char * const aes_fde_parents[] = {
29262306a36Sopenharmony_ci	"clk26m",
29362306a36Sopenharmony_ci	"msdcpll_ck",
29462306a36Sopenharmony_ci	"univpll_d3",
29562306a36Sopenharmony_ci	"univpll2_d2",
29662306a36Sopenharmony_ci	"univpll1_d2",
29762306a36Sopenharmony_ci	"syspll1_d2"
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic const char * const dpi0_parents[] = {
30162306a36Sopenharmony_ci	"clk26m",
30262306a36Sopenharmony_ci	"lvdspll_d2",
30362306a36Sopenharmony_ci	"lvdspll_d4",
30462306a36Sopenharmony_ci	"lvdspll_d8",
30562306a36Sopenharmony_ci	"lvdspll_d16"
30662306a36Sopenharmony_ci};
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_cistatic const char * const dsp_parents[] = {
30962306a36Sopenharmony_ci	"clk26m",
31062306a36Sopenharmony_ci	"sys_26m_d2",
31162306a36Sopenharmony_ci	"dsppll_ck",
31262306a36Sopenharmony_ci	"dsppll_d2",
31362306a36Sopenharmony_ci	"dsppll_d4",
31462306a36Sopenharmony_ci	"dsppll_d8"
31562306a36Sopenharmony_ci};
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic const char * const nfi2x_parents[] = {
31862306a36Sopenharmony_ci	"clk26m",
31962306a36Sopenharmony_ci	"syspll2_d2",
32062306a36Sopenharmony_ci	"syspll_d7",
32162306a36Sopenharmony_ci	"syspll_d3",
32262306a36Sopenharmony_ci	"syspll2_d4",
32362306a36Sopenharmony_ci	"msdcpll_d2",
32462306a36Sopenharmony_ci	"univpll1_d2",
32562306a36Sopenharmony_ci	"univpll_d5"
32662306a36Sopenharmony_ci};
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_cistatic const char * const nfiecc_parents[] = {
32962306a36Sopenharmony_ci	"clk26m",
33062306a36Sopenharmony_ci	"syspll4_d2",
33162306a36Sopenharmony_ci	"univpll2_d4",
33262306a36Sopenharmony_ci	"syspll_d7",
33362306a36Sopenharmony_ci	"univpll1_d2",
33462306a36Sopenharmony_ci	"syspll1_d2",
33562306a36Sopenharmony_ci	"univpll2_d2",
33662306a36Sopenharmony_ci	"syspll_d5"
33762306a36Sopenharmony_ci};
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_cistatic const char * const ecc_parents[] = {
34062306a36Sopenharmony_ci	"clk26m",
34162306a36Sopenharmony_ci	"univpll2_d2",
34262306a36Sopenharmony_ci	"univpll1_d2",
34362306a36Sopenharmony_ci	"univpll_d3",
34462306a36Sopenharmony_ci	"syspll_d2"
34562306a36Sopenharmony_ci};
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic const char * const eth_parents[] = {
34862306a36Sopenharmony_ci	"clk26m",
34962306a36Sopenharmony_ci	"univpll2_d8",
35062306a36Sopenharmony_ci	"syspll4_d4",
35162306a36Sopenharmony_ci	"syspll1_d8",
35262306a36Sopenharmony_ci	"syspll4_d2"
35362306a36Sopenharmony_ci};
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_cistatic const char * const gcpu_parents[] = {
35662306a36Sopenharmony_ci	"clk26m",
35762306a36Sopenharmony_ci	"univpll_d3",
35862306a36Sopenharmony_ci	"univpll2_d2",
35962306a36Sopenharmony_ci	"syspll_d3",
36062306a36Sopenharmony_ci	"syspll2_d2"
36162306a36Sopenharmony_ci};
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_cistatic const char * const gcpu_cpm_parents[] = {
36462306a36Sopenharmony_ci	"clk26m",
36562306a36Sopenharmony_ci	"univpll2_d2",
36662306a36Sopenharmony_ci	"syspll2_d2"
36762306a36Sopenharmony_ci};
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_cistatic const char * const apu_parents[] = {
37062306a36Sopenharmony_ci	"clk26m",
37162306a36Sopenharmony_ci	"univpll_d2",
37262306a36Sopenharmony_ci	"apupll_ck",
37362306a36Sopenharmony_ci	"mmpll_ck",
37462306a36Sopenharmony_ci	"syspll_d3",
37562306a36Sopenharmony_ci	"univpll1_d2",
37662306a36Sopenharmony_ci	"syspll1_d2",
37762306a36Sopenharmony_ci	"syspll1_d4"
37862306a36Sopenharmony_ci};
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_cistatic const char * const mbist_diag_parents[] = {
38162306a36Sopenharmony_ci	"clk26m",
38262306a36Sopenharmony_ci	"syspll4_d4",
38362306a36Sopenharmony_ci	"univpll2_d8"
38462306a36Sopenharmony_ci};
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_cistatic const char * const apll_i2s_parents[] = {
38762306a36Sopenharmony_ci	"aud_1_sel",
38862306a36Sopenharmony_ci	"aud_2_sel"
38962306a36Sopenharmony_ci};
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_cistatic struct mtk_composite top_misc_muxes[] = {
39262306a36Sopenharmony_ci	/* CLK_CFG_11 */
39362306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_MBIST_DIAG_SEL, "mbist_diag_sel", mbist_diag_parents,
39462306a36Sopenharmony_ci		 0x0ec, 0, 2, 7),
39562306a36Sopenharmony_ci	/* Audio MUX */
39662306a36Sopenharmony_ci	MUX(CLK_TOP_APLL_I2S0_SEL, "apll_i2s0_sel", apll_i2s_parents, 0x0320, 11, 1),
39762306a36Sopenharmony_ci	MUX(CLK_TOP_APLL_I2S1_SEL, "apll_i2s1_sel", apll_i2s_parents, 0x0320, 12, 1),
39862306a36Sopenharmony_ci	MUX(CLK_TOP_APLL_I2S2_SEL, "apll_i2s2_sel", apll_i2s_parents, 0x0320, 13, 1),
39962306a36Sopenharmony_ci	MUX(CLK_TOP_APLL_I2S3_SEL, "apll_i2s3_sel", apll_i2s_parents, 0x0320, 14, 1),
40062306a36Sopenharmony_ci	MUX(CLK_TOP_APLL_TDMOUT_SEL, "apll_tdmout_sel", apll_i2s_parents, 0x0320, 15, 1),
40162306a36Sopenharmony_ci	MUX(CLK_TOP_APLL_TDMIN_SEL, "apll_tdmin_sel", apll_i2s_parents, 0x0320, 16, 1),
40262306a36Sopenharmony_ci	MUX(CLK_TOP_APLL_SPDIF_SEL, "apll_spdif_sel", apll_i2s_parents, 0x0320, 17, 1),
40362306a36Sopenharmony_ci};
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci#define CLK_CFG_UPDATE 0x004
40662306a36Sopenharmony_ci#define CLK_CFG_UPDATE1 0x008
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_cistatic const struct mtk_mux top_muxes[] = {
40962306a36Sopenharmony_ci	/* CLK_CFG_0 */
41062306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
41162306a36Sopenharmony_ci				   0x040, 0x044, 0x048, 0, 2, 7, CLK_CFG_UPDATE,
41262306a36Sopenharmony_ci				   0, CLK_IS_CRITICAL | CLK_SET_RATE_PARENT),
41362306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x040,
41462306a36Sopenharmony_ci			     0x044, 0x048, 8, 2, 15, CLK_CFG_UPDATE, 1),
41562306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_MM_SEL, "mm_sel", mm_parents, 0x040, 0x044,
41662306a36Sopenharmony_ci			     0x048, 16, 3, 23, CLK_CFG_UPDATE, 2),
41762306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x040,
41862306a36Sopenharmony_ci			     0x044, 0x048, 24, 3, 31, CLK_CFG_UPDATE, 3),
41962306a36Sopenharmony_ci	/* CLK_CFG_1 */
42062306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x050,
42162306a36Sopenharmony_ci			     0x054, 0x058, 0, 2, 7, CLK_CFG_UPDATE, 4),
42262306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_ATB_SEL, "atb_sel", atb_parents, 0x050,
42362306a36Sopenharmony_ci			     0x054, 0x058, 8, 2, 15, CLK_CFG_UPDATE, 5),
42462306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents,
42562306a36Sopenharmony_ci			     0x050, 0x054, 0x058, 16, 3, 23, CLK_CFG_UPDATE, 6),
42662306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG1_SEL, "camtg1_sel", camtg_parents,
42762306a36Sopenharmony_ci			     0x050, 0x054, 0x058, 24, 3, 31, CLK_CFG_UPDATE, 7),
42862306a36Sopenharmony_ci	/* CLK_CFG_2 */
42962306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x060,
43062306a36Sopenharmony_ci			     0x064, 0x068, 0, 1, 7, CLK_CFG_UPDATE, 8),
43162306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x060,
43262306a36Sopenharmony_ci			     0x064, 0x068, 8, 2, 15, CLK_CFG_UPDATE, 9),
43362306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0_HC_SEL, "msdc50_0_hc_sel",
43462306a36Sopenharmony_ci				   msdc50_0_hc_parents, 0x060, 0x064, 0x068, 16, 2,
43562306a36Sopenharmony_ci				   23, CLK_CFG_UPDATE, 10, 0),
43662306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC2_2_HC_SEL, "msdc2_2_hc_sel",
43762306a36Sopenharmony_ci				   msdc50_0_hc_parents, 0x060, 0x064, 0x068, 24, 2,
43862306a36Sopenharmony_ci				   31, CLK_CFG_UPDATE, 11, 0),
43962306a36Sopenharmony_ci	/* CLK_CFG_3 */
44062306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
44162306a36Sopenharmony_ci				   msdc50_0_parents, 0x070, 0x074, 0x078, 0, 3, 7,
44262306a36Sopenharmony_ci				   CLK_CFG_UPDATE, 12, 0),
44362306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_2_SEL, "msdc50_2_sel",
44462306a36Sopenharmony_ci				   msdc50_2_parents, 0x070, 0x074, 0x078, 8, 3, 15,
44562306a36Sopenharmony_ci				   CLK_CFG_UPDATE, 13, 0),
44662306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel",
44762306a36Sopenharmony_ci				   msdc30_1_parents, 0x070, 0x074, 0x078, 16, 3, 23,
44862306a36Sopenharmony_ci				   CLK_CFG_UPDATE, 14, 0),
44962306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents,
45062306a36Sopenharmony_ci			     0x070, 0x074, 0x078, 24, 2, 31, CLK_CFG_UPDATE,
45162306a36Sopenharmony_ci			     15),
45262306a36Sopenharmony_ci	/* CLK_CFG_4 */
45362306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel",
45462306a36Sopenharmony_ci			     aud_intbus_parents, 0x080, 0x084, 0x088, 0, 2, 7,
45562306a36Sopenharmony_ci			     CLK_CFG_UPDATE, 16),
45662306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents,
45762306a36Sopenharmony_ci			     0x080, 0x084, 0x088, 8, 1, 15, CLK_CFG_UPDATE, 17),
45862306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_2_SEL, "aud_2_sel", aud_2_parents,
45962306a36Sopenharmony_ci			     0x080, 0x084, 0x088, 16, 1, 23, CLK_CFG_UPDATE,
46062306a36Sopenharmony_ci			     18),
46162306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN1_SEL, "aud_engen1_sel",
46262306a36Sopenharmony_ci			     aud_engen1_parents, 0x080, 0x084, 0x088, 24, 2, 31,
46362306a36Sopenharmony_ci			     CLK_CFG_UPDATE, 19),
46462306a36Sopenharmony_ci	/* CLK_CFG_5 */
46562306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN2_SEL, "aud_engen2_sel",
46662306a36Sopenharmony_ci			     aud_engen2_parents, 0x090, 0x094, 0x098, 0, 2, 7,
46762306a36Sopenharmony_ci			     CLK_CFG_UPDATE, 20),
46862306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_SPDIF_SEL, "aud_spdif_sel",
46962306a36Sopenharmony_ci			     aud_spdif_parents, 0x090, 0x094, 0x098, 8, 1, 15,
47062306a36Sopenharmony_ci			     CLK_CFG_UPDATE, 21),
47162306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP_PWM_SEL, "disp_pwm_sel",
47262306a36Sopenharmony_ci			     disp_pwm_parents, 0x090, 0x094, 0x098, 16, 2, 23,
47362306a36Sopenharmony_ci			     CLK_CFG_UPDATE, 22),
47462306a36Sopenharmony_ci	/* CLK_CFG_6 */
47562306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_DXCC_SEL, "dxcc_sel", dxcc_parents,
47662306a36Sopenharmony_ci				   0x0a0, 0x0a4, 0x0a8, 0, 2, 7, CLK_CFG_UPDATE,
47762306a36Sopenharmony_ci				   24, CLK_IS_CRITICAL | CLK_SET_RATE_PARENT),
47862306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_SYS_SEL, "ssusb_sys_sel",
47962306a36Sopenharmony_ci			     ssusb_sys_parents, 0x0a0, 0x0a4, 0x0a8, 8, 2, 15,
48062306a36Sopenharmony_ci			     CLK_CFG_UPDATE, 25),
48162306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_XHCI_SEL, "ssusb_xhci_sel",
48262306a36Sopenharmony_ci			     ssusb_sys_parents, 0x0a0, 0x0a4, 0x0a8, 16, 2, 23,
48362306a36Sopenharmony_ci			     CLK_CFG_UPDATE, 26),
48462306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_SPM_SEL, "spm_sel", spm_parents,
48562306a36Sopenharmony_ci				   0x0a0, 0x0a4, 0x0a8, 24, 1, 31, CLK_CFG_UPDATE,
48662306a36Sopenharmony_ci				   27, CLK_IS_CRITICAL | CLK_SET_RATE_PARENT),
48762306a36Sopenharmony_ci	/* CLK_CFG_7 */
48862306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_I2C_SEL, "i2c_sel", i2c_parents, 0x0b0,
48962306a36Sopenharmony_ci			     0x0b4, 0x0b8, 0, 3, 7, CLK_CFG_UPDATE, 28),
49062306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 0x0b0,
49162306a36Sopenharmony_ci			     0x0b4, 0x0b8, 8, 2, 15, CLK_CFG_UPDATE, 29),
49262306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_SENIF_SEL, "senif_sel", senif_parents,
49362306a36Sopenharmony_ci			     0x0b0, 0x0b4, 0x0b8, 16, 2, 23, CLK_CFG_UPDATE,
49462306a36Sopenharmony_ci			     30),
49562306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_AES_FDE_SEL, "aes_fde_sel",
49662306a36Sopenharmony_ci			     aes_fde_parents, 0x0b0, 0x0b4, 0x0b8, 24, 3, 31,
49762306a36Sopenharmony_ci			     CLK_CFG_UPDATE, 31),
49862306a36Sopenharmony_ci	/* CLK_CFG_8 */
49962306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTM_SEL, "camtm_sel", senif_parents,
50062306a36Sopenharmony_ci			     0x0c0, 0x0c4, 0x0c8, 0, 2, 7, CLK_CFG_UPDATE1, 0),
50162306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents, 0x0c0,
50262306a36Sopenharmony_ci			     0x0c4, 0x0c8, 8, 3, 15, CLK_CFG_UPDATE1, 1),
50362306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi0_parents, 0x0c0,
50462306a36Sopenharmony_ci			     0x0c4, 0x0c8, 16, 3, 23, CLK_CFG_UPDATE1, 2),
50562306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP_SEL, "dsp_sel", dsp_parents, 0x0c0,
50662306a36Sopenharmony_ci			     0x0c4, 0x0c8, 24, 3, 31, CLK_CFG_UPDATE1, 3),
50762306a36Sopenharmony_ci	/* CLK_CFG_9 */
50862306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_NFI2X_SEL, "nfi2x_sel", nfi2x_parents,
50962306a36Sopenharmony_ci			     0x0d0, 0x0d4, 0x0d8, 0, 3, 7, CLK_CFG_UPDATE1, 4),
51062306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_NFIECC_SEL, "nfiecc_sel", nfiecc_parents,
51162306a36Sopenharmony_ci			     0x0d0, 0x0d4, 0x0d8, 8, 3, 15, CLK_CFG_UPDATE1, 5),
51262306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_ECC_SEL, "ecc_sel", ecc_parents, 0x0d0,
51362306a36Sopenharmony_ci			     0x0d4, 0x0d8, 16, 3, 23, CLK_CFG_UPDATE1, 6),
51462306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_ETH_SEL, "eth_sel", eth_parents, 0x0d0,
51562306a36Sopenharmony_ci			     0x0d4, 0x0d8, 24, 3, 31, CLK_CFG_UPDATE1, 7),
51662306a36Sopenharmony_ci	/* CLK_CFG_10 */
51762306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_GCPU_SEL, "gcpu_sel", gcpu_parents, 0x0e0,
51862306a36Sopenharmony_ci			     0x0e4, 0x0e8, 0, 3, 7, CLK_CFG_UPDATE1, 8),
51962306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_GCPU_CPM_SEL, "gcpu_cpm_sel",
52062306a36Sopenharmony_ci			     gcpu_cpm_parents, 0x0e0, 0x0e4, 0x0e8, 8, 2, 15,
52162306a36Sopenharmony_ci			     CLK_CFG_UPDATE1, 9),
52262306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_APU_SEL, "apu_sel", apu_parents, 0x0e0,
52362306a36Sopenharmony_ci			     0x0e4, 0x0e8, 16, 3, 23, CLK_CFG_UPDATE1, 10),
52462306a36Sopenharmony_ci	MUX_GATE_CLR_SET_UPD(CLK_TOP_APU_IF_SEL, "apu_if_sel", apu_parents,
52562306a36Sopenharmony_ci			     0x0e0, 0x0e4, 0x0e8, 24, 3, 31, CLK_CFG_UPDATE1,
52662306a36Sopenharmony_ci			     11),
52762306a36Sopenharmony_ci};
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_cistatic const char * const mcu_bus_parents[] = {
53062306a36Sopenharmony_ci	"clk26m",
53162306a36Sopenharmony_ci	"armpll",
53262306a36Sopenharmony_ci	"mainpll",
53362306a36Sopenharmony_ci	"univpll_d2"
53462306a36Sopenharmony_ci};
53562306a36Sopenharmony_ci
53662306a36Sopenharmony_cistatic struct mtk_composite mcu_muxes[] = {
53762306a36Sopenharmony_ci	/* bus_pll_divider_cfg */
53862306a36Sopenharmony_ci	MUX_GATE_FLAGS(CLK_MCU_BUS_SEL, "mcu_bus_sel", mcu_bus_parents, 0x7C0,
53962306a36Sopenharmony_ci		       9, 2, -1, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL),
54062306a36Sopenharmony_ci};
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_ci#define DIV_ADJ_F(_id, _name, _parent, _reg, _shift, _width, _flags) {	\
54362306a36Sopenharmony_ci		.id = _id,					\
54462306a36Sopenharmony_ci		.name = _name,					\
54562306a36Sopenharmony_ci		.parent_name = _parent,				\
54662306a36Sopenharmony_ci		.div_reg = _reg,				\
54762306a36Sopenharmony_ci		.div_shift = _shift,				\
54862306a36Sopenharmony_ci		.div_width = _width,				\
54962306a36Sopenharmony_ci		.clk_divider_flags = _flags,			\
55062306a36Sopenharmony_ci}
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_cistatic const struct mtk_clk_divider top_adj_divs[] = {
55362306a36Sopenharmony_ci	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV0, "apll12_ck_div0", "apll_i2s0_sel",
55462306a36Sopenharmony_ci		  0x324, 0, 8, CLK_DIVIDER_ROUND_CLOSEST),
55562306a36Sopenharmony_ci	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV1, "apll12_ck_div1", "apll_i2s1_sel",
55662306a36Sopenharmony_ci		  0x324, 8, 8, CLK_DIVIDER_ROUND_CLOSEST),
55762306a36Sopenharmony_ci	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV2, "apll12_ck_div2", "apll_i2s2_sel",
55862306a36Sopenharmony_ci		  0x324, 16, 8, CLK_DIVIDER_ROUND_CLOSEST),
55962306a36Sopenharmony_ci	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV3, "apll12_ck_div3", "apll_i2s3_sel",
56062306a36Sopenharmony_ci		  0x324, 24, 8, CLK_DIVIDER_ROUND_CLOSEST),
56162306a36Sopenharmony_ci	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV4, "apll12_ck_div4", "apll_tdmout_sel",
56262306a36Sopenharmony_ci		  0x328, 0, 8, CLK_DIVIDER_ROUND_CLOSEST),
56362306a36Sopenharmony_ci	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV4B, "apll12_ck_div4b", "apll_tdmout_sel",
56462306a36Sopenharmony_ci		  0x328, 8, 8, CLK_DIVIDER_ROUND_CLOSEST),
56562306a36Sopenharmony_ci	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV5, "apll12_ck_div5", "apll_tdmin_sel",
56662306a36Sopenharmony_ci		  0x328, 16, 8, CLK_DIVIDER_ROUND_CLOSEST),
56762306a36Sopenharmony_ci	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV5B, "apll12_ck_div5b", "apll_tdmin_sel",
56862306a36Sopenharmony_ci		  0x328, 24, 8, CLK_DIVIDER_ROUND_CLOSEST),
56962306a36Sopenharmony_ci	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV6, "apll12_ck_div6", "apll_spdif_sel",
57062306a36Sopenharmony_ci		  0x32c, 0, 8, CLK_DIVIDER_ROUND_CLOSEST),
57162306a36Sopenharmony_ci};
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_cistatic const struct mtk_gate_regs top0_cg_regs = {
57462306a36Sopenharmony_ci	.set_ofs = 0,
57562306a36Sopenharmony_ci	.clr_ofs = 0,
57662306a36Sopenharmony_ci	.sta_ofs = 0,
57762306a36Sopenharmony_ci};
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_cistatic const struct mtk_gate_regs top1_cg_regs = {
58062306a36Sopenharmony_ci	.set_ofs = 0x104,
58162306a36Sopenharmony_ci	.clr_ofs = 0x104,
58262306a36Sopenharmony_ci	.sta_ofs = 0x104,
58362306a36Sopenharmony_ci};
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_cistatic const struct mtk_gate_regs top2_cg_regs = {
58662306a36Sopenharmony_ci	.set_ofs = 0x320,
58762306a36Sopenharmony_ci	.clr_ofs = 0x320,
58862306a36Sopenharmony_ci	.sta_ofs = 0x320,
58962306a36Sopenharmony_ci};
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_ci#define GATE_TOP0(_id, _name, _parent, _shift)			\
59262306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &top0_cg_regs,		\
59362306a36Sopenharmony_ci		 _shift, &mtk_clk_gate_ops_no_setclr)
59462306a36Sopenharmony_ci
59562306a36Sopenharmony_ci#define GATE_TOP1(_id, _name, _parent, _shift)			\
59662306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &top1_cg_regs,		\
59762306a36Sopenharmony_ci		 _shift, &mtk_clk_gate_ops_no_setclr_inv)
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_ci#define GATE_TOP2(_id, _name, _parent, _shift)			\
60062306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &top2_cg_regs,		\
60162306a36Sopenharmony_ci		 _shift, &mtk_clk_gate_ops_no_setclr_inv)
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic const struct mtk_gate top_clk_gates[] = {
60462306a36Sopenharmony_ci	GATE_TOP0(CLK_TOP_CONN_32K, "conn_32k", "clk32k", 10),
60562306a36Sopenharmony_ci	GATE_TOP0(CLK_TOP_CONN_26M, "conn_26m", "clk26m", 11),
60662306a36Sopenharmony_ci	GATE_TOP0(CLK_TOP_DSP_32K, "dsp_32k", "clk32k", 16),
60762306a36Sopenharmony_ci	GATE_TOP0(CLK_TOP_DSP_26M, "dsp_26m", "clk26m", 17),
60862306a36Sopenharmony_ci	GATE_TOP1(CLK_TOP_USB20_48M_EN, "usb20_48m_en", "usb20_192m_d4", 8),
60962306a36Sopenharmony_ci	GATE_TOP1(CLK_TOP_UNIVPLL_48M_EN, "univpll_48m_en", "usb20_192m_d4", 9),
61062306a36Sopenharmony_ci	GATE_TOP1(CLK_TOP_LVDSTX_CLKDIG_EN, "lvdstx_dig_en", "lvdstx_dig_cts", 20),
61162306a36Sopenharmony_ci	GATE_TOP1(CLK_TOP_VPLL_DPIX_EN, "vpll_dpix_en", "vpll_dpix", 21),
61262306a36Sopenharmony_ci	GATE_TOP1(CLK_TOP_SSUSB_TOP_CK_EN, "ssusb_top_ck_en", NULL, 22),
61362306a36Sopenharmony_ci	GATE_TOP1(CLK_TOP_SSUSB_PHY_CK_EN, "ssusb_phy_ck_en", NULL, 23),
61462306a36Sopenharmony_ci	GATE_TOP2(CLK_TOP_AUD_I2S0_M, "aud_i2s0_m_ck", "apll12_ck_div0", 0),
61562306a36Sopenharmony_ci	GATE_TOP2(CLK_TOP_AUD_I2S1_M, "aud_i2s1_m_ck", "apll12_ck_div1", 1),
61662306a36Sopenharmony_ci	GATE_TOP2(CLK_TOP_AUD_I2S2_M, "aud_i2s2_m_ck", "apll12_ck_div2", 2),
61762306a36Sopenharmony_ci	GATE_TOP2(CLK_TOP_AUD_I2S3_M, "aud_i2s3_m_ck", "apll12_ck_div3", 3),
61862306a36Sopenharmony_ci	GATE_TOP2(CLK_TOP_AUD_TDMOUT_M, "aud_tdmout_m_ck", "apll12_ck_div4", 4),
61962306a36Sopenharmony_ci	GATE_TOP2(CLK_TOP_AUD_TDMOUT_B, "aud_tdmout_b_ck", "apll12_ck_div4b", 5),
62062306a36Sopenharmony_ci	GATE_TOP2(CLK_TOP_AUD_TDMIN_M, "aud_tdmin_m_ck", "apll12_ck_div5", 6),
62162306a36Sopenharmony_ci	GATE_TOP2(CLK_TOP_AUD_TDMIN_B, "aud_tdmin_b_ck", "apll12_ck_div5b", 7),
62262306a36Sopenharmony_ci	GATE_TOP2(CLK_TOP_AUD_SPDIF_M, "aud_spdif_m_ck", "apll12_ck_div6", 8),
62362306a36Sopenharmony_ci};
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_cistatic const struct mtk_gate_regs ifr2_cg_regs = {
62662306a36Sopenharmony_ci	.set_ofs = 0x80,
62762306a36Sopenharmony_ci	.clr_ofs = 0x84,
62862306a36Sopenharmony_ci	.sta_ofs = 0x90,
62962306a36Sopenharmony_ci};
63062306a36Sopenharmony_ci
63162306a36Sopenharmony_cistatic const struct mtk_gate_regs ifr3_cg_regs = {
63262306a36Sopenharmony_ci	.set_ofs = 0x88,
63362306a36Sopenharmony_ci	.clr_ofs = 0x8c,
63462306a36Sopenharmony_ci	.sta_ofs = 0x94,
63562306a36Sopenharmony_ci};
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_cistatic const struct mtk_gate_regs ifr4_cg_regs = {
63862306a36Sopenharmony_ci	.set_ofs = 0xa4,
63962306a36Sopenharmony_ci	.clr_ofs = 0xa8,
64062306a36Sopenharmony_ci	.sta_ofs = 0xac,
64162306a36Sopenharmony_ci};
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_cistatic const struct mtk_gate_regs ifr5_cg_regs = {
64462306a36Sopenharmony_ci	.set_ofs = 0xc0,
64562306a36Sopenharmony_ci	.clr_ofs = 0xc4,
64662306a36Sopenharmony_ci	.sta_ofs = 0xc8,
64762306a36Sopenharmony_ci};
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_cistatic const struct mtk_gate_regs ifr6_cg_regs = {
65062306a36Sopenharmony_ci	.set_ofs = 0xd0,
65162306a36Sopenharmony_ci	.clr_ofs = 0xd4,
65262306a36Sopenharmony_ci	.sta_ofs = 0xd8,
65362306a36Sopenharmony_ci};
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_ci#define GATE_IFRX(_id, _name, _parent, _shift, _regs)	\
65662306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, _regs, _shift,	\
65762306a36Sopenharmony_ci		 &mtk_clk_gate_ops_setclr)
65862306a36Sopenharmony_ci
65962306a36Sopenharmony_ci#define GATE_IFR2(_id, _name, _parent, _shift)		\
66062306a36Sopenharmony_ci	GATE_IFRX(_id, _name, _parent, _shift, &ifr2_cg_regs)
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_ci#define GATE_IFR3(_id, _name, _parent, _shift)		\
66362306a36Sopenharmony_ci	GATE_IFRX(_id, _name, _parent, _shift, &ifr3_cg_regs)
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_ci#define GATE_IFR4(_id, _name, _parent, _shift)		\
66662306a36Sopenharmony_ci	GATE_IFRX(_id, _name, _parent, _shift, &ifr4_cg_regs)
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_ci#define GATE_IFR5(_id, _name, _parent, _shift)		\
66962306a36Sopenharmony_ci	GATE_IFRX(_id, _name, _parent, _shift, &ifr5_cg_regs)
67062306a36Sopenharmony_ci
67162306a36Sopenharmony_ci#define GATE_IFR6(_id, _name, _parent, _shift)		\
67262306a36Sopenharmony_ci	GATE_IFRX(_id, _name, _parent, _shift, &ifr6_cg_regs)
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_cistatic const struct mtk_gate ifr_clks[] = {
67562306a36Sopenharmony_ci	/* IFR2 */
67662306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_PMIC_TMR, "ifr_pmic_tmr", "clk26m", 0),
67762306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_PMIC_AP, "ifr_pmic_ap", "clk26m", 1),
67862306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_PMIC_MD, "ifr_pmic_md", "clk26m", 2),
67962306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_PMIC_CONN, "ifr_pmic_conn", "clk26m", 3),
68062306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_ICUSB, "ifr_icusb", "axi_sel", 8),
68162306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_GCE, "ifr_gce", "axi_sel", 9),
68262306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_THERM, "ifr_therm", "axi_sel", 10),
68362306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_PWM_HCLK, "ifr_pwm_hclk", "axi_sel", 15),
68462306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_PWM1, "ifr_pwm1", "pwm_sel", 16),
68562306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_PWM2, "ifr_pwm2", "pwm_sel", 17),
68662306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_PWM3, "ifr_pwm3", "pwm_sel", 18),
68762306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_PWM4, "ifr_pwm4", "pwm_sel", 19),
68862306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_PWM5, "ifr_pwm5", "pwm_sel", 20),
68962306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_PWM, "ifr_pwm", "pwm_sel", 21),
69062306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_UART0, "ifr_uart0", "uart_sel", 22),
69162306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_UART1, "ifr_uart1", "uart_sel", 23),
69262306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_UART2, "ifr_uart2", "uart_sel", 24),
69362306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_DSP_UART, "ifr_dsp_uart", "uart_sel", 26),
69462306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_GCE_26M, "ifr_gce_26m", "clk26m", 27),
69562306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_CQ_DMA_FPC, "ifr_cq_dma_fpc", "axi_sel", 28),
69662306a36Sopenharmony_ci	GATE_IFR2(CLK_IFR_BTIF, "ifr_btif", "axi_sel", 31),
69762306a36Sopenharmony_ci	/* IFR3 */
69862306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_SPI0, "ifr_spi0", "spi_sel", 1),
69962306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_MSDC0_HCLK, "ifr_msdc0", "msdc50_0_hc_sel", 2),
70062306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_MSDC2_HCLK, "ifr_msdc2", "msdc2_2_hc_sel", 3),
70162306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_MSDC1_HCLK, "ifr_msdc1", "axi_sel", 4),
70262306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_DVFSRC, "ifr_dvfsrc", "clk26m", 7),
70362306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_GCPU, "ifr_gcpu", "axi_sel", 8),
70462306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_TRNG, "ifr_trng", "axi_sel", 9),
70562306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_AUXADC, "ifr_auxadc", "clk26m", 10),
70662306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_CPUM, "ifr_cpum", "clk26m", 11),
70762306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_AUXADC_MD, "ifr_auxadc_md", "clk26m", 14),
70862306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_AP_DMA, "ifr_ap_dma", "axi_sel", 18),
70962306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_DEBUGSYS, "ifr_debugsys", "axi_sel", 24),
71062306a36Sopenharmony_ci	GATE_IFR3(CLK_IFR_AUDIO, "ifr_audio", "axi_sel", 25),
71162306a36Sopenharmony_ci	/* IFR4 */
71262306a36Sopenharmony_ci	GATE_IFR4(CLK_IFR_PWM_FBCLK6, "ifr_pwm_fbclk6", "pwm_sel", 0),
71362306a36Sopenharmony_ci	GATE_IFR4(CLK_IFR_DISP_PWM, "ifr_disp_pwm", "disp_pwm_sel", 2),
71462306a36Sopenharmony_ci	GATE_IFR4(CLK_IFR_AUD_26M_BK, "ifr_aud_26m_bk", "clk26m", 4),
71562306a36Sopenharmony_ci	GATE_IFR4(CLK_IFR_CQ_DMA, "ifr_cq_dma", "axi_sel", 27),
71662306a36Sopenharmony_ci	/* IFR5 */
71762306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_MSDC0_SF, "ifr_msdc0_sf", "msdc50_0_sel", 0),
71862306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_MSDC1_SF, "ifr_msdc1_sf", "msdc50_0_sel", 1),
71962306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_MSDC2_SF, "ifr_msdc2_sf", "msdc50_0_sel", 2),
72062306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_AP_MSDC0, "ifr_ap_msdc0", "msdc50_0_sel", 7),
72162306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_MD_MSDC0, "ifr_md_msdc0", "msdc50_0_sel", 8),
72262306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_MSDC0_SRC, "ifr_msdc0_src", "msdc50_0_sel", 9),
72362306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_MSDC1_SRC, "ifr_msdc1_src", "msdc30_1_sel", 10),
72462306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_MSDC2_SRC, "ifr_msdc2_src", "msdc50_2_sel", 11),
72562306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_PWRAP_TMR, "ifr_pwrap_tmr", "clk26m", 12),
72662306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_PWRAP_SPI, "ifr_pwrap_spi", "clk26m", 13),
72762306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_PWRAP_SYS, "ifr_pwrap_sys", "clk26m", 14),
72862306a36Sopenharmony_ci	GATE_MTK_FLAGS(CLK_IFR_MCU_PM_BK, "ifr_mcu_pm_bk", NULL, &ifr5_cg_regs,
72962306a36Sopenharmony_ci			17, &mtk_clk_gate_ops_setclr, CLK_IGNORE_UNUSED),
73062306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_IRRX_26M, "ifr_irrx_26m", "clk26m", 22),
73162306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_IRRX_32K, "ifr_irrx_32k", "clk32k", 23),
73262306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_I2C0_AXI, "ifr_i2c0_axi", "i2c_sel", 24),
73362306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_I2C1_AXI, "ifr_i2c1_axi", "i2c_sel", 25),
73462306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_I2C2_AXI, "ifr_i2c2_axi", "i2c_sel", 26),
73562306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_I2C3_AXI, "ifr_i2c3_axi", "i2c_sel", 27),
73662306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_NIC_AXI, "ifr_nic_axi", "axi_sel", 28),
73762306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_NIC_SLV_AXI, "ifr_nic_slv_axi", "axi_sel", 29),
73862306a36Sopenharmony_ci	GATE_IFR5(CLK_IFR_APU_AXI, "ifr_apu_axi", "axi_sel", 30),
73962306a36Sopenharmony_ci	/* IFR6 */
74062306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_NFIECC, "ifr_nfiecc", "nfiecc_sel", 0),
74162306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_NFI1X_BK, "ifr_nfi1x_bk", "nfi2x_sel", 1),
74262306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_NFIECC_BK, "ifr_nfiecc_bk", "nfi2x_sel", 2),
74362306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_NFI_BK, "ifr_nfi_bk", "axi_sel", 3),
74462306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_MSDC2_AP_BK, "ifr_msdc2_ap_bk", "axi_sel", 4),
74562306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_MSDC2_MD_BK, "ifr_msdc2_md_bk", "axi_sel", 5),
74662306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_MSDC2_BK, "ifr_msdc2_bk", "axi_sel", 6),
74762306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_SUSB_133_BK, "ifr_susb_133_bk", "axi_sel", 7),
74862306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_SUSB_66_BK, "ifr_susb_66_bk", "axi_sel", 8),
74962306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_SSUSB_SYS, "ifr_ssusb_sys", "ssusb_sys_sel", 9),
75062306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_SSUSB_REF, "ifr_ssusb_ref", "ssusb_sys_sel", 10),
75162306a36Sopenharmony_ci	GATE_IFR6(CLK_IFR_SSUSB_XHCI, "ifr_ssusb_xhci", "ssusb_xhci_sel", 11),
75262306a36Sopenharmony_ci};
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_cistatic const struct mtk_gate_regs peri_cg_regs = {
75562306a36Sopenharmony_ci	.set_ofs = 0x20c,
75662306a36Sopenharmony_ci	.clr_ofs = 0x20c,
75762306a36Sopenharmony_ci	.sta_ofs = 0x20c,
75862306a36Sopenharmony_ci};
75962306a36Sopenharmony_ci
76062306a36Sopenharmony_cistatic const struct mtk_gate peri_clks[] = {
76162306a36Sopenharmony_ci	GATE_MTK(CLK_PERIAXI, "periaxi", "axi_sel", &peri_cg_regs, 31,
76262306a36Sopenharmony_ci		 &mtk_clk_gate_ops_no_setclr),
76362306a36Sopenharmony_ci};
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_cistatic const struct mtk_clk_desc topck_desc = {
76662306a36Sopenharmony_ci	.clks = top_clk_gates,
76762306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(top_clk_gates),
76862306a36Sopenharmony_ci	.fixed_clks = top_fixed_clks,
76962306a36Sopenharmony_ci	.num_fixed_clks = ARRAY_SIZE(top_fixed_clks),
77062306a36Sopenharmony_ci	.factor_clks = top_divs,
77162306a36Sopenharmony_ci	.num_factor_clks = ARRAY_SIZE(top_divs),
77262306a36Sopenharmony_ci	.mux_clks = top_muxes,
77362306a36Sopenharmony_ci	.num_mux_clks = ARRAY_SIZE(top_muxes),
77462306a36Sopenharmony_ci	.composite_clks = top_misc_muxes,
77562306a36Sopenharmony_ci	.num_composite_clks = ARRAY_SIZE(top_misc_muxes),
77662306a36Sopenharmony_ci	.divider_clks = top_adj_divs,
77762306a36Sopenharmony_ci	.num_divider_clks = ARRAY_SIZE(top_adj_divs),
77862306a36Sopenharmony_ci	.clk_lock = &mt8365_clk_lock,
77962306a36Sopenharmony_ci};
78062306a36Sopenharmony_ci
78162306a36Sopenharmony_cistatic const struct mtk_clk_desc infra_desc = {
78262306a36Sopenharmony_ci	.clks = ifr_clks,
78362306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(ifr_clks),
78462306a36Sopenharmony_ci};
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_cistatic const struct mtk_clk_desc peri_desc = {
78762306a36Sopenharmony_ci	.clks = peri_clks,
78862306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(peri_clks),
78962306a36Sopenharmony_ci};
79062306a36Sopenharmony_ci
79162306a36Sopenharmony_cistatic const struct mtk_clk_desc mcu_desc = {
79262306a36Sopenharmony_ci	.composite_clks = mcu_muxes,
79362306a36Sopenharmony_ci	.num_composite_clks = ARRAY_SIZE(mcu_muxes),
79462306a36Sopenharmony_ci	.clk_lock = &mt8365_clk_lock,
79562306a36Sopenharmony_ci};
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt8365[] = {
79862306a36Sopenharmony_ci	{ .compatible = "mediatek,mt8365-topckgen", .data = &topck_desc },
79962306a36Sopenharmony_ci	{ .compatible = "mediatek,mt8365-infracfg", .data = &infra_desc },
80062306a36Sopenharmony_ci	{ .compatible = "mediatek,mt8365-pericfg", .data = &peri_desc },
80162306a36Sopenharmony_ci	{ .compatible = "mediatek,mt8365-mcucfg", .data = &mcu_desc },
80262306a36Sopenharmony_ci	{ /* sentinel */ }
80362306a36Sopenharmony_ci};
80462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt8365);
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_cistatic struct platform_driver clk_mt8365_drv = {
80762306a36Sopenharmony_ci	.driver = {
80862306a36Sopenharmony_ci		.name = "clk-mt8365",
80962306a36Sopenharmony_ci		.of_match_table = of_match_clk_mt8365,
81062306a36Sopenharmony_ci	},
81162306a36Sopenharmony_ci	.probe = mtk_clk_simple_probe,
81262306a36Sopenharmony_ci	.remove_new = mtk_clk_simple_remove,
81362306a36Sopenharmony_ci};
81462306a36Sopenharmony_cimodule_platform_driver(clk_mt8365_drv);
81562306a36Sopenharmony_ciMODULE_LICENSE("GPL");
816