162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2022 MediaTek Inc.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <dt-bindings/clock/mediatek,mt8365-clk.h>
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include "clk-gate.h"
1162306a36Sopenharmony_ci#include "clk-mtk.h"
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_cistatic const struct mtk_gate_regs mfg0_cg_regs = {
1462306a36Sopenharmony_ci	.set_ofs = 0x4,
1562306a36Sopenharmony_ci	.clr_ofs = 0x8,
1662306a36Sopenharmony_ci	.sta_ofs = 0x0,
1762306a36Sopenharmony_ci};
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_cistatic const struct mtk_gate_regs mfg1_cg_regs = {
2062306a36Sopenharmony_ci	.set_ofs = 0x280,
2162306a36Sopenharmony_ci	.clr_ofs = 0x280,
2262306a36Sopenharmony_ci	.sta_ofs = 0x280,
2362306a36Sopenharmony_ci};
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#define GATE_MFG0(_id, _name, _parent, _shift) \
2662306a36Sopenharmony_ci		GATE_MTK(_id, _name, _parent, &mfg0_cg_regs, _shift, \
2762306a36Sopenharmony_ci			 &mtk_clk_gate_ops_setclr)
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#define GATE_MFG1(_id, _name, _parent, _shift) \
3062306a36Sopenharmony_ci		GATE_MTK(_id, _name, _parent, &mfg1_cg_regs, _shift, \
3162306a36Sopenharmony_ci			 &mtk_clk_gate_ops_no_setclr)
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cistatic const struct mtk_gate mfg_clks[] = {
3462306a36Sopenharmony_ci	/* MFG0 */
3562306a36Sopenharmony_ci	GATE_MFG0(CLK_MFG_BG3D, "mfg_bg3d", "mfg_sel", 0),
3662306a36Sopenharmony_ci	/* MFG1 */
3762306a36Sopenharmony_ci	GATE_MFG1(CLK_MFG_MBIST_DIAG, "mfg_mbist_diag", "mbist_diag_sel", 24),
3862306a36Sopenharmony_ci};
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_cistatic const struct mtk_clk_desc mfg_desc = {
4162306a36Sopenharmony_ci	.clks = mfg_clks,
4262306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(mfg_clks),
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt8365_mfg[] = {
4662306a36Sopenharmony_ci	{
4762306a36Sopenharmony_ci		.compatible = "mediatek,mt8365-mfgcfg",
4862306a36Sopenharmony_ci		.data = &mfg_desc,
4962306a36Sopenharmony_ci	}, {
5062306a36Sopenharmony_ci		/* sentinel */
5162306a36Sopenharmony_ci	}
5262306a36Sopenharmony_ci};
5362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt8365_mfg);
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_cistatic struct platform_driver clk_mt8365_mfg_drv = {
5662306a36Sopenharmony_ci	.probe = mtk_clk_simple_probe,
5762306a36Sopenharmony_ci	.remove_new = mtk_clk_simple_remove,
5862306a36Sopenharmony_ci	.driver = {
5962306a36Sopenharmony_ci		.name = "clk-mt8365-mfg",
6062306a36Sopenharmony_ci		.of_match_table = of_match_clk_mt8365_mfg,
6162306a36Sopenharmony_ci	},
6262306a36Sopenharmony_ci};
6362306a36Sopenharmony_cimodule_platform_driver(clk_mt8365_mfg_drv);
6462306a36Sopenharmony_ciMODULE_LICENSE("GPL");
65