162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci//
362306a36Sopenharmony_ci// Copyright (c) 2021 MediaTek Inc.
462306a36Sopenharmony_ci// Author: Chun-Jie Chen <chun-jie.chen@mediatek.com>
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include "clk-gate.h"
762306a36Sopenharmony_ci#include "clk-mtk.h"
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <dt-bindings/clock/mt8195-clk.h>
1062306a36Sopenharmony_ci#include <linux/clk-provider.h>
1162306a36Sopenharmony_ci#include <linux/platform_device.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_cistatic const struct mtk_gate_regs vdo1_0_cg_regs = {
1462306a36Sopenharmony_ci	.set_ofs = 0x104,
1562306a36Sopenharmony_ci	.clr_ofs = 0x108,
1662306a36Sopenharmony_ci	.sta_ofs = 0x100,
1762306a36Sopenharmony_ci};
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_cistatic const struct mtk_gate_regs vdo1_1_cg_regs = {
2062306a36Sopenharmony_ci	.set_ofs = 0x124,
2162306a36Sopenharmony_ci	.clr_ofs = 0x128,
2262306a36Sopenharmony_ci	.sta_ofs = 0x120,
2362306a36Sopenharmony_ci};
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cistatic const struct mtk_gate_regs vdo1_2_cg_regs = {
2662306a36Sopenharmony_ci	.set_ofs = 0x134,
2762306a36Sopenharmony_ci	.clr_ofs = 0x138,
2862306a36Sopenharmony_ci	.sta_ofs = 0x130,
2962306a36Sopenharmony_ci};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cistatic const struct mtk_gate_regs vdo1_3_cg_regs = {
3262306a36Sopenharmony_ci	.set_ofs = 0x144,
3362306a36Sopenharmony_ci	.clr_ofs = 0x148,
3462306a36Sopenharmony_ci	.sta_ofs = 0x140,
3562306a36Sopenharmony_ci};
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_cistatic const struct mtk_gate_regs vdo1_4_cg_regs = {
3862306a36Sopenharmony_ci	.set_ofs = 0x400,
3962306a36Sopenharmony_ci	.clr_ofs = 0x400,
4062306a36Sopenharmony_ci	.sta_ofs = 0x400,
4162306a36Sopenharmony_ci};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci#define GATE_VDO1_0(_id, _name, _parent, _shift)			\
4462306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &vdo1_0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci#define GATE_VDO1_1(_id, _name, _parent, _shift)			\
4762306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &vdo1_1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci#define GATE_VDO1_2(_id, _name, _parent, _shift)			\
5062306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &vdo1_2_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci#define GATE_VDO1_2_FLAGS(_id, _name, _parent, _shift, _flags)		\
5362306a36Sopenharmony_ci	GATE_MTK_FLAGS(_id, _name, _parent, &vdo1_2_cg_regs, _shift,	\
5462306a36Sopenharmony_ci		       &mtk_clk_gate_ops_setclr, _flags)
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci#define GATE_VDO1_3(_id, _name, _parent, _shift)			\
5762306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &vdo1_3_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci#define GATE_VDO1_4(_id, _name, _parent, _shift)			\
6062306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &vdo1_4_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv)
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cistatic const struct mtk_gate vdo1_clks[] = {
6362306a36Sopenharmony_ci	/* VDO1_0 */
6462306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_SMI_LARB2, "vdo1_smi_larb2", "top_vpp", 0),
6562306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_SMI_LARB3, "vdo1_smi_larb3", "top_vpp", 1),
6662306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_GALS, "vdo1_gals", "top_vpp", 2),
6762306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_FAKE_ENG0, "vdo1_fake_eng0", "top_vpp", 3),
6862306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_FAKE_ENG, "vdo1_fake_eng", "top_vpp", 4),
6962306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MDP_RDMA0, "vdo1_mdp_rdma0", "top_vpp", 5),
7062306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MDP_RDMA1, "vdo1_mdp_rdma1", "top_vpp", 6),
7162306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MDP_RDMA2, "vdo1_mdp_rdma2", "top_vpp", 7),
7262306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MDP_RDMA3, "vdo1_mdp_rdma3", "top_vpp", 8),
7362306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_VPP_MERGE0, "vdo1_vpp_merge0", "top_vpp", 9),
7462306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_VPP_MERGE1, "vdo1_vpp_merge1", "top_vpp", 10),
7562306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_VPP_MERGE2, "vdo1_vpp_merge2", "top_vpp", 11),
7662306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_VPP_MERGE3, "vdo1_vpp_merge3", "top_vpp", 12),
7762306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_VPP_MERGE4, "vdo1_vpp_merge4", "top_vpp", 13),
7862306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_VPP2_TO_VDO1_DL_ASYNC, "vdo1_vpp2_to_vdo1_dl_async", "top_vpp", 14),
7962306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_VPP3_TO_VDO1_DL_ASYNC, "vdo1_vpp3_to_vdo1_dl_async", "top_vpp", 15),
8062306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_DISP_MUTEX, "vdo1_disp_mutex", "top_vpp", 16),
8162306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MDP_RDMA4, "vdo1_mdp_rdma4", "top_vpp", 17),
8262306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MDP_RDMA5, "vdo1_mdp_rdma5", "top_vpp", 18),
8362306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MDP_RDMA6, "vdo1_mdp_rdma6", "top_vpp", 19),
8462306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MDP_RDMA7, "vdo1_mdp_rdma7", "top_vpp", 20),
8562306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_DP_INTF0_MM, "vdo1_dp_intf0_mm", "top_vpp", 21),
8662306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_DPI0_MM, "vdo1_dpi0_mm", "top_vpp", 22),
8762306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_DPI1_MM, "vdo1_dpi1_mm", "top_vpp", 23),
8862306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_DISP_MONITOR, "vdo1_disp_monitor", "top_vpp", 24),
8962306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MERGE0_DL_ASYNC, "vdo1_merge0_dl_async", "top_vpp", 25),
9062306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MERGE1_DL_ASYNC, "vdo1_merge1_dl_async", "top_vpp", 26),
9162306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MERGE2_DL_ASYNC, "vdo1_merge2_dl_async", "top_vpp", 27),
9262306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MERGE3_DL_ASYNC, "vdo1_merge3_dl_async", "top_vpp", 28),
9362306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_MERGE4_DL_ASYNC, "vdo1_merge4_dl_async", "top_vpp", 29),
9462306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_VDO0_DSC_TO_VDO1_DL_ASYNC, "vdo1_vdo0_dsc_to_vdo1_dl_async",
9562306a36Sopenharmony_ci		    "top_vpp", 30),
9662306a36Sopenharmony_ci	GATE_VDO1_0(CLK_VDO1_VDO0_MERGE_TO_VDO1_DL_ASYNC, "vdo1_vdo0_merge_to_vdo1_dl_async",
9762306a36Sopenharmony_ci		    "top_vpp", 31),
9862306a36Sopenharmony_ci	/* VDO1_1 */
9962306a36Sopenharmony_ci	GATE_VDO1_1(CLK_VDO1_HDR_VDO_FE0, "vdo1_hdr_vdo_fe0", "top_vpp", 0),
10062306a36Sopenharmony_ci	GATE_VDO1_1(CLK_VDO1_HDR_GFX_FE0, "vdo1_hdr_gfx_fe0", "top_vpp", 1),
10162306a36Sopenharmony_ci	GATE_VDO1_1(CLK_VDO1_HDR_VDO_BE, "vdo1_hdr_vdo_be", "top_vpp", 2),
10262306a36Sopenharmony_ci	GATE_VDO1_1(CLK_VDO1_HDR_VDO_FE1, "vdo1_hdr_vdo_fe1", "top_vpp", 16),
10362306a36Sopenharmony_ci	GATE_VDO1_1(CLK_VDO1_HDR_GFX_FE1, "vdo1_hdr_gfx_fe1", "top_vpp", 17),
10462306a36Sopenharmony_ci	GATE_VDO1_1(CLK_VDO1_DISP_MIXER, "vdo1_disp_mixer", "top_vpp", 18),
10562306a36Sopenharmony_ci	GATE_VDO1_1(CLK_VDO1_HDR_VDO_FE0_DL_ASYNC, "vdo1_hdr_vdo_fe0_dl_async", "top_vpp", 19),
10662306a36Sopenharmony_ci	GATE_VDO1_1(CLK_VDO1_HDR_VDO_FE1_DL_ASYNC, "vdo1_hdr_vdo_fe1_dl_async", "top_vpp", 20),
10762306a36Sopenharmony_ci	GATE_VDO1_1(CLK_VDO1_HDR_GFX_FE0_DL_ASYNC, "vdo1_hdr_gfx_fe0_dl_async", "top_vpp", 21),
10862306a36Sopenharmony_ci	GATE_VDO1_1(CLK_VDO1_HDR_GFX_FE1_DL_ASYNC, "vdo1_hdr_gfx_fe1_dl_async", "top_vpp", 22),
10962306a36Sopenharmony_ci	GATE_VDO1_1(CLK_VDO1_HDR_VDO_BE_DL_ASYNC, "vdo1_hdr_vdo_be_dl_async", "top_vpp", 23),
11062306a36Sopenharmony_ci	/* VDO1_2 */
11162306a36Sopenharmony_ci	GATE_VDO1_2(CLK_VDO1_DPI0, "vdo1_dpi0", "top_vpp", 0),
11262306a36Sopenharmony_ci	GATE_VDO1_2(CLK_VDO1_DISP_MONITOR_DPI0, "vdo1_disp_monitor_dpi0", "top_vpp", 1),
11362306a36Sopenharmony_ci	GATE_VDO1_2(CLK_VDO1_DPI1, "vdo1_dpi1", "top_vpp", 8),
11462306a36Sopenharmony_ci	GATE_VDO1_2(CLK_VDO1_DISP_MONITOR_DPI1, "vdo1_disp_monitor_dpi1", "top_vpp", 9),
11562306a36Sopenharmony_ci	GATE_VDO1_2_FLAGS(CLK_VDO1_DPINTF, "vdo1_dpintf", "top_dp", 16, CLK_SET_RATE_PARENT),
11662306a36Sopenharmony_ci	GATE_VDO1_2(CLK_VDO1_DISP_MONITOR_DPINTF, "vdo1_disp_monitor_dpintf", "top_vpp", 17),
11762306a36Sopenharmony_ci	/* VDO1_3 */
11862306a36Sopenharmony_ci	GATE_VDO1_3(CLK_VDO1_26M_SLOW, "vdo1_26m_slow", "clk26m", 8),
11962306a36Sopenharmony_ci	/* VDO1_4 */
12062306a36Sopenharmony_ci	GATE_VDO1_4(CLK_VDO1_DPI1_HDMI, "vdo1_dpi1_hdmi", "hdmi_txpll", 0),
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic const struct mtk_clk_desc vdo1_desc = {
12462306a36Sopenharmony_ci	.clks = vdo1_clks,
12562306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(vdo1_clks),
12662306a36Sopenharmony_ci};
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistatic const struct platform_device_id clk_mt8195_vdo1_id_table[] = {
12962306a36Sopenharmony_ci	{ .name = "clk-mt8195-vdo1", .driver_data = (kernel_ulong_t)&vdo1_desc },
13062306a36Sopenharmony_ci	{ /* sentinel */ }
13162306a36Sopenharmony_ci};
13262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(platform, clk_mt8195_vdo1_id_table);
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic struct platform_driver clk_mt8195_vdo1_drv = {
13562306a36Sopenharmony_ci	.probe = mtk_clk_pdev_probe,
13662306a36Sopenharmony_ci	.remove_new = mtk_clk_pdev_remove,
13762306a36Sopenharmony_ci	.driver = {
13862306a36Sopenharmony_ci		.name = "clk-mt8195-vdo1",
13962306a36Sopenharmony_ci	},
14062306a36Sopenharmony_ci	.id_table = clk_mt8195_vdo1_id_table,
14162306a36Sopenharmony_ci};
14262306a36Sopenharmony_cimodule_platform_driver(clk_mt8195_vdo1_drv);
14362306a36Sopenharmony_ciMODULE_LICENSE("GPL");
144