162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021 MediaTek Inc.
462306a36Sopenharmony_ci *               Chun-Jie Chen <chun-jie.chen@mediatek.com>
562306a36Sopenharmony_ci * Copyright (c) 2023 Collabora Ltd.
662306a36Sopenharmony_ci *               AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <dt-bindings/clock/mt8192-clk.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/platform_device.h>
1262306a36Sopenharmony_ci#include "clk-fhctl.h"
1362306a36Sopenharmony_ci#include "clk-gate.h"
1462306a36Sopenharmony_ci#include "clk-mtk.h"
1562306a36Sopenharmony_ci#include "clk-pll.h"
1662306a36Sopenharmony_ci#include "clk-pllfh.h"
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_cistatic const struct mtk_gate_regs apmixed_cg_regs = {
1962306a36Sopenharmony_ci	.set_ofs = 0x14,
2062306a36Sopenharmony_ci	.clr_ofs = 0x14,
2162306a36Sopenharmony_ci	.sta_ofs = 0x14,
2262306a36Sopenharmony_ci};
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#define GATE_APMIXED(_id, _name, _parent, _shift)	\
2562306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &apmixed_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv)
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cistatic const struct mtk_gate apmixed_clks[] = {
2862306a36Sopenharmony_ci	GATE_APMIXED(CLK_APMIXED_MIPID26M, "mipid26m", "clk26m", 16),
2962306a36Sopenharmony_ci};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#define MT8192_PLL_FMAX		(3800UL * MHZ)
3262306a36Sopenharmony_ci#define MT8192_PLL_FMIN		(1500UL * MHZ)
3362306a36Sopenharmony_ci#define MT8192_INTEGER_BITS	8
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci#define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags,		\
3662306a36Sopenharmony_ci			_rst_bar_mask, _pcwbits, _pd_reg, _pd_shift,	\
3762306a36Sopenharmony_ci			_tuner_reg, _tuner_en_reg, _tuner_en_bit,	\
3862306a36Sopenharmony_ci			_pcw_reg, _pcw_shift, _pcw_chg_reg,		\
3962306a36Sopenharmony_ci			_en_reg, _pll_en_bit) {				\
4062306a36Sopenharmony_ci		.id = _id,						\
4162306a36Sopenharmony_ci		.name = _name,						\
4262306a36Sopenharmony_ci		.reg = _reg,						\
4362306a36Sopenharmony_ci		.pwr_reg = _pwr_reg,					\
4462306a36Sopenharmony_ci		.en_mask = _en_mask,					\
4562306a36Sopenharmony_ci		.flags = _flags,					\
4662306a36Sopenharmony_ci		.rst_bar_mask = _rst_bar_mask,				\
4762306a36Sopenharmony_ci		.fmax = MT8192_PLL_FMAX,				\
4862306a36Sopenharmony_ci		.fmin = MT8192_PLL_FMIN,				\
4962306a36Sopenharmony_ci		.pcwbits = _pcwbits,					\
5062306a36Sopenharmony_ci		.pcwibits = MT8192_INTEGER_BITS,			\
5162306a36Sopenharmony_ci		.pd_reg = _pd_reg,					\
5262306a36Sopenharmony_ci		.pd_shift = _pd_shift,					\
5362306a36Sopenharmony_ci		.tuner_reg = _tuner_reg,				\
5462306a36Sopenharmony_ci		.tuner_en_reg = _tuner_en_reg,				\
5562306a36Sopenharmony_ci		.tuner_en_bit = _tuner_en_bit,				\
5662306a36Sopenharmony_ci		.pcw_reg = _pcw_reg,					\
5762306a36Sopenharmony_ci		.pcw_shift = _pcw_shift,				\
5862306a36Sopenharmony_ci		.pcw_chg_reg = _pcw_chg_reg,				\
5962306a36Sopenharmony_ci		.en_reg = _en_reg,					\
6062306a36Sopenharmony_ci		.pll_en_bit = _pll_en_bit,				\
6162306a36Sopenharmony_ci	}
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci#define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags,		\
6462306a36Sopenharmony_ci			_rst_bar_mask, _pcwbits, _pd_reg, _pd_shift,	\
6562306a36Sopenharmony_ci			_tuner_reg, _tuner_en_reg, _tuner_en_bit,	\
6662306a36Sopenharmony_ci			_pcw_reg, _pcw_shift)				\
6762306a36Sopenharmony_ci		PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags,	\
6862306a36Sopenharmony_ci			_rst_bar_mask, _pcwbits, _pd_reg, _pd_shift,	\
6962306a36Sopenharmony_ci			_tuner_reg, _tuner_en_reg, _tuner_en_bit,	\
7062306a36Sopenharmony_ci			_pcw_reg, _pcw_shift, 0, 0, 0)
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistatic const struct mtk_pll_data plls[] = {
7362306a36Sopenharmony_ci	PLL_B(CLK_APMIXED_MAINPLL, "mainpll", 0x0340, 0x034c, 0xff000000,
7462306a36Sopenharmony_ci	      HAVE_RST_BAR, BIT(23), 22, 0x0344, 24, 0, 0, 0, 0x0344, 0),
7562306a36Sopenharmony_ci	PLL_B(CLK_APMIXED_UNIVPLL, "univpll", 0x0308, 0x0314, 0xff000000,
7662306a36Sopenharmony_ci	      HAVE_RST_BAR, BIT(23), 22, 0x030c, 24, 0, 0, 0, 0x030c, 0),
7762306a36Sopenharmony_ci	PLL(CLK_APMIXED_USBPLL, "usbpll", 0x03c4, 0x03cc, 0x00000000,
7862306a36Sopenharmony_ci	    0, 0, 22, 0x03c4, 24, 0, 0, 0, 0x03c4, 0, 0x03c4, 0x03cc, 2),
7962306a36Sopenharmony_ci	PLL_B(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0350, 0x035c, 0x00000000,
8062306a36Sopenharmony_ci	      0, 0, 22, 0x0354, 24, 0, 0, 0, 0x0354, 0),
8162306a36Sopenharmony_ci	PLL_B(CLK_APMIXED_MMPLL, "mmpll", 0x0360, 0x036c, 0xff000000,
8262306a36Sopenharmony_ci	      HAVE_RST_BAR, BIT(23), 22, 0x0364, 24, 0, 0, 0, 0x0364, 0),
8362306a36Sopenharmony_ci	PLL_B(CLK_APMIXED_ADSPPLL, "adsppll", 0x0370, 0x037c, 0xff000000,
8462306a36Sopenharmony_ci	      HAVE_RST_BAR, BIT(23), 22, 0x0374, 24, 0, 0, 0, 0x0374, 0),
8562306a36Sopenharmony_ci	PLL_B(CLK_APMIXED_MFGPLL, "mfgpll", 0x0268, 0x0274, 0x00000000,
8662306a36Sopenharmony_ci	      0, 0, 22, 0x026c, 24, 0, 0, 0, 0x026c, 0),
8762306a36Sopenharmony_ci	PLL_B(CLK_APMIXED_TVDPLL, "tvdpll", 0x0380, 0x038c, 0x00000000,
8862306a36Sopenharmony_ci	      0, 0, 22, 0x0384, 24, 0, 0, 0, 0x0384, 0),
8962306a36Sopenharmony_ci	PLL_B(CLK_APMIXED_APLL1, "apll1", 0x0318, 0x0328, 0x00000000,
9062306a36Sopenharmony_ci	      0, 0, 32, 0x031c, 24, 0x0040, 0x000c, 0, 0x0320, 0),
9162306a36Sopenharmony_ci	PLL_B(CLK_APMIXED_APLL2, "apll2", 0x032c, 0x033c, 0x00000000,
9262306a36Sopenharmony_ci	      0, 0, 32, 0x0330, 24, 0, 0, 0, 0x0334, 0),
9362306a36Sopenharmony_ci};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_cienum fh_pll_id {
9662306a36Sopenharmony_ci	FH_ARMPLL_LL,
9762306a36Sopenharmony_ci	FH_ARMPLL_BL0,
9862306a36Sopenharmony_ci	FH_ARMPLL_BL1,
9962306a36Sopenharmony_ci	FH_ARMPLL_BL2,
10062306a36Sopenharmony_ci	FH_ARMPLL_BL3,
10162306a36Sopenharmony_ci	FH_CCIPLL,
10262306a36Sopenharmony_ci	FH_MFGPLL,
10362306a36Sopenharmony_ci	FH_MEMPLL,
10462306a36Sopenharmony_ci	FH_MPLL,
10562306a36Sopenharmony_ci	FH_MMPLL,
10662306a36Sopenharmony_ci	FH_MAINPLL,
10762306a36Sopenharmony_ci	FH_MSDCPLL,
10862306a36Sopenharmony_ci	FH_ADSPPLL,
10962306a36Sopenharmony_ci	FH_APUPLL,
11062306a36Sopenharmony_ci	FH_TVDPLL,
11162306a36Sopenharmony_ci	FH_NR_FH,
11262306a36Sopenharmony_ci};
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci#define FH(_pllid, _fhid, _offset) {					\
11562306a36Sopenharmony_ci		.data = {						\
11662306a36Sopenharmony_ci			.pll_id = _pllid,				\
11762306a36Sopenharmony_ci			.fh_id = _fhid,					\
11862306a36Sopenharmony_ci			.fh_ver = FHCTL_PLLFH_V2,			\
11962306a36Sopenharmony_ci			.fhx_offset = _offset,				\
12062306a36Sopenharmony_ci			.dds_mask = GENMASK(21, 0),			\
12162306a36Sopenharmony_ci			.slope0_value = 0x6003c97,			\
12262306a36Sopenharmony_ci			.slope1_value = 0x6003c97,			\
12362306a36Sopenharmony_ci			.sfstrx_en = BIT(2),				\
12462306a36Sopenharmony_ci			.frddsx_en = BIT(1),				\
12562306a36Sopenharmony_ci			.fhctlx_en = BIT(0),				\
12662306a36Sopenharmony_ci			.tgl_org = BIT(31),				\
12762306a36Sopenharmony_ci			.dvfs_tri = BIT(31),				\
12862306a36Sopenharmony_ci			.pcwchg = BIT(31),				\
12962306a36Sopenharmony_ci			.dt_val = 0x0,					\
13062306a36Sopenharmony_ci			.df_val = 0x9,					\
13162306a36Sopenharmony_ci			.updnlmt_shft = 16,				\
13262306a36Sopenharmony_ci			.msk_frddsx_dys = GENMASK(23, 20),		\
13362306a36Sopenharmony_ci			.msk_frddsx_dts = GENMASK(19, 16),		\
13462306a36Sopenharmony_ci		},							\
13562306a36Sopenharmony_ci	}
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic struct mtk_pllfh_data pllfhs[] = {
13862306a36Sopenharmony_ci	FH(CLK_APMIXED_MFGPLL, FH_MFGPLL, 0xb4),
13962306a36Sopenharmony_ci	FH(CLK_APMIXED_MMPLL, FH_MMPLL, 0xf0),
14062306a36Sopenharmony_ci	FH(CLK_APMIXED_MAINPLL, FH_MAINPLL, 0x104),
14162306a36Sopenharmony_ci	FH(CLK_APMIXED_MSDCPLL, FH_MSDCPLL, 0x118),
14262306a36Sopenharmony_ci	FH(CLK_APMIXED_ADSPPLL, FH_ADSPPLL, 0x12c),
14362306a36Sopenharmony_ci	FH(CLK_APMIXED_TVDPLL, FH_TVDPLL, 0x154),
14462306a36Sopenharmony_ci};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt8192_apmixed[] = {
14762306a36Sopenharmony_ci	{ .compatible = "mediatek,mt8192-apmixedsys" },
14862306a36Sopenharmony_ci	{ /* sentinel */ }
14962306a36Sopenharmony_ci};
15062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt8192_apmixed);
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic int clk_mt8192_apmixed_probe(struct platform_device *pdev)
15362306a36Sopenharmony_ci{
15462306a36Sopenharmony_ci	struct clk_hw_onecell_data *clk_data;
15562306a36Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
15662306a36Sopenharmony_ci	const u8 *fhctl_node = "mediatek,mt8192-fhctl";
15762306a36Sopenharmony_ci	int r;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
16062306a36Sopenharmony_ci	if (!clk_data)
16162306a36Sopenharmony_ci		return -ENOMEM;
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	fhctl_parse_dt(fhctl_node, pllfhs, ARRAY_SIZE(pllfhs));
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	r = mtk_clk_register_pllfhs(node, plls, ARRAY_SIZE(plls),
16662306a36Sopenharmony_ci				    pllfhs, ARRAY_SIZE(pllfhs), clk_data);
16762306a36Sopenharmony_ci	if (r)
16862306a36Sopenharmony_ci		goto free_clk_data;
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci	r = mtk_clk_register_gates(&pdev->dev, node, apmixed_clks,
17162306a36Sopenharmony_ci				   ARRAY_SIZE(apmixed_clks), clk_data);
17262306a36Sopenharmony_ci	if (r)
17362306a36Sopenharmony_ci		goto unregister_plls;
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
17662306a36Sopenharmony_ci	if (r)
17762306a36Sopenharmony_ci		goto unregister_gates;
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	return r;
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ciunregister_gates:
18262306a36Sopenharmony_ci	mtk_clk_unregister_gates(apmixed_clks, ARRAY_SIZE(apmixed_clks), clk_data);
18362306a36Sopenharmony_ciunregister_plls:
18462306a36Sopenharmony_ci	mtk_clk_unregister_pllfhs(plls, ARRAY_SIZE(plls), pllfhs,
18562306a36Sopenharmony_ci				  ARRAY_SIZE(pllfhs), clk_data);
18662306a36Sopenharmony_cifree_clk_data:
18762306a36Sopenharmony_ci	mtk_free_clk_data(clk_data);
18862306a36Sopenharmony_ci	return r;
18962306a36Sopenharmony_ci}
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_cistatic void clk_mt8192_apmixed_remove(struct platform_device *pdev)
19262306a36Sopenharmony_ci{
19362306a36Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
19462306a36Sopenharmony_ci	struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	of_clk_del_provider(node);
19762306a36Sopenharmony_ci	mtk_clk_unregister_gates(apmixed_clks, ARRAY_SIZE(apmixed_clks), clk_data);
19862306a36Sopenharmony_ci	mtk_clk_unregister_pllfhs(plls, ARRAY_SIZE(plls), pllfhs,
19962306a36Sopenharmony_ci				  ARRAY_SIZE(pllfhs), clk_data);
20062306a36Sopenharmony_ci	mtk_free_clk_data(clk_data);
20162306a36Sopenharmony_ci}
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_cistatic struct platform_driver clk_mt8192_apmixed_drv = {
20462306a36Sopenharmony_ci	.driver = {
20562306a36Sopenharmony_ci		.name = "clk-mt8192-apmixed",
20662306a36Sopenharmony_ci		.of_match_table = of_match_clk_mt8192_apmixed,
20762306a36Sopenharmony_ci	},
20862306a36Sopenharmony_ci	.probe = clk_mt8192_apmixed_probe,
20962306a36Sopenharmony_ci	.remove_new = clk_mt8192_apmixed_remove,
21062306a36Sopenharmony_ci};
21162306a36Sopenharmony_cimodule_platform_driver(clk_mt8192_apmixed_drv);
21262306a36Sopenharmony_ciMODULE_DESCRIPTION("MediaTek MT8192 apmixed clocks driver");
21362306a36Sopenharmony_ciMODULE_LICENSE("GPL");
214