162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2022 MediaTek Inc. 462306a36Sopenharmony_ci * Author: Garmin Chang <garmin.chang@mediatek.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <dt-bindings/clock/mediatek,mt8188-clk.h> 862306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include "clk-gate.h" 1262306a36Sopenharmony_ci#include "clk-mtk.h" 1362306a36Sopenharmony_ci#include "clk-pll.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_cistatic const struct mtk_gate_regs apmixed_cg_regs = { 1662306a36Sopenharmony_ci .set_ofs = 0x8, 1762306a36Sopenharmony_ci .clr_ofs = 0x8, 1862306a36Sopenharmony_ci .sta_ofs = 0x8, 1962306a36Sopenharmony_ci}; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define GATE_APMIXED(_id, _name, _parent, _shift) \ 2262306a36Sopenharmony_ci GATE_MTK(_id, _name, _parent, &apmixed_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv) 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cistatic const struct mtk_gate apmixed_clks[] = { 2562306a36Sopenharmony_ci GATE_APMIXED(CLK_APMIXED_PLL_SSUSB26M_EN, "pll_ssusb26m_en", "clk26m", 1), 2662306a36Sopenharmony_ci}; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define MT8188_PLL_FMAX (3800UL * MHZ) 2962306a36Sopenharmony_ci#define MT8188_PLL_FMIN (1500UL * MHZ) 3062306a36Sopenharmony_ci#define MT8188_INTEGER_BITS 8 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci#define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \ 3362306a36Sopenharmony_ci _rst_bar_mask, _pcwbits, _pd_reg, _pd_shift, \ 3462306a36Sopenharmony_ci _tuner_reg, _tuner_en_reg, _tuner_en_bit, \ 3562306a36Sopenharmony_ci _pcw_reg, _pcw_shift, _pcw_chg_reg, \ 3662306a36Sopenharmony_ci _en_reg, _pll_en_bit) { \ 3762306a36Sopenharmony_ci .id = _id, \ 3862306a36Sopenharmony_ci .name = _name, \ 3962306a36Sopenharmony_ci .reg = _reg, \ 4062306a36Sopenharmony_ci .pwr_reg = _pwr_reg, \ 4162306a36Sopenharmony_ci .en_mask = _en_mask, \ 4262306a36Sopenharmony_ci .flags = _flags, \ 4362306a36Sopenharmony_ci .rst_bar_mask = _rst_bar_mask, \ 4462306a36Sopenharmony_ci .fmax = MT8188_PLL_FMAX, \ 4562306a36Sopenharmony_ci .fmin = MT8188_PLL_FMIN, \ 4662306a36Sopenharmony_ci .pcwbits = _pcwbits, \ 4762306a36Sopenharmony_ci .pcwibits = MT8188_INTEGER_BITS, \ 4862306a36Sopenharmony_ci .pd_reg = _pd_reg, \ 4962306a36Sopenharmony_ci .pd_shift = _pd_shift, \ 5062306a36Sopenharmony_ci .tuner_reg = _tuner_reg, \ 5162306a36Sopenharmony_ci .tuner_en_reg = _tuner_en_reg, \ 5262306a36Sopenharmony_ci .tuner_en_bit = _tuner_en_bit, \ 5362306a36Sopenharmony_ci .pcw_reg = _pcw_reg, \ 5462306a36Sopenharmony_ci .pcw_shift = _pcw_shift, \ 5562306a36Sopenharmony_ci .pcw_chg_reg = _pcw_chg_reg, \ 5662306a36Sopenharmony_ci .en_reg = _en_reg, \ 5762306a36Sopenharmony_ci .pll_en_bit = _pll_en_bit, \ 5862306a36Sopenharmony_ci } 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistatic const struct mtk_pll_data plls[] = { 6162306a36Sopenharmony_ci PLL(CLK_APMIXED_ETHPLL, "ethpll", 0x044C, 0x0458, 0, 6262306a36Sopenharmony_ci 0, 0, 22, 0x0450, 24, 0, 0, 0, 0x0450, 0, 0, 0, 9), 6362306a36Sopenharmony_ci PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0514, 0x0520, 0, 6462306a36Sopenharmony_ci 0, 0, 22, 0x0518, 24, 0, 0, 0, 0x0518, 0, 0, 0, 9), 6562306a36Sopenharmony_ci PLL(CLK_APMIXED_TVDPLL1, "tvdpll1", 0x0524, 0x0530, 0, 6662306a36Sopenharmony_ci 0, 0, 22, 0x0528, 24, 0, 0, 0, 0x0528, 0, 0, 0, 9), 6762306a36Sopenharmony_ci PLL(CLK_APMIXED_TVDPLL2, "tvdpll2", 0x0534, 0x0540, 0, 6862306a36Sopenharmony_ci 0, 0, 22, 0x0538, 24, 0, 0, 0, 0x0538, 0, 0, 0, 9), 6962306a36Sopenharmony_ci PLL(CLK_APMIXED_MMPLL, "mmpll", 0x0544, 0x0550, 0xff000000, 7062306a36Sopenharmony_ci HAVE_RST_BAR, BIT(23), 22, 0x0548, 24, 0, 0, 0, 0x0548, 0, 0, 0, 9), 7162306a36Sopenharmony_ci PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x045C, 0x0468, 0xff000000, 7262306a36Sopenharmony_ci HAVE_RST_BAR, BIT(23), 22, 0x0460, 24, 0, 0, 0, 0x0460, 0, 0, 0, 9), 7362306a36Sopenharmony_ci PLL(CLK_APMIXED_IMGPLL, "imgpll", 0x0554, 0x0560, 0, 7462306a36Sopenharmony_ci 0, 0, 22, 0x0558, 24, 0, 0, 0, 0x0558, 0, 0, 0, 9), 7562306a36Sopenharmony_ci PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x0504, 0x0510, 0xff000000, 7662306a36Sopenharmony_ci HAVE_RST_BAR, BIT(23), 22, 0x0508, 24, 0, 0, 0, 0x0508, 0, 0, 0, 9), 7762306a36Sopenharmony_ci PLL(CLK_APMIXED_ADSPPLL, "adsppll", 0x042C, 0x0438, 0, 7862306a36Sopenharmony_ci 0, 0, 22, 0x0430, 24, 0, 0, 0, 0x0430, 0, 0, 0, 9), 7962306a36Sopenharmony_ci PLL(CLK_APMIXED_APLL1, "apll1", 0x0304, 0x0314, 0, 8062306a36Sopenharmony_ci 0, 0, 32, 0x0308, 24, 0x0034, 0x0000, 12, 0x030C, 0, 0, 0, 9), 8162306a36Sopenharmony_ci PLL(CLK_APMIXED_APLL2, "apll2", 0x0318, 0x0328, 0, 8262306a36Sopenharmony_ci 0, 0, 32, 0x031C, 24, 0x0038, 0x0000, 13, 0x0320, 0, 0, 0, 9), 8362306a36Sopenharmony_ci PLL(CLK_APMIXED_APLL3, "apll3", 0x032C, 0x033C, 0, 8462306a36Sopenharmony_ci 0, 0, 32, 0x0330, 24, 0x003C, 0x0000, 14, 0x0334, 0, 0, 0, 9), 8562306a36Sopenharmony_ci PLL(CLK_APMIXED_APLL4, "apll4", 0x0404, 0x0414, 0, 8662306a36Sopenharmony_ci 0, 0, 32, 0x0408, 24, 0x0040, 0x0000, 15, 0x040C, 0, 0, 0, 9), 8762306a36Sopenharmony_ci PLL(CLK_APMIXED_APLL5, "apll5", 0x0418, 0x0428, 0, 8862306a36Sopenharmony_ci 0, 0, 32, 0x041C, 24, 0x0044, 0x0000, 16, 0x0420, 0, 0, 0, 9), 8962306a36Sopenharmony_ci PLL(CLK_APMIXED_MFGPLL, "mfgpll", 0x0340, 0x034C, 0, 9062306a36Sopenharmony_ci 0, 0, 22, 0x0344, 24, 0, 0, 0, 0x0344, 0, 0, 0, 9), 9162306a36Sopenharmony_ci}; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt8188_apmixed[] = { 9462306a36Sopenharmony_ci { .compatible = "mediatek,mt8188-apmixedsys" }, 9562306a36Sopenharmony_ci { /* sentinel */ } 9662306a36Sopenharmony_ci}; 9762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt8188_apmixed); 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_cistatic int clk_mt8188_apmixed_probe(struct platform_device *pdev) 10062306a36Sopenharmony_ci{ 10162306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data; 10262306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 10362306a36Sopenharmony_ci int r; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK); 10662306a36Sopenharmony_ci if (!clk_data) 10762306a36Sopenharmony_ci return -ENOMEM; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci r = mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data); 11062306a36Sopenharmony_ci if (r) 11162306a36Sopenharmony_ci goto free_apmixed_data; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci r = mtk_clk_register_gates(&pdev->dev, node, apmixed_clks, 11462306a36Sopenharmony_ci ARRAY_SIZE(apmixed_clks), clk_data); 11562306a36Sopenharmony_ci if (r) 11662306a36Sopenharmony_ci goto unregister_plls; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data); 11962306a36Sopenharmony_ci if (r) 12062306a36Sopenharmony_ci goto unregister_gates; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci platform_set_drvdata(pdev, clk_data); 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci return 0; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ciunregister_gates: 12762306a36Sopenharmony_ci mtk_clk_unregister_gates(apmixed_clks, ARRAY_SIZE(apmixed_clks), clk_data); 12862306a36Sopenharmony_ciunregister_plls: 12962306a36Sopenharmony_ci mtk_clk_unregister_plls(plls, ARRAY_SIZE(plls), clk_data); 13062306a36Sopenharmony_cifree_apmixed_data: 13162306a36Sopenharmony_ci mtk_free_clk_data(clk_data); 13262306a36Sopenharmony_ci return r; 13362306a36Sopenharmony_ci} 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic void clk_mt8188_apmixed_remove(struct platform_device *pdev) 13662306a36Sopenharmony_ci{ 13762306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 13862306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev); 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci of_clk_del_provider(node); 14162306a36Sopenharmony_ci mtk_clk_unregister_gates(apmixed_clks, ARRAY_SIZE(apmixed_clks), clk_data); 14262306a36Sopenharmony_ci mtk_clk_unregister_plls(plls, ARRAY_SIZE(plls), clk_data); 14362306a36Sopenharmony_ci mtk_free_clk_data(clk_data); 14462306a36Sopenharmony_ci} 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic struct platform_driver clk_mt8188_apmixed_drv = { 14762306a36Sopenharmony_ci .probe = clk_mt8188_apmixed_probe, 14862306a36Sopenharmony_ci .remove_new = clk_mt8188_apmixed_remove, 14962306a36Sopenharmony_ci .driver = { 15062306a36Sopenharmony_ci .name = "clk-mt8188-apmixed", 15162306a36Sopenharmony_ci .of_match_table = of_match_clk_mt8188_apmixed, 15262306a36Sopenharmony_ci }, 15362306a36Sopenharmony_ci}; 15462306a36Sopenharmony_cimodule_platform_driver(clk_mt8188_apmixed_drv); 15562306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 156