162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci// 362306a36Sopenharmony_ci// Copyright (c) 2022 MediaTek Inc. 462306a36Sopenharmony_ci// Author: Chun-Jie Chen <chun-jie.chen@mediatek.com> 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/platform_device.h> 862306a36Sopenharmony_ci#include <dt-bindings/clock/mt8186-clk.h> 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include "clk-mtk.h" 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cistatic const char * const mcu_armpll_ll_parents[] = { 1362306a36Sopenharmony_ci "clk26m", 1462306a36Sopenharmony_ci "armpll_ll", 1562306a36Sopenharmony_ci "mainpll", 1662306a36Sopenharmony_ci "univpll_d2" 1762306a36Sopenharmony_ci}; 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_cistatic const char * const mcu_armpll_bl_parents[] = { 2062306a36Sopenharmony_ci "clk26m", 2162306a36Sopenharmony_ci "armpll_bl", 2262306a36Sopenharmony_ci "mainpll", 2362306a36Sopenharmony_ci "univpll_d2" 2462306a36Sopenharmony_ci}; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic const char * const mcu_armpll_bus_parents[] = { 2762306a36Sopenharmony_ci "clk26m", 2862306a36Sopenharmony_ci "ccipll", 2962306a36Sopenharmony_ci "mainpll", 3062306a36Sopenharmony_ci "univpll_d2" 3162306a36Sopenharmony_ci}; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci/* 3462306a36Sopenharmony_ci * We only configure the CPU muxes when adjust CPU frequency in MediaTek CPUFreq Driver. 3562306a36Sopenharmony_ci * Other fields like divider always keep the same value. (set once in bootloader) 3662306a36Sopenharmony_ci */ 3762306a36Sopenharmony_cistatic struct mtk_composite mcu_muxes[] = { 3862306a36Sopenharmony_ci /* CPU_PLLDIV_CFG0 */ 3962306a36Sopenharmony_ci MUX(CLK_MCU_ARMPLL_LL_SEL, "mcu_armpll_ll_sel", mcu_armpll_ll_parents, 0x2A0, 9, 2), 4062306a36Sopenharmony_ci /* CPU_PLLDIV_CFG1 */ 4162306a36Sopenharmony_ci MUX(CLK_MCU_ARMPLL_BL_SEL, "mcu_armpll_bl_sel", mcu_armpll_bl_parents, 0x2A4, 9, 2), 4262306a36Sopenharmony_ci /* BUS_PLLDIV_CFG */ 4362306a36Sopenharmony_ci MUX(CLK_MCU_ARMPLL_BUS_SEL, "mcu_armpll_bus_sel", mcu_armpll_bus_parents, 0x2E0, 9, 2), 4462306a36Sopenharmony_ci}; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic const struct mtk_clk_desc mcu_desc = { 4762306a36Sopenharmony_ci .composite_clks = mcu_muxes, 4862306a36Sopenharmony_ci .num_composite_clks = ARRAY_SIZE(mcu_muxes), 4962306a36Sopenharmony_ci}; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt8186_mcu[] = { 5262306a36Sopenharmony_ci { .compatible = "mediatek,mt8186-mcusys", .data = &mcu_desc }, 5362306a36Sopenharmony_ci { /* sentinel */} 5462306a36Sopenharmony_ci}; 5562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt8186_mcu); 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic struct platform_driver clk_mt8186_mcu_drv = { 5862306a36Sopenharmony_ci .driver = { 5962306a36Sopenharmony_ci .name = "clk-mt8186-mcu", 6062306a36Sopenharmony_ci .of_match_table = of_match_clk_mt8186_mcu, 6162306a36Sopenharmony_ci }, 6262306a36Sopenharmony_ci .probe = mtk_clk_simple_probe, 6362306a36Sopenharmony_ci .remove_new = mtk_clk_simple_remove, 6462306a36Sopenharmony_ci}; 6562306a36Sopenharmony_cimodule_platform_driver(clk_mt8186_mcu_drv); 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ciMODULE_DESCRIPTION("MediaTek MT8186 mcusys clocks driver"); 6862306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 69