162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci//
362306a36Sopenharmony_ci// Copyright (c) 2022 MediaTek Inc.
462306a36Sopenharmony_ci// Author: Chun-Jie Chen <chun-jie.chen@mediatek.com>
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/platform_device.h>
862306a36Sopenharmony_ci#include <dt-bindings/clock/mt8186-clk.h>
962306a36Sopenharmony_ci#include <dt-bindings/reset/mt8186-resets.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include "clk-gate.h"
1262306a36Sopenharmony_ci#include "clk-mtk.h"
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_cistatic const struct mtk_gate_regs infra_ao0_cg_regs = {
1562306a36Sopenharmony_ci	.set_ofs = 0x80,
1662306a36Sopenharmony_ci	.clr_ofs = 0x84,
1762306a36Sopenharmony_ci	.sta_ofs = 0x90,
1862306a36Sopenharmony_ci};
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_cistatic const struct mtk_gate_regs infra_ao1_cg_regs = {
2162306a36Sopenharmony_ci	.set_ofs = 0x88,
2262306a36Sopenharmony_ci	.clr_ofs = 0x8c,
2362306a36Sopenharmony_ci	.sta_ofs = 0x94,
2462306a36Sopenharmony_ci};
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cistatic const struct mtk_gate_regs infra_ao2_cg_regs = {
2762306a36Sopenharmony_ci	.set_ofs = 0xa4,
2862306a36Sopenharmony_ci	.clr_ofs = 0xa8,
2962306a36Sopenharmony_ci	.sta_ofs = 0xac,
3062306a36Sopenharmony_ci};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic const struct mtk_gate_regs infra_ao3_cg_regs = {
3362306a36Sopenharmony_ci	.set_ofs = 0xc0,
3462306a36Sopenharmony_ci	.clr_ofs = 0xc4,
3562306a36Sopenharmony_ci	.sta_ofs = 0xc8,
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci#define GATE_INFRA_AO0_FLAGS(_id, _name, _parent, _shift, _flag)	\
3962306a36Sopenharmony_ci	GATE_MTK_FLAGS(_id, _name, _parent, &infra_ao0_cg_regs, _shift,	\
4062306a36Sopenharmony_ci		&mtk_clk_gate_ops_setclr, _flag)
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#define GATE_INFRA_AO0(_id, _name, _parent, _shift)			\
4362306a36Sopenharmony_ci	GATE_INFRA_AO0_FLAGS(_id, _name, _parent, _shift, 0)
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci#define GATE_INFRA_AO1_FLAGS(_id, _name, _parent, _shift, _flag)	\
4662306a36Sopenharmony_ci	GATE_MTK_FLAGS(_id, _name, _parent, &infra_ao1_cg_regs, _shift,	\
4762306a36Sopenharmony_ci		&mtk_clk_gate_ops_setclr, _flag)
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci#define GATE_INFRA_AO1(_id, _name, _parent, _shift)			\
5062306a36Sopenharmony_ci	GATE_INFRA_AO1_FLAGS(_id, _name, _parent, _shift, 0)
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci#define GATE_INFRA_AO2_FLAGS(_id, _name, _parent, _shift, _flag)	\
5362306a36Sopenharmony_ci	GATE_MTK_FLAGS(_id, _name, _parent, &infra_ao2_cg_regs, _shift, \
5462306a36Sopenharmony_ci		&mtk_clk_gate_ops_setclr, _flag)
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci#define GATE_INFRA_AO2(_id, _name, _parent, _shift)			\
5762306a36Sopenharmony_ci	GATE_INFRA_AO2_FLAGS(_id, _name, _parent, _shift, 0)
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci #define GATE_INFRA_AO3_FLAGS(_id, _name, _parent, _shift, _flag)        \
6062306a36Sopenharmony_ci	GATE_MTK_FLAGS(_id, _name, _parent, &infra_ao3_cg_regs, _shift, \
6162306a36Sopenharmony_ci		&mtk_clk_gate_ops_setclr, _flag)
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci#define GATE_INFRA_AO3(_id, _name, _parent, _shift)			\
6462306a36Sopenharmony_ci	GATE_INFRA_AO3_FLAGS(_id, _name, _parent, _shift, 0)
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic const struct mtk_gate infra_ao_clks[] = {
6762306a36Sopenharmony_ci	/* INFRA_AO0 */
6862306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_PMIC_TMR, "infra_ao_pmic_tmr", "top_pwrap_ulposc", 0),
6962306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_PMIC_AP, "infra_ao_pmic_ap", "top_pwrap_ulposc", 1),
7062306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_PMIC_MD, "infra_ao_pmic_md", "top_pwrap_ulposc", 2),
7162306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_PMIC_CONN, "infra_ao_pmic_conn", "top_pwrap_ulposc", 3),
7262306a36Sopenharmony_ci	/* infra_ao_scp_core are main clock in always-on co-processor. */
7362306a36Sopenharmony_ci	GATE_INFRA_AO0_FLAGS(CLK_INFRA_AO_SCP_CORE,
7462306a36Sopenharmony_ci			     "infra_ao_scp_core", "top_scp", 4, CLK_IS_CRITICAL),
7562306a36Sopenharmony_ci	/* infra_ao_sej is main clock for secure engine with JTAG support */
7662306a36Sopenharmony_ci	GATE_INFRA_AO0_FLAGS(CLK_INFRA_AO_SEJ,
7762306a36Sopenharmony_ci			     "infra_ao_sej", "top_axi", 5, CLK_IS_CRITICAL),
7862306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_APXGPT, "infra_ao_apxgpt", "top_axi", 6),
7962306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_ICUSB, "infra_ao_icusb", "top_axi", 8),
8062306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_GCE, "infra_ao_gce", "top_axi", 9),
8162306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_THERM, "infra_ao_therm", "top_axi", 10),
8262306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_I2C_AP, "infra_ao_i2c_ap", "top_i2c", 11),
8362306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_I2C_CCU, "infra_ao_i2c_ccu", "top_i2c", 12),
8462306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_I2C_SSPM, "infra_ao_i2c_sspm", "top_i2c", 13),
8562306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_I2C_RSV, "infra_ao_i2c_rsv", "top_i2c", 14),
8662306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_PWM_HCLK, "infra_ao_pwm_hclk", "top_axi", 15),
8762306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_PWM1, "infra_ao_pwm1", "top_pwm", 16),
8862306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_PWM2, "infra_ao_pwm2", "top_pwm", 17),
8962306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_PWM3, "infra_ao_pwm3", "top_pwm", 18),
9062306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_PWM4, "infra_ao_pwm4", "top_pwm", 19),
9162306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_PWM5, "infra_ao_pwm5", "top_pwm", 20),
9262306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_PWM, "infra_ao_pwm", "top_pwm", 21),
9362306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_UART0, "infra_ao_uart0", "top_uart", 22),
9462306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_UART1, "infra_ao_uart1", "top_uart", 23),
9562306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_UART2, "infra_ao_uart2", "top_uart", 24),
9662306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_GCE_26M, "infra_ao_gce_26m", "clk26m", 27),
9762306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_CQ_DMA_FPC, "infra_ao_dma", "top_axi", 28),
9862306a36Sopenharmony_ci	GATE_INFRA_AO0(CLK_INFRA_AO_BTIF, "infra_ao_btif", "top_axi", 31),
9962306a36Sopenharmony_ci	/* INFRA_AO1 */
10062306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_SPI0, "infra_ao_spi0", "top_spi", 1),
10162306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_MSDC0, "infra_ao_msdc0", "top_msdc5hclk", 2),
10262306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_MSDCFDE, "infra_ao_msdcfde", "top_aes_msdcfde", 3),
10362306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_MSDC1, "infra_ao_msdc1", "top_axi", 4),
10462306a36Sopenharmony_ci	/* infra_ao_dvfsrc is for internal DVFS usage, should not be handled by Linux */
10562306a36Sopenharmony_ci	GATE_INFRA_AO1_FLAGS(CLK_INFRA_AO_DVFSRC,
10662306a36Sopenharmony_ci			     "infra_ao_dvfsrc", "top_dvfsrc", 7, CLK_IS_CRITICAL),
10762306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_GCPU, "infra_ao_gcpu", "top_axi", 8),
10862306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_TRNG, "infra_ao_trng", "top_axi", 9),
10962306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_AUXADC, "infra_ao_auxadc", "clk26m", 10),
11062306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_CPUM, "infra_ao_cpum", "top_axi", 11),
11162306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_CCIF1_AP, "infra_ao_ccif1_ap", "top_axi", 12),
11262306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_CCIF1_MD, "infra_ao_ccif1_md", "top_axi", 13),
11362306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_AUXADC_MD, "infra_ao_auxadc_md", "clk26m", 14),
11462306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_AP_DMA, "infra_ao_ap_dma", "top_axi", 18),
11562306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_XIU, "infra_ao_xiu", "top_axi", 19),
11662306a36Sopenharmony_ci	/* infra_ao_device_apc is for device access permission control module */
11762306a36Sopenharmony_ci	GATE_INFRA_AO1_FLAGS(CLK_INFRA_AO_DEVICE_APC,
11862306a36Sopenharmony_ci			     "infra_ao_dapc", "top_axi", 20, CLK_IS_CRITICAL),
11962306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_CCIF_AP, "infra_ao_ccif_ap", "top_axi", 23),
12062306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_DEBUGTOP, "infra_ao_debugtop", "top_axi", 24),
12162306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_AUDIO, "infra_ao_audio", "top_axi", 25),
12262306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_CCIF_MD, "infra_ao_ccif_md", "top_axi", 26),
12362306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_DXCC_SEC_CORE, "infra_ao_secore", "top_dxcc", 27),
12462306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_DXCC_AO, "infra_ao_dxcc_ao", "top_dxcc", 28),
12562306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_IMP_IIC, "infra_ao_imp_iic", "top_axi", 29),
12662306a36Sopenharmony_ci	GATE_INFRA_AO1(CLK_INFRA_AO_DRAMC_F26M, "infra_ao_dramc26", "clk26m", 31),
12762306a36Sopenharmony_ci	/* INFRA_AO2 */
12862306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_RG_PWM_FBCLK6, "infra_ao_pwm_fbclk6", "clk26m", 0),
12962306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SSUSB_TOP_HCLK, "infra_ao_ssusb_hclk", "top_axi", 1),
13062306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_DISP_PWM, "infra_ao_disp_pwm", "top_disp_pwm", 2),
13162306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_CLDMA_BCLK, "infra_ao_cldmabclk", "top_axi", 3),
13262306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_AUDIO_26M_BCLK, "infra_ao_audio26m", "clk26m", 4),
13362306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SSUSB_TOP_P1_HCLK, "infra_ao_ssusb_p1_hclk", "top_axi", 5),
13462306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SPI1, "infra_ao_spi1", "top_spi", 6),
13562306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_I2C4, "infra_ao_i2c4", "top_i2c", 7),
13662306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_MODEM_TEMP_SHARE, "infra_ao_mdtemp", "clk26m", 8),
13762306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SPI2, "infra_ao_spi2", "top_spi", 9),
13862306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SPI3, "infra_ao_spi3", "top_spi", 10),
13962306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SSUSB_TOP_REF, "infra_ao_ssusb_ref", "clk26m", 11),
14062306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SSUSB_TOP_XHCI, "infra_ao_ssusb_xhci", "top_ssusb_xhci", 12),
14162306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SSUSB_TOP_P1_REF, "infra_ao_ssusb_p1_ref", "clk26m", 13),
14262306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SSUSB_TOP_P1_XHCI,
14362306a36Sopenharmony_ci		       "infra_ao_ssusb_p1_xhci", "top_ssusb_xhci_1p", 14),
14462306a36Sopenharmony_ci	/* infra_ao_sspm is main clock in co-processor, should not be closed in Linux. */
14562306a36Sopenharmony_ci	GATE_INFRA_AO2_FLAGS(CLK_INFRA_AO_SSPM, "infra_ao_sspm", "top_sspm", 15, CLK_IS_CRITICAL),
14662306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SSUSB_TOP_P1_SYS,
14762306a36Sopenharmony_ci		       "infra_ao_ssusb_p1_sys", "top_ssusb_1p", 16),
14862306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_I2C5, "infra_ao_i2c5", "top_i2c", 18),
14962306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_I2C5_ARBITER, "infra_ao_i2c5a", "top_i2c", 19),
15062306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_I2C5_IMM, "infra_ao_i2c5_imm", "top_i2c", 20),
15162306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_I2C1_ARBITER, "infra_ao_i2c1a", "top_i2c", 21),
15262306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_I2C1_IMM, "infra_ao_i2c1_imm", "top_i2c", 22),
15362306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_I2C2_ARBITER, "infra_ao_i2c2a", "top_i2c", 23),
15462306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_I2C2_IMM, "infra_ao_i2c2_imm", "top_i2c", 24),
15562306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SPI4, "infra_ao_spi4", "top_spi", 25),
15662306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_SPI5, "infra_ao_spi5", "top_spi", 26),
15762306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_CQ_DMA, "infra_ao_cq_dma", "top_axi", 27),
15862306a36Sopenharmony_ci	GATE_INFRA_AO2(CLK_INFRA_AO_BIST2FPC, "infra_ao_bist2fpc", "f_bist2fpc_ck", 28),
15962306a36Sopenharmony_ci	/* INFRA_AO3 */
16062306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_MSDC0_SELF, "infra_ao_msdc0sf", "top_msdc50_0", 0),
16162306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_SPINOR, "infra_ao_spinor", "top_spinor", 1),
16262306a36Sopenharmony_ci	/*
16362306a36Sopenharmony_ci	 * infra_ao_sspm_26m/infra_ao_sspm_32k are main clocks in co-processor,
16462306a36Sopenharmony_ci	 * should not be closed in Linux.
16562306a36Sopenharmony_ci	 */
16662306a36Sopenharmony_ci	GATE_INFRA_AO3_FLAGS(CLK_INFRA_AO_SSPM_26M_SELF, "infra_ao_sspm_26m", "clk26m", 3,
16762306a36Sopenharmony_ci			     CLK_IS_CRITICAL),
16862306a36Sopenharmony_ci	GATE_INFRA_AO3_FLAGS(CLK_INFRA_AO_SSPM_32K_SELF, "infra_ao_sspm_32k", "clk32k", 4,
16962306a36Sopenharmony_ci			     CLK_IS_CRITICAL),
17062306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_I2C6, "infra_ao_i2c6", "top_i2c", 6),
17162306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_AP_MSDC0, "infra_ao_ap_msdc0", "top_axi", 7),
17262306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_MD_MSDC0, "infra_ao_md_msdc0", "top_axi", 8),
17362306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_MSDC0_SRC, "infra_ao_msdc0_clk", "top_msdc50_0", 9),
17462306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_MSDC1_SRC, "infra_ao_msdc1_clk", "top_msdc30_1", 10),
17562306a36Sopenharmony_ci	/* infra_ao_sej_f13m is main clock for secure engine with JTAG support */
17662306a36Sopenharmony_ci	GATE_INFRA_AO3_FLAGS(CLK_INFRA_AO_SEJ_F13M,
17762306a36Sopenharmony_ci			     "infra_ao_sej_f13m", "clk26m", 15, CLK_IS_CRITICAL),
17862306a36Sopenharmony_ci	/* infra_ao_aes_top0_bclk is for secure encryption */
17962306a36Sopenharmony_ci	GATE_INFRA_AO3_FLAGS(CLK_INFRA_AO_AES_TOP0_BCLK,
18062306a36Sopenharmony_ci			     "infra_ao_aes_top0_bclk", "top_axi", 16, CLK_IS_CRITICAL),
18162306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_MCU_PM_BCLK, "infra_ao_mcu_pm_bclk", "top_axi", 17),
18262306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_CCIF2_AP, "infra_ao_ccif2_ap", "top_axi", 18),
18362306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_CCIF2_MD, "infra_ao_ccif2_md", "top_axi", 19),
18462306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_CCIF3_AP, "infra_ao_ccif3_ap", "top_axi", 20),
18562306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_CCIF3_MD, "infra_ao_ccif3_md", "top_axi", 21),
18662306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_FADSP_26M, "infra_ao_fadsp_26m", "clk26m", 22),
18762306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_FADSP_32K, "infra_ao_fadsp_32k", "clk32k", 23),
18862306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_CCIF4_AP, "infra_ao_ccif4_ap", "top_axi", 24),
18962306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_CCIF4_MD, "infra_ao_ccif4_md", "top_axi", 25),
19062306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_FADSP, "infra_ao_fadsp", "top_audiodsp", 27),
19162306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_FLASHIF_133M, "infra_ao_flashif_133m", "top_axi", 28),
19262306a36Sopenharmony_ci	GATE_INFRA_AO3(CLK_INFRA_AO_FLASHIF_66M, "infra_ao_flashif_66m", "top_axi", 29),
19362306a36Sopenharmony_ci};
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_cistatic u16 infra_ao_rst_ofs[] = {
19662306a36Sopenharmony_ci	INFRA_RST0_SET_OFFSET,
19762306a36Sopenharmony_ci	INFRA_RST1_SET_OFFSET,
19862306a36Sopenharmony_ci	INFRA_RST2_SET_OFFSET,
19962306a36Sopenharmony_ci	INFRA_RST3_SET_OFFSET,
20062306a36Sopenharmony_ci	INFRA_RST4_SET_OFFSET,
20162306a36Sopenharmony_ci};
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_cistatic u16 infra_ao_idx_map[] = {
20462306a36Sopenharmony_ci	[MT8186_INFRA_THERMAL_CTRL_RST] = 0 * RST_NR_PER_BANK + 0,
20562306a36Sopenharmony_ci	[MT8186_INFRA_PTP_CTRL_RST] = 1 * RST_NR_PER_BANK + 0,
20662306a36Sopenharmony_ci};
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_cistatic struct mtk_clk_rst_desc infra_ao_rst_desc = {
20962306a36Sopenharmony_ci	.version = MTK_RST_SET_CLR,
21062306a36Sopenharmony_ci	.rst_bank_ofs = infra_ao_rst_ofs,
21162306a36Sopenharmony_ci	.rst_bank_nr = ARRAY_SIZE(infra_ao_rst_ofs),
21262306a36Sopenharmony_ci	.rst_idx_map = infra_ao_idx_map,
21362306a36Sopenharmony_ci	.rst_idx_map_nr = ARRAY_SIZE(infra_ao_idx_map),
21462306a36Sopenharmony_ci};
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic const struct mtk_clk_desc infra_ao_desc = {
21762306a36Sopenharmony_ci	.clks = infra_ao_clks,
21862306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(infra_ao_clks),
21962306a36Sopenharmony_ci	.rst_desc = &infra_ao_rst_desc,
22062306a36Sopenharmony_ci};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt8186_infra_ao[] = {
22362306a36Sopenharmony_ci	{
22462306a36Sopenharmony_ci		.compatible = "mediatek,mt8186-infracfg_ao",
22562306a36Sopenharmony_ci		.data = &infra_ao_desc,
22662306a36Sopenharmony_ci	}, {
22762306a36Sopenharmony_ci		/* sentinel */
22862306a36Sopenharmony_ci	}
22962306a36Sopenharmony_ci};
23062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt8186_infra_ao);
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic struct platform_driver clk_mt8186_infra_ao_drv = {
23362306a36Sopenharmony_ci	.probe = mtk_clk_simple_probe,
23462306a36Sopenharmony_ci	.remove_new = mtk_clk_simple_remove,
23562306a36Sopenharmony_ci	.driver = {
23662306a36Sopenharmony_ci		.name = "clk-mt8186-infra-ao",
23762306a36Sopenharmony_ci		.of_match_table = of_match_clk_mt8186_infra_ao,
23862306a36Sopenharmony_ci	},
23962306a36Sopenharmony_ci};
24062306a36Sopenharmony_cimodule_platform_driver(clk_mt8186_infra_ao_drv);
24162306a36Sopenharmony_ciMODULE_LICENSE("GPL");
242