162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci//
362306a36Sopenharmony_ci// Copyright (c) 2022 MediaTek Inc.
462306a36Sopenharmony_ci// Author: Chun-Jie Chen <chun-jie.chen@mediatek.com>
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/platform_device.h>
862306a36Sopenharmony_ci#include <dt-bindings/clock/mt8186-clk.h>
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include "clk-fhctl.h"
1162306a36Sopenharmony_ci#include "clk-mtk.h"
1262306a36Sopenharmony_ci#include "clk-pll.h"
1362306a36Sopenharmony_ci#include "clk-pllfh.h"
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#define MT8186_PLL_FMAX		(3800UL * MHZ)
1662306a36Sopenharmony_ci#define MT8186_PLL_FMIN		(1500UL * MHZ)
1762306a36Sopenharmony_ci#define MT8186_INTEGER_BITS	(8)
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags,		\
2062306a36Sopenharmony_ci	    _rst_bar_mask, _pcwbits, _pd_reg, _pd_shift,		\
2162306a36Sopenharmony_ci	    _tuner_reg, _tuner_en_reg, _tuner_en_bit,			\
2262306a36Sopenharmony_ci	    _pcw_reg) {							\
2362306a36Sopenharmony_ci		.id = _id,						\
2462306a36Sopenharmony_ci		.name = _name,						\
2562306a36Sopenharmony_ci		.reg = _reg,						\
2662306a36Sopenharmony_ci		.pwr_reg = _pwr_reg,					\
2762306a36Sopenharmony_ci		.en_mask = _en_mask,					\
2862306a36Sopenharmony_ci		.flags = _flags,					\
2962306a36Sopenharmony_ci		.rst_bar_mask = _rst_bar_mask,				\
3062306a36Sopenharmony_ci		.fmax = MT8186_PLL_FMAX,				\
3162306a36Sopenharmony_ci		.fmin = MT8186_PLL_FMIN,				\
3262306a36Sopenharmony_ci		.pcwbits = _pcwbits,					\
3362306a36Sopenharmony_ci		.pcwibits = MT8186_INTEGER_BITS,			\
3462306a36Sopenharmony_ci		.pd_reg = _pd_reg,					\
3562306a36Sopenharmony_ci		.pd_shift = _pd_shift,					\
3662306a36Sopenharmony_ci		.tuner_reg = _tuner_reg,				\
3762306a36Sopenharmony_ci		.tuner_en_reg = _tuner_en_reg,				\
3862306a36Sopenharmony_ci		.tuner_en_bit = _tuner_en_bit,				\
3962306a36Sopenharmony_ci		.pcw_reg = _pcw_reg,					\
4062306a36Sopenharmony_ci		.pcw_shift = 0,						\
4162306a36Sopenharmony_ci		.pcw_chg_reg = 0,					\
4262306a36Sopenharmony_ci		.en_reg = 0,						\
4362306a36Sopenharmony_ci		.pll_en_bit = 0,					\
4462306a36Sopenharmony_ci	}
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cistatic const struct mtk_pll_data plls[] = {
4762306a36Sopenharmony_ci	/*
4862306a36Sopenharmony_ci	 * armpll_ll/armpll_bl/ccipll are main clock source of AP MCU,
4962306a36Sopenharmony_ci	 * should not be closed in Linux world.
5062306a36Sopenharmony_ci	 */
5162306a36Sopenharmony_ci	PLL(CLK_APMIXED_ARMPLL_LL, "armpll_ll", 0x0204, 0x0210, 0,
5262306a36Sopenharmony_ci	    PLL_AO, 0, 22, 0x0208, 24, 0, 0, 0, 0x0208),
5362306a36Sopenharmony_ci	PLL(CLK_APMIXED_ARMPLL_BL, "armpll_bl", 0x0214, 0x0220, 0,
5462306a36Sopenharmony_ci	    PLL_AO, 0, 22, 0x0218, 24, 0, 0, 0, 0x0218),
5562306a36Sopenharmony_ci	PLL(CLK_APMIXED_CCIPLL, "ccipll", 0x0224, 0x0230, 0,
5662306a36Sopenharmony_ci	    PLL_AO, 0, 22, 0x0228, 24, 0, 0, 0, 0x0228),
5762306a36Sopenharmony_ci	PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0244, 0x0250, 0xff000000,
5862306a36Sopenharmony_ci	    HAVE_RST_BAR, BIT(23), 22, 0x0248, 24, 0, 0, 0, 0x0248),
5962306a36Sopenharmony_ci	PLL(CLK_APMIXED_UNIV2PLL, "univ2pll", 0x0324, 0x0330, 0xff000000,
6062306a36Sopenharmony_ci	    HAVE_RST_BAR, BIT(23), 22, 0x0328, 24, 0, 0, 0, 0x0328),
6162306a36Sopenharmony_ci	PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x038C, 0x0398, 0,
6262306a36Sopenharmony_ci	    0, 0, 22, 0x0390, 24, 0, 0, 0, 0x0390),
6362306a36Sopenharmony_ci	PLL(CLK_APMIXED_MMPLL, "mmpll", 0x0254, 0x0260, 0,
6462306a36Sopenharmony_ci	    0, 0, 22, 0x0258, 24, 0, 0, 0, 0x0258),
6562306a36Sopenharmony_ci	PLL(CLK_APMIXED_NNAPLL, "nnapll", 0x035C, 0x0368, 0,
6662306a36Sopenharmony_ci	    0, 0, 22, 0x0360, 24, 0, 0, 0, 0x0360),
6762306a36Sopenharmony_ci	PLL(CLK_APMIXED_NNA2PLL, "nna2pll", 0x036C, 0x0378, 0,
6862306a36Sopenharmony_ci	    0, 0, 22, 0x0370, 24, 0, 0, 0, 0x0370),
6962306a36Sopenharmony_ci	PLL(CLK_APMIXED_ADSPPLL, "adsppll", 0x0304, 0x0310, 0,
7062306a36Sopenharmony_ci	    0, 0, 22, 0x0308, 24, 0, 0, 0, 0x0308),
7162306a36Sopenharmony_ci	PLL(CLK_APMIXED_MFGPLL, "mfgpll", 0x0314, 0x0320, 0,
7262306a36Sopenharmony_ci	    0, 0, 22, 0x0318, 24, 0, 0, 0, 0x0318),
7362306a36Sopenharmony_ci	PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0264, 0x0270, 0,
7462306a36Sopenharmony_ci	    0, 0, 22, 0x0268, 24, 0, 0, 0, 0x0268),
7562306a36Sopenharmony_ci	PLL(CLK_APMIXED_APLL1, "apll1", 0x0334, 0x0344, 0,
7662306a36Sopenharmony_ci	    0, 0, 32, 0x0338, 24, 0x0040, 0x000C, 0, 0x033C),
7762306a36Sopenharmony_ci	PLL(CLK_APMIXED_APLL2, "apll2", 0x0348, 0x0358, 0,
7862306a36Sopenharmony_ci	    0, 0, 32, 0x034C, 24, 0x0044, 0x000C, 5, 0x0350),
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cienum fh_pll_id {
8262306a36Sopenharmony_ci	FH_ARMPLL_LL,
8362306a36Sopenharmony_ci	FH_ARMPLL_BL,
8462306a36Sopenharmony_ci	FH_CCIPLL,
8562306a36Sopenharmony_ci	FH_MAINPLL,
8662306a36Sopenharmony_ci	FH_MMPLL,
8762306a36Sopenharmony_ci	FH_TVDPLL,
8862306a36Sopenharmony_ci	FH_RESERVE6,
8962306a36Sopenharmony_ci	FH_ADSPPLL,
9062306a36Sopenharmony_ci	FH_MFGPLL,
9162306a36Sopenharmony_ci	FH_NNAPLL,
9262306a36Sopenharmony_ci	FH_NNA2PLL,
9362306a36Sopenharmony_ci	FH_MSDCPLL,
9462306a36Sopenharmony_ci	FH_RESERVE12,
9562306a36Sopenharmony_ci	FH_NR_FH,
9662306a36Sopenharmony_ci};
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci#define FH(_pllid, _fhid, _offset) {					\
9962306a36Sopenharmony_ci		.data = {						\
10062306a36Sopenharmony_ci			.pll_id = _pllid,				\
10162306a36Sopenharmony_ci			.fh_id = _fhid,					\
10262306a36Sopenharmony_ci			.fh_ver = FHCTL_PLLFH_V2,			\
10362306a36Sopenharmony_ci			.fhx_offset = _offset,				\
10462306a36Sopenharmony_ci			.dds_mask = GENMASK(21, 0),			\
10562306a36Sopenharmony_ci			.slope0_value = 0x6003c97,			\
10662306a36Sopenharmony_ci			.slope1_value = 0x6003c97,			\
10762306a36Sopenharmony_ci			.sfstrx_en = BIT(2),				\
10862306a36Sopenharmony_ci			.frddsx_en = BIT(1),				\
10962306a36Sopenharmony_ci			.fhctlx_en = BIT(0),				\
11062306a36Sopenharmony_ci			.tgl_org = BIT(31),				\
11162306a36Sopenharmony_ci			.dvfs_tri = BIT(31),				\
11262306a36Sopenharmony_ci			.pcwchg = BIT(31),				\
11362306a36Sopenharmony_ci			.dt_val = 0x0,					\
11462306a36Sopenharmony_ci			.df_val = 0x9,					\
11562306a36Sopenharmony_ci			.updnlmt_shft = 16,				\
11662306a36Sopenharmony_ci			.msk_frddsx_dys = GENMASK(23, 20),		\
11762306a36Sopenharmony_ci			.msk_frddsx_dts = GENMASK(19, 16),		\
11862306a36Sopenharmony_ci		},							\
11962306a36Sopenharmony_ci	}
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_cistatic struct mtk_pllfh_data pllfhs[] = {
12262306a36Sopenharmony_ci	FH(CLK_APMIXED_ARMPLL_LL, FH_ARMPLL_LL, 0x003C),
12362306a36Sopenharmony_ci	FH(CLK_APMIXED_ARMPLL_BL, FH_ARMPLL_BL, 0x0050),
12462306a36Sopenharmony_ci	FH(CLK_APMIXED_CCIPLL, FH_CCIPLL, 0x0064),
12562306a36Sopenharmony_ci	FH(CLK_APMIXED_MAINPLL, FH_MAINPLL, 0x0078),
12662306a36Sopenharmony_ci	FH(CLK_APMIXED_MMPLL, FH_MMPLL, 0x008C),
12762306a36Sopenharmony_ci	FH(CLK_APMIXED_TVDPLL, FH_TVDPLL, 0x00A0),
12862306a36Sopenharmony_ci	FH(CLK_APMIXED_ADSPPLL, FH_ADSPPLL, 0x00C8),
12962306a36Sopenharmony_ci	FH(CLK_APMIXED_MFGPLL, FH_MFGPLL, 0x00DC),
13062306a36Sopenharmony_ci	FH(CLK_APMIXED_NNAPLL, FH_NNAPLL, 0x00F0),
13162306a36Sopenharmony_ci	FH(CLK_APMIXED_NNA2PLL, FH_NNA2PLL, 0x0104),
13262306a36Sopenharmony_ci	FH(CLK_APMIXED_MSDCPLL, FH_MSDCPLL, 0x0118),
13362306a36Sopenharmony_ci};
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt8186_apmixed[] = {
13662306a36Sopenharmony_ci	{ .compatible = "mediatek,mt8186-apmixedsys", },
13762306a36Sopenharmony_ci	{}
13862306a36Sopenharmony_ci};
13962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt8186_apmixed);
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic int clk_mt8186_apmixed_probe(struct platform_device *pdev)
14262306a36Sopenharmony_ci{
14362306a36Sopenharmony_ci	struct clk_hw_onecell_data *clk_data;
14462306a36Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
14562306a36Sopenharmony_ci	const u8 *fhctl_node = "mediatek,mt8186-fhctl";
14662306a36Sopenharmony_ci	int r;
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
14962306a36Sopenharmony_ci	if (!clk_data)
15062306a36Sopenharmony_ci		return -ENOMEM;
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	fhctl_parse_dt(fhctl_node, pllfhs, ARRAY_SIZE(pllfhs));
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	r = mtk_clk_register_pllfhs(node, plls, ARRAY_SIZE(plls),
15562306a36Sopenharmony_ci				    pllfhs, ARRAY_SIZE(pllfhs), clk_data);
15662306a36Sopenharmony_ci	if (r)
15762306a36Sopenharmony_ci		goto free_apmixed_data;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
16062306a36Sopenharmony_ci	if (r)
16162306a36Sopenharmony_ci		goto unregister_plls;
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	platform_set_drvdata(pdev, clk_data);
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	return r;
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ciunregister_plls:
16862306a36Sopenharmony_ci	mtk_clk_unregister_pllfhs(plls, ARRAY_SIZE(plls), pllfhs,
16962306a36Sopenharmony_ci				  ARRAY_SIZE(pllfhs), clk_data);
17062306a36Sopenharmony_cifree_apmixed_data:
17162306a36Sopenharmony_ci	mtk_free_clk_data(clk_data);
17262306a36Sopenharmony_ci	return r;
17362306a36Sopenharmony_ci}
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistatic void clk_mt8186_apmixed_remove(struct platform_device *pdev)
17662306a36Sopenharmony_ci{
17762306a36Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
17862306a36Sopenharmony_ci	struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	of_clk_del_provider(node);
18162306a36Sopenharmony_ci	mtk_clk_unregister_pllfhs(plls, ARRAY_SIZE(plls), pllfhs,
18262306a36Sopenharmony_ci				  ARRAY_SIZE(pllfhs), clk_data);
18362306a36Sopenharmony_ci	mtk_free_clk_data(clk_data);
18462306a36Sopenharmony_ci}
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic struct platform_driver clk_mt8186_apmixed_drv = {
18762306a36Sopenharmony_ci	.probe = clk_mt8186_apmixed_probe,
18862306a36Sopenharmony_ci	.remove_new = clk_mt8186_apmixed_remove,
18962306a36Sopenharmony_ci	.driver = {
19062306a36Sopenharmony_ci		.name = "clk-mt8186-apmixed",
19162306a36Sopenharmony_ci		.of_match_table = of_match_clk_mt8186_apmixed,
19262306a36Sopenharmony_ci	},
19362306a36Sopenharmony_ci};
19462306a36Sopenharmony_cimodule_platform_driver(clk_mt8186_apmixed_drv);
19562306a36Sopenharmony_ciMODULE_LICENSE("GPL");
196