162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2020 MediaTek Inc. 462306a36Sopenharmony_ci * Copyright (c) 2020 BayLibre, SAS 562306a36Sopenharmony_ci * Copyright (c) 2023 Collabora, Ltd. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <dt-bindings/clock/mt8167-clk.h> 962306a36Sopenharmony_ci#include <linux/clk.h> 1062306a36Sopenharmony_ci#include <linux/of.h> 1162306a36Sopenharmony_ci#include <linux/platform_device.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include "clk-pll.h" 1462306a36Sopenharmony_ci#include "clk-mtk.h" 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_cistatic DEFINE_SPINLOCK(mt8167_apmixed_clk_lock); 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#define MT8167_PLL_FMAX (2500UL * MHZ) 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define CON0_MT8167_RST_BAR BIT(27) 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ 2362306a36Sopenharmony_ci _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \ 2462306a36Sopenharmony_ci _pcw_shift, _div_table) { \ 2562306a36Sopenharmony_ci .id = _id, \ 2662306a36Sopenharmony_ci .name = _name, \ 2762306a36Sopenharmony_ci .reg = _reg, \ 2862306a36Sopenharmony_ci .pwr_reg = _pwr_reg, \ 2962306a36Sopenharmony_ci .en_mask = _en_mask, \ 3062306a36Sopenharmony_ci .flags = _flags, \ 3162306a36Sopenharmony_ci .rst_bar_mask = CON0_MT8167_RST_BAR, \ 3262306a36Sopenharmony_ci .fmax = MT8167_PLL_FMAX, \ 3362306a36Sopenharmony_ci .pcwbits = _pcwbits, \ 3462306a36Sopenharmony_ci .pd_reg = _pd_reg, \ 3562306a36Sopenharmony_ci .pd_shift = _pd_shift, \ 3662306a36Sopenharmony_ci .tuner_reg = _tuner_reg, \ 3762306a36Sopenharmony_ci .pcw_reg = _pcw_reg, \ 3862306a36Sopenharmony_ci .pcw_shift = _pcw_shift, \ 3962306a36Sopenharmony_ci .div_table = _div_table, \ 4062306a36Sopenharmony_ci } 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ 4362306a36Sopenharmony_ci _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \ 4462306a36Sopenharmony_ci _pcw_shift) \ 4562306a36Sopenharmony_ci PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ 4662306a36Sopenharmony_ci _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \ 4762306a36Sopenharmony_ci NULL) 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic const struct mtk_pll_div_table mmpll_div_table[] = { 5062306a36Sopenharmony_ci { .div = 0, .freq = MT8167_PLL_FMAX }, 5162306a36Sopenharmony_ci { .div = 1, .freq = 1000000000 }, 5262306a36Sopenharmony_ci { .div = 2, .freq = 604500000 }, 5362306a36Sopenharmony_ci { .div = 3, .freq = 253500000 }, 5462306a36Sopenharmony_ci { .div = 4, .freq = 126750000 }, 5562306a36Sopenharmony_ci { /* sentinel */ } 5662306a36Sopenharmony_ci}; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cistatic const struct mtk_pll_data plls[] = { 5962306a36Sopenharmony_ci PLL(CLK_APMIXED_ARMPLL, "armpll", 0x0100, 0x0110, 0, 0, 6062306a36Sopenharmony_ci 21, 0x0104, 24, 0, 0x0104, 0), 6162306a36Sopenharmony_ci PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0120, 0x0130, 0, 6262306a36Sopenharmony_ci HAVE_RST_BAR, 21, 0x0124, 24, 0, 0x0124, 0), 6362306a36Sopenharmony_ci PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x0140, 0x0150, 0x30000000, 6462306a36Sopenharmony_ci HAVE_RST_BAR, 7, 0x0144, 24, 0, 0x0144, 0), 6562306a36Sopenharmony_ci PLL_B(CLK_APMIXED_MMPLL, "mmpll", 0x0160, 0x0170, 0, 0, 6662306a36Sopenharmony_ci 21, 0x0164, 24, 0, 0x0164, 0, mmpll_div_table), 6762306a36Sopenharmony_ci PLL(CLK_APMIXED_APLL1, "apll1", 0x0180, 0x0190, 0, 0, 6862306a36Sopenharmony_ci 31, 0x0180, 1, 0x0194, 0x0184, 0), 6962306a36Sopenharmony_ci PLL(CLK_APMIXED_APLL2, "apll2", 0x01A0, 0x01B0, 0, 0, 7062306a36Sopenharmony_ci 31, 0x01A0, 1, 0x01B4, 0x01A4, 0), 7162306a36Sopenharmony_ci PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x01C0, 0x01D0, 0, 0, 7262306a36Sopenharmony_ci 21, 0x01C4, 24, 0, 0x01C4, 0), 7362306a36Sopenharmony_ci PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x01E0, 0x01F0, 0, 0, 7462306a36Sopenharmony_ci 21, 0x01E4, 24, 0, 0x01E4, 0), 7562306a36Sopenharmony_ci}; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci#define DIV_ADJ_FLAG(_id, _name, _parent, _reg, _shift, _width, _flag) { \ 7862306a36Sopenharmony_ci .id = _id, \ 7962306a36Sopenharmony_ci .name = _name, \ 8062306a36Sopenharmony_ci .parent_name = _parent, \ 8162306a36Sopenharmony_ci .div_reg = _reg, \ 8262306a36Sopenharmony_ci .div_shift = _shift, \ 8362306a36Sopenharmony_ci .div_width = _width, \ 8462306a36Sopenharmony_ci .clk_divider_flags = _flag, \ 8562306a36Sopenharmony_ci} 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistatic const struct mtk_clk_divider adj_divs[] = { 8862306a36Sopenharmony_ci DIV_ADJ_FLAG(CLK_APMIXED_HDMI_REF, "hdmi_ref", "tvdpll", 8962306a36Sopenharmony_ci 0x1c4, 24, 3, CLK_DIVIDER_POWER_OF_TWO), 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic int clk_mt8167_apmixed_probe(struct platform_device *pdev) 9362306a36Sopenharmony_ci{ 9462306a36Sopenharmony_ci void __iomem *base; 9562306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data; 9662306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 9762306a36Sopenharmony_ci struct device *dev = &pdev->dev; 9862306a36Sopenharmony_ci int ret; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 10162306a36Sopenharmony_ci if (IS_ERR(base)) 10262306a36Sopenharmony_ci return PTR_ERR(base); 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci clk_data = mtk_devm_alloc_clk_data(dev, MT8167_CLK_APMIXED_NR_CLK); 10562306a36Sopenharmony_ci if (!clk_data) 10662306a36Sopenharmony_ci return -ENOMEM; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci ret = mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data); 10962306a36Sopenharmony_ci if (ret) 11062306a36Sopenharmony_ci return ret; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci ret = mtk_clk_register_dividers(dev, adj_divs, ARRAY_SIZE(adj_divs), base, 11362306a36Sopenharmony_ci &mt8167_apmixed_clk_lock, clk_data); 11462306a36Sopenharmony_ci if (ret) 11562306a36Sopenharmony_ci goto unregister_plls; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data); 11862306a36Sopenharmony_ci if (ret) 11962306a36Sopenharmony_ci goto unregister_dividers; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci return 0; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ciunregister_dividers: 12462306a36Sopenharmony_ci mtk_clk_unregister_dividers(adj_divs, ARRAY_SIZE(adj_divs), clk_data); 12562306a36Sopenharmony_ciunregister_plls: 12662306a36Sopenharmony_ci mtk_clk_unregister_plls(plls, ARRAY_SIZE(plls), clk_data); 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci return ret; 12962306a36Sopenharmony_ci} 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt8167_apmixed[] = { 13262306a36Sopenharmony_ci { .compatible = "mediatek,mt8167-apmixedsys" }, 13362306a36Sopenharmony_ci { /* sentinel */ } 13462306a36Sopenharmony_ci}; 13562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt8167_apmixed); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_cistatic struct platform_driver clk_mt8167_apmixed_drv = { 13862306a36Sopenharmony_ci .probe = clk_mt8167_apmixed_probe, 13962306a36Sopenharmony_ci .driver = { 14062306a36Sopenharmony_ci .name = "clk-mt8167-apmixed", 14162306a36Sopenharmony_ci .of_match_table = of_match_clk_mt8167_apmixed, 14262306a36Sopenharmony_ci }, 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_cibuiltin_platform_driver(clk_mt8167_apmixed_drv) 14562306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 146