162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021 MediaTek Inc.
462306a36Sopenharmony_ci * Author: Sam Shih <sam.shih@mediatek.com>
562306a36Sopenharmony_ci * Author: Wenzhen Yu <wenzhen.yu@mediatek.com>
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/clk-provider.h>
962306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include "clk-gate.h"
1362306a36Sopenharmony_ci#include "clk-mtk.h"
1462306a36Sopenharmony_ci#include "clk-mux.h"
1562306a36Sopenharmony_ci#include "clk-pll.h"
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include <dt-bindings/clock/mt7986-clk.h>
1862306a36Sopenharmony_ci#include <linux/clk.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define MT7986_PLL_FMAX (2500UL * MHZ)
2162306a36Sopenharmony_ci#define CON0_MT7986_RST_BAR BIT(27)
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#define PLL_xtal(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,       \
2462306a36Sopenharmony_ci		 _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift,         \
2562306a36Sopenharmony_ci		 _div_table, _parent_name)                                     \
2662306a36Sopenharmony_ci	{                                                                      \
2762306a36Sopenharmony_ci		.id = _id, .name = _name, .reg = _reg, .pwr_reg = _pwr_reg,    \
2862306a36Sopenharmony_ci		.en_mask = _en_mask, .flags = _flags,                          \
2962306a36Sopenharmony_ci		.rst_bar_mask = CON0_MT7986_RST_BAR, .fmax = MT7986_PLL_FMAX,  \
3062306a36Sopenharmony_ci		.pcwbits = _pcwbits, .pd_reg = _pd_reg, .pd_shift = _pd_shift, \
3162306a36Sopenharmony_ci		.tuner_reg = _tuner_reg, .pcw_reg = _pcw_reg,                  \
3262306a36Sopenharmony_ci		.pcw_shift = _pcw_shift, .div_table = _div_table,              \
3362306a36Sopenharmony_ci		.parent_name = _parent_name,                                   \
3462306a36Sopenharmony_ci	}
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, _pd_reg,   \
3762306a36Sopenharmony_ci	    _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift)                       \
3862306a36Sopenharmony_ci	PLL_xtal(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,       \
3962306a36Sopenharmony_ci		 _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, NULL,   \
4062306a36Sopenharmony_ci		 "clkxtal")
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cistatic const struct mtk_pll_data plls[] = {
4362306a36Sopenharmony_ci	PLL(CLK_APMIXED_ARMPLL, "armpll", 0x0200, 0x020C, 0x0, PLL_AO, 32,
4462306a36Sopenharmony_ci	    0x0200, 4, 0, 0x0204, 0),
4562306a36Sopenharmony_ci	PLL(CLK_APMIXED_NET2PLL, "net2pll", 0x0210, 0x021C, 0x0, 0, 32,
4662306a36Sopenharmony_ci	    0x0210, 4, 0, 0x0214, 0),
4762306a36Sopenharmony_ci	PLL(CLK_APMIXED_MMPLL, "mmpll", 0x0220, 0x022C, 0x0, 0, 32,
4862306a36Sopenharmony_ci	    0x0220, 4, 0, 0x0224, 0),
4962306a36Sopenharmony_ci	PLL(CLK_APMIXED_SGMPLL, "sgmpll", 0x0230, 0x023c, 0x0, 0, 32,
5062306a36Sopenharmony_ci	    0x0230, 4, 0, 0x0234, 0),
5162306a36Sopenharmony_ci	PLL(CLK_APMIXED_WEDMCUPLL, "wedmcupll", 0x0240, 0x024c, 0x0, 0,
5262306a36Sopenharmony_ci	    32, 0x0240, 4, 0, 0x0244, 0),
5362306a36Sopenharmony_ci	PLL(CLK_APMIXED_NET1PLL, "net1pll", 0x0250, 0x025c, 0x0, 0, 32,
5462306a36Sopenharmony_ci	    0x0250, 4, 0, 0x0254, 0),
5562306a36Sopenharmony_ci	PLL(CLK_APMIXED_MPLL, "mpll", 0x0260, 0x0270, 0x0, 0, 32, 0x0260,
5662306a36Sopenharmony_ci	    4, 0, 0x0264, 0),
5762306a36Sopenharmony_ci	PLL(CLK_APMIXED_APLL2, "apll2", 0x0278, 0x0288, 0x0, 0, 32,
5862306a36Sopenharmony_ci	    0x0278, 4, 0, 0x027c, 0),
5962306a36Sopenharmony_ci};
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt7986_apmixed[] = {
6262306a36Sopenharmony_ci	{ .compatible = "mediatek,mt7986-apmixedsys", },
6362306a36Sopenharmony_ci	{ }
6462306a36Sopenharmony_ci};
6562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt7986_apmixed);
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistatic int clk_mt7986_apmixed_probe(struct platform_device *pdev)
6862306a36Sopenharmony_ci{
6962306a36Sopenharmony_ci	struct clk_hw_onecell_data *clk_data;
7062306a36Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
7162306a36Sopenharmony_ci	int r;
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci	clk_data = mtk_alloc_clk_data(ARRAY_SIZE(plls));
7462306a36Sopenharmony_ci	if (!clk_data)
7562306a36Sopenharmony_ci		return -ENOMEM;
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
8062306a36Sopenharmony_ci	if (r) {
8162306a36Sopenharmony_ci		pr_err("%s(): could not register clock provider: %d\n",
8262306a36Sopenharmony_ci		       __func__, r);
8362306a36Sopenharmony_ci		goto free_apmixed_data;
8462306a36Sopenharmony_ci	}
8562306a36Sopenharmony_ci	return r;
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cifree_apmixed_data:
8862306a36Sopenharmony_ci	mtk_free_clk_data(clk_data);
8962306a36Sopenharmony_ci	return r;
9062306a36Sopenharmony_ci}
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_cistatic struct platform_driver clk_mt7986_apmixed_drv = {
9362306a36Sopenharmony_ci	.probe = clk_mt7986_apmixed_probe,
9462306a36Sopenharmony_ci	.driver = {
9562306a36Sopenharmony_ci		.name = "clk-mt7986-apmixed",
9662306a36Sopenharmony_ci		.of_match_table = of_match_clk_mt7986_apmixed,
9762306a36Sopenharmony_ci	},
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_cibuiltin_platform_driver(clk_mt7986_apmixed_drv);
10062306a36Sopenharmony_ciMODULE_LICENSE("GPL");
101