162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2017 MediaTek Inc. 462306a36Sopenharmony_ci * Author: Chen Zhong <chen.zhong@mediatek.com> 562306a36Sopenharmony_ci * Sean Wang <sean.wang@mediatek.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/clk-provider.h> 962306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include "clk-cpumux.h" 1362306a36Sopenharmony_ci#include "clk-gate.h" 1462306a36Sopenharmony_ci#include "clk-mtk.h" 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include <dt-bindings/clock/mt7622-clk.h> 1762306a36Sopenharmony_ci#include <linux/clk.h> /* for consumer */ 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define GATE_TOP0(_id, _name, _parent, _shift) \ 2062306a36Sopenharmony_ci GATE_MTK(_id, _name, _parent, &top0_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr) 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define GATE_TOP1(_id, _name, _parent, _shift) \ 2362306a36Sopenharmony_ci GATE_MTK(_id, _name, _parent, &top1_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr) 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define GATE_PERI0(_id, _name, _parent, _shift) \ 2662306a36Sopenharmony_ci GATE_MTK(_id, _name, _parent, &peri0_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define GATE_PERI0_AO(_id, _name, _parent, _shift) \ 2962306a36Sopenharmony_ci GATE_MTK_FLAGS(_id, _name, _parent, &peri0_cg_regs, _shift, \ 3062306a36Sopenharmony_ci &mtk_clk_gate_ops_setclr, CLK_IS_CRITICAL) 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci#define GATE_PERI1(_id, _name, _parent, _shift) \ 3362306a36Sopenharmony_ci GATE_MTK(_id, _name, _parent, &peri1_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistatic DEFINE_SPINLOCK(mt7622_clk_lock); 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistatic const char * const axi_parents[] = { 3862306a36Sopenharmony_ci "clkxtal", 3962306a36Sopenharmony_ci "syspll1_d2", 4062306a36Sopenharmony_ci "syspll_d5", 4162306a36Sopenharmony_ci "syspll1_d4", 4262306a36Sopenharmony_ci "univpll_d5", 4362306a36Sopenharmony_ci "univpll2_d2", 4462306a36Sopenharmony_ci "univpll_d7" 4562306a36Sopenharmony_ci}; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_cistatic const char * const mem_parents[] = { 4862306a36Sopenharmony_ci "clkxtal", 4962306a36Sopenharmony_ci "dmpll_ck" 5062306a36Sopenharmony_ci}; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_cistatic const char * const ddrphycfg_parents[] = { 5362306a36Sopenharmony_ci "clkxtal", 5462306a36Sopenharmony_ci "syspll1_d8" 5562306a36Sopenharmony_ci}; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic const char * const eth_parents[] = { 5862306a36Sopenharmony_ci "clkxtal", 5962306a36Sopenharmony_ci "syspll1_d2", 6062306a36Sopenharmony_ci "univpll1_d2", 6162306a36Sopenharmony_ci "syspll1_d4", 6262306a36Sopenharmony_ci "univpll_d5", 6362306a36Sopenharmony_ci "clk_null", 6462306a36Sopenharmony_ci "univpll_d7" 6562306a36Sopenharmony_ci}; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic const char * const pwm_parents[] = { 6862306a36Sopenharmony_ci "clkxtal", 6962306a36Sopenharmony_ci "univpll2_d4" 7062306a36Sopenharmony_ci}; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_cistatic const char * const f10m_ref_parents[] = { 7362306a36Sopenharmony_ci "clkxtal", 7462306a36Sopenharmony_ci "syspll4_d16" 7562306a36Sopenharmony_ci}; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic const char * const nfi_infra_parents[] = { 7862306a36Sopenharmony_ci "clkxtal", 7962306a36Sopenharmony_ci "clkxtal", 8062306a36Sopenharmony_ci "clkxtal", 8162306a36Sopenharmony_ci "clkxtal", 8262306a36Sopenharmony_ci "clkxtal", 8362306a36Sopenharmony_ci "clkxtal", 8462306a36Sopenharmony_ci "clkxtal", 8562306a36Sopenharmony_ci "clkxtal", 8662306a36Sopenharmony_ci "univpll2_d8", 8762306a36Sopenharmony_ci "syspll1_d8", 8862306a36Sopenharmony_ci "univpll1_d8", 8962306a36Sopenharmony_ci "syspll4_d2", 9062306a36Sopenharmony_ci "univpll2_d4", 9162306a36Sopenharmony_ci "univpll3_d2", 9262306a36Sopenharmony_ci "syspll1_d4" 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic const char * const flash_parents[] = { 9662306a36Sopenharmony_ci "clkxtal", 9762306a36Sopenharmony_ci "univpll_d80_d4", 9862306a36Sopenharmony_ci "syspll2_d8", 9962306a36Sopenharmony_ci "syspll3_d4", 10062306a36Sopenharmony_ci "univpll3_d4", 10162306a36Sopenharmony_ci "univpll1_d8", 10262306a36Sopenharmony_ci "syspll2_d4", 10362306a36Sopenharmony_ci "univpll2_d4" 10462306a36Sopenharmony_ci}; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic const char * const uart_parents[] = { 10762306a36Sopenharmony_ci "clkxtal", 10862306a36Sopenharmony_ci "univpll2_d8" 10962306a36Sopenharmony_ci}; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic const char * const spi0_parents[] = { 11262306a36Sopenharmony_ci "clkxtal", 11362306a36Sopenharmony_ci "syspll3_d2", 11462306a36Sopenharmony_ci "clkxtal", 11562306a36Sopenharmony_ci "syspll2_d4", 11662306a36Sopenharmony_ci "syspll4_d2", 11762306a36Sopenharmony_ci "univpll2_d4", 11862306a36Sopenharmony_ci "univpll1_d8", 11962306a36Sopenharmony_ci "clkxtal" 12062306a36Sopenharmony_ci}; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic const char * const spi1_parents[] = { 12362306a36Sopenharmony_ci "clkxtal", 12462306a36Sopenharmony_ci "syspll3_d2", 12562306a36Sopenharmony_ci "clkxtal", 12662306a36Sopenharmony_ci "syspll4_d4", 12762306a36Sopenharmony_ci "syspll4_d2", 12862306a36Sopenharmony_ci "univpll2_d4", 12962306a36Sopenharmony_ci "univpll1_d8", 13062306a36Sopenharmony_ci "clkxtal" 13162306a36Sopenharmony_ci}; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic const char * const msdc30_0_parents[] = { 13462306a36Sopenharmony_ci "clkxtal", 13562306a36Sopenharmony_ci "univpll2_d16", 13662306a36Sopenharmony_ci "univ48m" 13762306a36Sopenharmony_ci}; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic const char * const a1sys_hp_parents[] = { 14062306a36Sopenharmony_ci "clkxtal", 14162306a36Sopenharmony_ci "aud1pll_ck", 14262306a36Sopenharmony_ci "aud2pll_ck", 14362306a36Sopenharmony_ci "clkxtal" 14462306a36Sopenharmony_ci}; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic const char * const intdir_parents[] = { 14762306a36Sopenharmony_ci "clkxtal", 14862306a36Sopenharmony_ci "syspll_d2", 14962306a36Sopenharmony_ci "univpll_d2", 15062306a36Sopenharmony_ci "sgmiipll_ck" 15162306a36Sopenharmony_ci}; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic const char * const aud_intbus_parents[] = { 15462306a36Sopenharmony_ci "clkxtal", 15562306a36Sopenharmony_ci "syspll1_d4", 15662306a36Sopenharmony_ci "syspll4_d2", 15762306a36Sopenharmony_ci "syspll3_d2" 15862306a36Sopenharmony_ci}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic const char * const pmicspi_parents[] = { 16162306a36Sopenharmony_ci "clkxtal", 16262306a36Sopenharmony_ci "clk_null", 16362306a36Sopenharmony_ci "clk_null", 16462306a36Sopenharmony_ci "clk_null", 16562306a36Sopenharmony_ci "clk_null", 16662306a36Sopenharmony_ci "univpll2_d16" 16762306a36Sopenharmony_ci}; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic const char * const atb_parents[] = { 17062306a36Sopenharmony_ci "clkxtal", 17162306a36Sopenharmony_ci "syspll1_d2", 17262306a36Sopenharmony_ci "syspll_d5" 17362306a36Sopenharmony_ci}; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_cistatic const char * const audio_parents[] = { 17662306a36Sopenharmony_ci "clkxtal", 17762306a36Sopenharmony_ci "syspll3_d4", 17862306a36Sopenharmony_ci "syspll4_d4", 17962306a36Sopenharmony_ci "univpll1_d16" 18062306a36Sopenharmony_ci}; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic const char * const usb20_parents[] = { 18362306a36Sopenharmony_ci "clkxtal", 18462306a36Sopenharmony_ci "univpll3_d4", 18562306a36Sopenharmony_ci "syspll1_d8", 18662306a36Sopenharmony_ci "clkxtal" 18762306a36Sopenharmony_ci}; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic const char * const aud1_parents[] = { 19062306a36Sopenharmony_ci "clkxtal", 19162306a36Sopenharmony_ci "aud1pll_ck" 19262306a36Sopenharmony_ci}; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic const char * const aud2_parents[] = { 19562306a36Sopenharmony_ci "clkxtal", 19662306a36Sopenharmony_ci "aud2pll_ck" 19762306a36Sopenharmony_ci}; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_cistatic const char * const asm_l_parents[] = { 20062306a36Sopenharmony_ci "clkxtal", 20162306a36Sopenharmony_ci "syspll_d5", 20262306a36Sopenharmony_ci "univpll2_d2", 20362306a36Sopenharmony_ci "univpll2_d4" 20462306a36Sopenharmony_ci}; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic const char * const apll1_ck_parents[] = { 20762306a36Sopenharmony_ci "aud1_sel", 20862306a36Sopenharmony_ci "aud2_sel" 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic const char * const peribus_ck_parents[] = { 21262306a36Sopenharmony_ci "syspll1_d8", 21362306a36Sopenharmony_ci "syspll1_d4" 21462306a36Sopenharmony_ci}; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic const struct mtk_gate_regs top0_cg_regs = { 21762306a36Sopenharmony_ci .set_ofs = 0x120, 21862306a36Sopenharmony_ci .clr_ofs = 0x120, 21962306a36Sopenharmony_ci .sta_ofs = 0x120, 22062306a36Sopenharmony_ci}; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic const struct mtk_gate_regs top1_cg_regs = { 22362306a36Sopenharmony_ci .set_ofs = 0x128, 22462306a36Sopenharmony_ci .clr_ofs = 0x128, 22562306a36Sopenharmony_ci .sta_ofs = 0x128, 22662306a36Sopenharmony_ci}; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_cistatic const struct mtk_gate_regs peri0_cg_regs = { 22962306a36Sopenharmony_ci .set_ofs = 0x8, 23062306a36Sopenharmony_ci .clr_ofs = 0x10, 23162306a36Sopenharmony_ci .sta_ofs = 0x18, 23262306a36Sopenharmony_ci}; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_cistatic const struct mtk_gate_regs peri1_cg_regs = { 23562306a36Sopenharmony_ci .set_ofs = 0xC, 23662306a36Sopenharmony_ci .clr_ofs = 0x14, 23762306a36Sopenharmony_ci .sta_ofs = 0x1C, 23862306a36Sopenharmony_ci}; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic const struct mtk_fixed_clk top_fixed_clks[] = { 24162306a36Sopenharmony_ci FIXED_CLK(CLK_TOP_TO_U2_PHY, "to_u2_phy", "clkxtal", 24262306a36Sopenharmony_ci 31250000), 24362306a36Sopenharmony_ci FIXED_CLK(CLK_TOP_TO_U2_PHY_1P, "to_u2_phy_1p", "clkxtal", 24462306a36Sopenharmony_ci 31250000), 24562306a36Sopenharmony_ci FIXED_CLK(CLK_TOP_PCIE0_PIPE_EN, "pcie0_pipe_en", "clkxtal", 24662306a36Sopenharmony_ci 125000000), 24762306a36Sopenharmony_ci FIXED_CLK(CLK_TOP_PCIE1_PIPE_EN, "pcie1_pipe_en", "clkxtal", 24862306a36Sopenharmony_ci 125000000), 24962306a36Sopenharmony_ci FIXED_CLK(CLK_TOP_SSUSB_TX250M, "ssusb_tx250m", "clkxtal", 25062306a36Sopenharmony_ci 250000000), 25162306a36Sopenharmony_ci FIXED_CLK(CLK_TOP_SSUSB_EQ_RX250M, "ssusb_eq_rx250m", "clkxtal", 25262306a36Sopenharmony_ci 250000000), 25362306a36Sopenharmony_ci FIXED_CLK(CLK_TOP_SSUSB_CDR_REF, "ssusb_cdr_ref", "clkxtal", 25462306a36Sopenharmony_ci 33333333), 25562306a36Sopenharmony_ci FIXED_CLK(CLK_TOP_SSUSB_CDR_FB, "ssusb_cdr_fb", "clkxtal", 25662306a36Sopenharmony_ci 50000000), 25762306a36Sopenharmony_ci FIXED_CLK(CLK_TOP_SATA_ASIC, "sata_asic", "clkxtal", 25862306a36Sopenharmony_ci 50000000), 25962306a36Sopenharmony_ci FIXED_CLK(CLK_TOP_SATA_RBC, "sata_rbc", "clkxtal", 26062306a36Sopenharmony_ci 50000000), 26162306a36Sopenharmony_ci}; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_cistatic const struct mtk_fixed_factor top_divs[] = { 26462306a36Sopenharmony_ci FACTOR(CLK_TOP_TO_USB3_SYS, "to_usb3_sys", "eth1pll", 1, 4), 26562306a36Sopenharmony_ci FACTOR(CLK_TOP_P1_1MHZ, "p1_1mhz", "eth1pll", 1, 500), 26662306a36Sopenharmony_ci FACTOR(CLK_TOP_4MHZ, "free_run_4mhz", "eth1pll", 1, 125), 26762306a36Sopenharmony_ci FACTOR(CLK_TOP_P0_1MHZ, "p0_1mhz", "eth1pll", 1, 500), 26862306a36Sopenharmony_ci FACTOR(CLK_TOP_TXCLK_SRC_PRE, "txclk_src_pre", "sgmiipll_d2", 1, 1), 26962306a36Sopenharmony_ci FACTOR(CLK_TOP_RTC, "rtc", "clkxtal", 1, 1024), 27062306a36Sopenharmony_ci FACTOR(CLK_TOP_MEMPLL, "mempll", "clkxtal", 32, 1), 27162306a36Sopenharmony_ci FACTOR(CLK_TOP_DMPLL, "dmpll_ck", "mempll", 1, 1), 27262306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2), 27362306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4), 27462306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "mainpll", 1, 8), 27562306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "mainpll", 1, 16), 27662306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "mainpll", 1, 12), 27762306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "mainpll", 1, 24), 27862306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5), 27962306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10), 28062306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "mainpll", 1, 20), 28162306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "mainpll", 1, 14), 28262306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "mainpll", 1, 28), 28362306a36Sopenharmony_ci FACTOR(CLK_TOP_SYSPLL4_D16, "syspll4_d16", "mainpll", 1, 112), 28462306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ2pll", 1, 2), 28562306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2), 28662306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll", 1, 4), 28762306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll", 1, 8), 28862306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll", 1, 16), 28962306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL1_D16, "univpll1_d16", "univpll", 1, 32), 29062306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll", 1, 6), 29162306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll", 1, 12), 29262306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll", 1, 24), 29362306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL2_D16, "univpll2_d16", "univpll", 1, 48), 29462306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5), 29562306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll", 1, 10), 29662306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll", 1, 20), 29762306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL3_D16, "univpll3_d16", "univpll", 1, 80), 29862306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7), 29962306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIVPLL_D80_D4, "univpll_d80_d4", "univpll", 1, 320), 30062306a36Sopenharmony_ci FACTOR(CLK_TOP_UNIV48M, "univ48m", "univpll", 1, 25), 30162306a36Sopenharmony_ci FACTOR(CLK_TOP_SGMIIPLL, "sgmiipll_ck", "sgmipll", 1, 1), 30262306a36Sopenharmony_ci FACTOR(CLK_TOP_SGMIIPLL_D2, "sgmiipll_d2", "sgmipll", 1, 2), 30362306a36Sopenharmony_ci FACTOR(CLK_TOP_AUD1PLL, "aud1pll_ck", "aud1pll", 1, 1), 30462306a36Sopenharmony_ci FACTOR(CLK_TOP_AUD2PLL, "aud2pll_ck", "aud2pll", 1, 1), 30562306a36Sopenharmony_ci FACTOR(CLK_TOP_AUD_I2S2_MCK, "aud_i2s2_mck", "i2s2_mck_sel", 1, 2), 30662306a36Sopenharmony_ci FACTOR(CLK_TOP_TO_USB3_REF, "to_usb3_ref", "univpll2_d4", 1, 4), 30762306a36Sopenharmony_ci FACTOR(CLK_TOP_PCIE1_MAC_EN, "pcie1_mac_en", "univpll1_d4", 1, 1), 30862306a36Sopenharmony_ci FACTOR(CLK_TOP_PCIE0_MAC_EN, "pcie0_mac_en", "univpll1_d4", 1, 1), 30962306a36Sopenharmony_ci FACTOR(CLK_TOP_ETH_500M, "eth_500m", "eth1pll", 1, 1), 31062306a36Sopenharmony_ci}; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_cistatic const struct mtk_gate top_clks[] = { 31362306a36Sopenharmony_ci /* TOP0 */ 31462306a36Sopenharmony_ci GATE_TOP0(CLK_TOP_APLL1_DIV_PD, "apll1_ck_div_pd", "apll1_ck_div", 0), 31562306a36Sopenharmony_ci GATE_TOP0(CLK_TOP_APLL2_DIV_PD, "apll2_ck_div_pd", "apll2_ck_div", 1), 31662306a36Sopenharmony_ci GATE_TOP0(CLK_TOP_I2S0_MCK_DIV_PD, "i2s0_mck_div_pd", "i2s0_mck_div", 31762306a36Sopenharmony_ci 2), 31862306a36Sopenharmony_ci GATE_TOP0(CLK_TOP_I2S1_MCK_DIV_PD, "i2s1_mck_div_pd", "i2s1_mck_div", 31962306a36Sopenharmony_ci 3), 32062306a36Sopenharmony_ci GATE_TOP0(CLK_TOP_I2S2_MCK_DIV_PD, "i2s2_mck_div_pd", "i2s2_mck_div", 32162306a36Sopenharmony_ci 4), 32262306a36Sopenharmony_ci GATE_TOP0(CLK_TOP_I2S3_MCK_DIV_PD, "i2s3_mck_div_pd", "i2s3_mck_div", 32362306a36Sopenharmony_ci 5), 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci /* TOP1 */ 32662306a36Sopenharmony_ci GATE_TOP1(CLK_TOP_A1SYS_HP_DIV_PD, "a1sys_div_pd", "a1sys_div", 0), 32762306a36Sopenharmony_ci GATE_TOP1(CLK_TOP_A2SYS_HP_DIV_PD, "a2sys_div_pd", "a2sys_div", 16), 32862306a36Sopenharmony_ci}; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_cistatic const struct mtk_clk_divider top_adj_divs[] = { 33162306a36Sopenharmony_ci DIV_ADJ(CLK_TOP_APLL1_DIV, "apll1_ck_div", "apll1_ck_sel", 33262306a36Sopenharmony_ci 0x120, 24, 3), 33362306a36Sopenharmony_ci DIV_ADJ(CLK_TOP_APLL2_DIV, "apll2_ck_div", "apll2_ck_sel", 33462306a36Sopenharmony_ci 0x120, 28, 3), 33562306a36Sopenharmony_ci DIV_ADJ(CLK_TOP_I2S0_MCK_DIV, "i2s0_mck_div", "i2s0_mck_sel", 33662306a36Sopenharmony_ci 0x124, 0, 7), 33762306a36Sopenharmony_ci DIV_ADJ(CLK_TOP_I2S1_MCK_DIV, "i2s1_mck_div", "i2s1_mck_sel", 33862306a36Sopenharmony_ci 0x124, 8, 7), 33962306a36Sopenharmony_ci DIV_ADJ(CLK_TOP_I2S2_MCK_DIV, "i2s2_mck_div", "aud_i2s2_mck", 34062306a36Sopenharmony_ci 0x124, 16, 7), 34162306a36Sopenharmony_ci DIV_ADJ(CLK_TOP_I2S3_MCK_DIV, "i2s3_mck_div", "i2s3_mck_sel", 34262306a36Sopenharmony_ci 0x124, 24, 7), 34362306a36Sopenharmony_ci DIV_ADJ(CLK_TOP_A1SYS_HP_DIV, "a1sys_div", "a1sys_hp_sel", 34462306a36Sopenharmony_ci 0x128, 8, 7), 34562306a36Sopenharmony_ci DIV_ADJ(CLK_TOP_A2SYS_HP_DIV, "a2sys_div", "a2sys_hp_sel", 34662306a36Sopenharmony_ci 0x128, 24, 7), 34762306a36Sopenharmony_ci}; 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_cistatic const struct mtk_gate peri_clks[] = { 35062306a36Sopenharmony_ci /* PERI0 */ 35162306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_THERM_PD, "peri_therm_pd", "axi_sel", 1), 35262306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_PWM1_PD, "peri_pwm1_pd", "clkxtal", 2), 35362306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_PWM2_PD, "peri_pwm2_pd", "clkxtal", 3), 35462306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_PWM3_PD, "peri_pwm3_pd", "clkxtal", 4), 35562306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_PWM4_PD, "peri_pwm4_pd", "clkxtal", 5), 35662306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_PWM5_PD, "peri_pwm5_pd", "clkxtal", 6), 35762306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_PWM6_PD, "peri_pwm6_pd", "clkxtal", 7), 35862306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_PWM7_PD, "peri_pwm7_pd", "clkxtal", 8), 35962306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_PWM_PD, "peri_pwm_pd", "clkxtal", 9), 36062306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_AP_DMA_PD, "peri_ap_dma_pd", "axi_sel", 12), 36162306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_MSDC30_0_PD, "peri_msdc30_0", "msdc30_0_sel", 13), 36262306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_MSDC30_1_PD, "peri_msdc30_1", "msdc30_1_sel", 14), 36362306a36Sopenharmony_ci GATE_PERI0_AO(CLK_PERI_UART0_PD, "peri_uart0_pd", "axi_sel", 17), 36462306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_UART1_PD, "peri_uart1_pd", "axi_sel", 18), 36562306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_UART2_PD, "peri_uart2_pd", "axi_sel", 19), 36662306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_UART3_PD, "peri_uart3_pd", "axi_sel", 20), 36762306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_UART4_PD, "peri_uart4_pd", "axi_sel", 21), 36862306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_BTIF_PD, "peri_btif_pd", "axi_sel", 22), 36962306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_I2C0_PD, "peri_i2c0_pd", "axi_sel", 23), 37062306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_I2C1_PD, "peri_i2c1_pd", "axi_sel", 24), 37162306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_I2C2_PD, "peri_i2c2_pd", "axi_sel", 25), 37262306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_SPI1_PD, "peri_spi1_pd", "spi1_sel", 26), 37362306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_AUXADC_PD, "peri_auxadc_pd", "clkxtal", 27), 37462306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_SPI0_PD, "peri_spi0_pd", "spi0_sel", 28), 37562306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_SNFI_PD, "peri_snfi_pd", "nfi_infra_sel", 29), 37662306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_NFI_PD, "peri_nfi_pd", "axi_sel", 30), 37762306a36Sopenharmony_ci GATE_PERI0(CLK_PERI_NFIECC_PD, "peri_nfiecc_pd", "axi_sel", 31), 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci /* PERI1 */ 38062306a36Sopenharmony_ci GATE_PERI1(CLK_PERI_FLASH_PD, "peri_flash_pd", "flash_sel", 1), 38162306a36Sopenharmony_ci GATE_PERI1(CLK_PERI_IRTX_PD, "peri_irtx_pd", "irtx_sel", 2), 38262306a36Sopenharmony_ci}; 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_cistatic struct mtk_composite top_muxes[] = { 38562306a36Sopenharmony_ci /* CLK_CFG_0 */ 38662306a36Sopenharmony_ci MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, 38762306a36Sopenharmony_ci 0x040, 0, 3, 7, CLK_IS_CRITICAL), 38862306a36Sopenharmony_ci MUX_GATE_FLAGS(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 38962306a36Sopenharmony_ci 0x040, 8, 1, 15, CLK_IS_CRITICAL), 39062306a36Sopenharmony_ci MUX_GATE_FLAGS(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents, 39162306a36Sopenharmony_ci 0x040, 16, 1, 23, CLK_IS_CRITICAL), 39262306a36Sopenharmony_ci MUX_GATE(CLK_TOP_ETH_SEL, "eth_sel", eth_parents, 39362306a36Sopenharmony_ci 0x040, 24, 3, 31), 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci /* CLK_CFG_1 */ 39662306a36Sopenharmony_ci MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 39762306a36Sopenharmony_ci 0x050, 0, 2, 7), 39862306a36Sopenharmony_ci MUX_GATE(CLK_TOP_F10M_REF_SEL, "f10m_ref_sel", f10m_ref_parents, 39962306a36Sopenharmony_ci 0x050, 8, 1, 15), 40062306a36Sopenharmony_ci MUX_GATE(CLK_TOP_NFI_INFRA_SEL, "nfi_infra_sel", nfi_infra_parents, 40162306a36Sopenharmony_ci 0x050, 16, 4, 23), 40262306a36Sopenharmony_ci MUX_GATE(CLK_TOP_FLASH_SEL, "flash_sel", flash_parents, 40362306a36Sopenharmony_ci 0x050, 24, 3, 31), 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci /* CLK_CFG_2 */ 40662306a36Sopenharmony_ci MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 40762306a36Sopenharmony_ci 0x060, 0, 1, 7), 40862306a36Sopenharmony_ci MUX_GATE(CLK_TOP_SPI0_SEL, "spi0_sel", spi0_parents, 40962306a36Sopenharmony_ci 0x060, 8, 3, 15), 41062306a36Sopenharmony_ci MUX_GATE(CLK_TOP_SPI1_SEL, "spi1_sel", spi1_parents, 41162306a36Sopenharmony_ci 0x060, 16, 3, 23), 41262306a36Sopenharmony_ci MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", uart_parents, 41362306a36Sopenharmony_ci 0x060, 24, 3, 31), 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci /* CLK_CFG_3 */ 41662306a36Sopenharmony_ci MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_0_parents, 41762306a36Sopenharmony_ci 0x070, 0, 3, 7), 41862306a36Sopenharmony_ci MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_0_parents, 41962306a36Sopenharmony_ci 0x070, 8, 3, 15), 42062306a36Sopenharmony_ci MUX_GATE(CLK_TOP_A1SYS_HP_SEL, "a1sys_hp_sel", a1sys_hp_parents, 42162306a36Sopenharmony_ci 0x070, 16, 2, 23), 42262306a36Sopenharmony_ci MUX_GATE(CLK_TOP_A2SYS_HP_SEL, "a2sys_hp_sel", a1sys_hp_parents, 42362306a36Sopenharmony_ci 0x070, 24, 2, 31), 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci /* CLK_CFG_4 */ 42662306a36Sopenharmony_ci MUX_GATE(CLK_TOP_INTDIR_SEL, "intdir_sel", intdir_parents, 42762306a36Sopenharmony_ci 0x080, 0, 2, 7), 42862306a36Sopenharmony_ci MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents, 42962306a36Sopenharmony_ci 0x080, 8, 2, 15), 43062306a36Sopenharmony_ci MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents, 43162306a36Sopenharmony_ci 0x080, 16, 3, 23), 43262306a36Sopenharmony_ci MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", ddrphycfg_parents, 43362306a36Sopenharmony_ci 0x080, 24, 2, 31), 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci /* CLK_CFG_5 */ 43662306a36Sopenharmony_ci MUX_GATE(CLK_TOP_ATB_SEL, "atb_sel", atb_parents, 43762306a36Sopenharmony_ci 0x090, 0, 2, 7), 43862306a36Sopenharmony_ci MUX_GATE(CLK_TOP_HIF_SEL, "hif_sel", eth_parents, 43962306a36Sopenharmony_ci 0x090, 8, 3, 15), 44062306a36Sopenharmony_ci MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents, 44162306a36Sopenharmony_ci 0x090, 16, 2, 23), 44262306a36Sopenharmony_ci MUX_GATE(CLK_TOP_U2_SEL, "usb20_sel", usb20_parents, 44362306a36Sopenharmony_ci 0x090, 24, 2, 31), 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci /* CLK_CFG_6 */ 44662306a36Sopenharmony_ci MUX_GATE(CLK_TOP_AUD1_SEL, "aud1_sel", aud1_parents, 44762306a36Sopenharmony_ci 0x0A0, 0, 1, 7), 44862306a36Sopenharmony_ci MUX_GATE(CLK_TOP_AUD2_SEL, "aud2_sel", aud2_parents, 44962306a36Sopenharmony_ci 0x0A0, 8, 1, 15), 45062306a36Sopenharmony_ci MUX_GATE(CLK_TOP_IRRX_SEL, "irrx_sel", f10m_ref_parents, 45162306a36Sopenharmony_ci 0x0A0, 16, 1, 23), 45262306a36Sopenharmony_ci MUX_GATE(CLK_TOP_IRTX_SEL, "irtx_sel", f10m_ref_parents, 45362306a36Sopenharmony_ci 0x0A0, 24, 1, 31), 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci /* CLK_CFG_7 */ 45662306a36Sopenharmony_ci MUX_GATE(CLK_TOP_ASM_L_SEL, "asm_l_sel", asm_l_parents, 45762306a36Sopenharmony_ci 0x0B0, 0, 2, 7), 45862306a36Sopenharmony_ci MUX_GATE(CLK_TOP_ASM_M_SEL, "asm_m_sel", asm_l_parents, 45962306a36Sopenharmony_ci 0x0B0, 8, 2, 15), 46062306a36Sopenharmony_ci MUX_GATE(CLK_TOP_ASM_H_SEL, "asm_h_sel", asm_l_parents, 46162306a36Sopenharmony_ci 0x0B0, 16, 2, 23), 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci /* CLK_AUDDIV_0 */ 46462306a36Sopenharmony_ci MUX(CLK_TOP_APLL1_SEL, "apll1_ck_sel", apll1_ck_parents, 46562306a36Sopenharmony_ci 0x120, 6, 1), 46662306a36Sopenharmony_ci MUX(CLK_TOP_APLL2_SEL, "apll2_ck_sel", apll1_ck_parents, 46762306a36Sopenharmony_ci 0x120, 7, 1), 46862306a36Sopenharmony_ci MUX(CLK_TOP_I2S0_MCK_SEL, "i2s0_mck_sel", apll1_ck_parents, 46962306a36Sopenharmony_ci 0x120, 8, 1), 47062306a36Sopenharmony_ci MUX(CLK_TOP_I2S1_MCK_SEL, "i2s1_mck_sel", apll1_ck_parents, 47162306a36Sopenharmony_ci 0x120, 9, 1), 47262306a36Sopenharmony_ci MUX(CLK_TOP_I2S2_MCK_SEL, "i2s2_mck_sel", apll1_ck_parents, 47362306a36Sopenharmony_ci 0x120, 10, 1), 47462306a36Sopenharmony_ci MUX(CLK_TOP_I2S3_MCK_SEL, "i2s3_mck_sel", apll1_ck_parents, 47562306a36Sopenharmony_ci 0x120, 11, 1), 47662306a36Sopenharmony_ci}; 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_cistatic struct mtk_composite peri_muxes[] = { 47962306a36Sopenharmony_ci /* PERI_GLOBALCON_CKSEL */ 48062306a36Sopenharmony_ci MUX(CLK_PERIBUS_SEL, "peribus_ck_sel", peribus_ck_parents, 0x05C, 0, 1), 48162306a36Sopenharmony_ci}; 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_cistatic u16 pericfg_rst_ofs[] = { 0x0, 0x4, }; 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_cistatic const struct mtk_clk_rst_desc clk_rst_desc = { 48662306a36Sopenharmony_ci .version = MTK_RST_SIMPLE, 48762306a36Sopenharmony_ci .rst_bank_ofs = pericfg_rst_ofs, 48862306a36Sopenharmony_ci .rst_bank_nr = ARRAY_SIZE(pericfg_rst_ofs), 48962306a36Sopenharmony_ci}; 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_cistatic const struct mtk_clk_desc topck_desc = { 49262306a36Sopenharmony_ci .clks = top_clks, 49362306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(top_clks), 49462306a36Sopenharmony_ci .fixed_clks = top_fixed_clks, 49562306a36Sopenharmony_ci .num_fixed_clks = ARRAY_SIZE(top_fixed_clks), 49662306a36Sopenharmony_ci .factor_clks = top_divs, 49762306a36Sopenharmony_ci .num_factor_clks = ARRAY_SIZE(top_divs), 49862306a36Sopenharmony_ci .composite_clks = top_muxes, 49962306a36Sopenharmony_ci .num_composite_clks = ARRAY_SIZE(top_muxes), 50062306a36Sopenharmony_ci .divider_clks = top_adj_divs, 50162306a36Sopenharmony_ci .num_divider_clks = ARRAY_SIZE(top_adj_divs), 50262306a36Sopenharmony_ci .clk_lock = &mt7622_clk_lock, 50362306a36Sopenharmony_ci}; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_cistatic const struct mtk_clk_desc peri_desc = { 50662306a36Sopenharmony_ci .clks = peri_clks, 50762306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(peri_clks), 50862306a36Sopenharmony_ci .composite_clks = peri_muxes, 50962306a36Sopenharmony_ci .num_composite_clks = ARRAY_SIZE(peri_muxes), 51062306a36Sopenharmony_ci .rst_desc = &clk_rst_desc, 51162306a36Sopenharmony_ci .clk_lock = &mt7622_clk_lock, 51262306a36Sopenharmony_ci}; 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt7622[] = { 51562306a36Sopenharmony_ci { .compatible = "mediatek,mt7622-topckgen", .data = &topck_desc }, 51662306a36Sopenharmony_ci { .compatible = "mediatek,mt7622-pericfg", .data = &peri_desc }, 51762306a36Sopenharmony_ci { /* sentinel */ } 51862306a36Sopenharmony_ci}; 51962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt7622); 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_cistatic struct platform_driver clk_mt7622_drv = { 52262306a36Sopenharmony_ci .driver = { 52362306a36Sopenharmony_ci .name = "clk-mt7622", 52462306a36Sopenharmony_ci .of_match_table = of_match_clk_mt7622, 52562306a36Sopenharmony_ci }, 52662306a36Sopenharmony_ci .probe = mtk_clk_simple_probe, 52762306a36Sopenharmony_ci .remove_new = mtk_clk_simple_remove, 52862306a36Sopenharmony_ci}; 52962306a36Sopenharmony_cimodule_platform_driver(clk_mt7622_drv) 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_ciMODULE_DESCRIPTION("MediaTek MT7622 clocks driver"); 53262306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 533