162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2017 MediaTek Inc. 462306a36Sopenharmony_ci * Copyright (c) 2023 Collabora, Ltd. 562306a36Sopenharmony_ci * AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <dt-bindings/clock/mt7622-clk.h> 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include "clk-cpumux.h" 1362306a36Sopenharmony_ci#include "clk-gate.h" 1462306a36Sopenharmony_ci#include "clk-mtk.h" 1562306a36Sopenharmony_ci#include "reset.h" 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#define GATE_INFRA(_id, _name, _parent, _shift) \ 1862306a36Sopenharmony_ci GATE_MTK(_id, _name, _parent, &infra_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistatic const struct mtk_gate_regs infra_cg_regs = { 2162306a36Sopenharmony_ci .set_ofs = 0x40, 2262306a36Sopenharmony_ci .clr_ofs = 0x44, 2362306a36Sopenharmony_ci .sta_ofs = 0x48, 2462306a36Sopenharmony_ci}; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic const char * const infra_mux1_parents[] = { 2762306a36Sopenharmony_ci "clkxtal", 2862306a36Sopenharmony_ci "armpll", 2962306a36Sopenharmony_ci "main_core_en", 3062306a36Sopenharmony_ci "armpll" 3162306a36Sopenharmony_ci}; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic const struct mtk_composite cpu_muxes[] = { 3462306a36Sopenharmony_ci MUX(CLK_INFRA_MUX1_SEL, "infra_mux1_sel", infra_mux1_parents, 0x000, 2, 2), 3562306a36Sopenharmony_ci}; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistatic const struct mtk_gate infra_clks[] = { 3862306a36Sopenharmony_ci GATE_INFRA(CLK_INFRA_DBGCLK_PD, "infra_dbgclk_pd", "axi_sel", 0), 3962306a36Sopenharmony_ci GATE_INFRA(CLK_INFRA_TRNG, "trng_ck", "axi_sel", 2), 4062306a36Sopenharmony_ci GATE_INFRA(CLK_INFRA_AUDIO_PD, "infra_audio_pd", "aud_intbus_sel", 5), 4162306a36Sopenharmony_ci GATE_INFRA(CLK_INFRA_IRRX_PD, "infra_irrx_pd", "irrx_sel", 16), 4262306a36Sopenharmony_ci GATE_INFRA(CLK_INFRA_APXGPT_PD, "infra_apxgpt_pd", "f10m_ref_sel", 18), 4362306a36Sopenharmony_ci GATE_INFRA(CLK_INFRA_PMIC_PD, "infra_pmic_pd", "pmicspi_sel", 22), 4462306a36Sopenharmony_ci}; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic u16 infrasys_rst_ofs[] = { 0x30 }; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistatic const struct mtk_clk_rst_desc clk_rst_desc = { 4962306a36Sopenharmony_ci .version = MTK_RST_SIMPLE, 5062306a36Sopenharmony_ci .rst_bank_ofs = infrasys_rst_ofs, 5162306a36Sopenharmony_ci .rst_bank_nr = ARRAY_SIZE(infrasys_rst_ofs), 5262306a36Sopenharmony_ci}; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt7622_infracfg[] = { 5562306a36Sopenharmony_ci { .compatible = "mediatek,mt7622-infracfg" }, 5662306a36Sopenharmony_ci { /* sentinel */ } 5762306a36Sopenharmony_ci}; 5862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt7622_infracfg); 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistatic int clk_mt7622_infracfg_probe(struct platform_device *pdev) 6162306a36Sopenharmony_ci{ 6262306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data; 6362306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 6462306a36Sopenharmony_ci void __iomem *base; 6562306a36Sopenharmony_ci int ret; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 6862306a36Sopenharmony_ci if (IS_ERR(base)) 6962306a36Sopenharmony_ci return PTR_ERR(base); 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK); 7262306a36Sopenharmony_ci if (!clk_data) 7362306a36Sopenharmony_ci return -ENOMEM; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci ret = mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc); 7662306a36Sopenharmony_ci if (ret) 7762306a36Sopenharmony_ci goto free_clk_data; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci ret = mtk_clk_register_gates(&pdev->dev, node, infra_clks, 8062306a36Sopenharmony_ci ARRAY_SIZE(infra_clks), clk_data); 8162306a36Sopenharmony_ci if (ret) 8262306a36Sopenharmony_ci goto free_clk_data; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci ret = mtk_clk_register_cpumuxes(&pdev->dev, node, cpu_muxes, 8562306a36Sopenharmony_ci ARRAY_SIZE(cpu_muxes), clk_data); 8662306a36Sopenharmony_ci if (ret) 8762306a36Sopenharmony_ci goto unregister_gates; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data); 9062306a36Sopenharmony_ci if (ret) 9162306a36Sopenharmony_ci goto unregister_cpumuxes; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci return 0; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ciunregister_cpumuxes: 9662306a36Sopenharmony_ci mtk_clk_unregister_cpumuxes(cpu_muxes, ARRAY_SIZE(cpu_muxes), clk_data); 9762306a36Sopenharmony_ciunregister_gates: 9862306a36Sopenharmony_ci mtk_clk_unregister_gates(infra_clks, ARRAY_SIZE(infra_clks), clk_data); 9962306a36Sopenharmony_cifree_clk_data: 10062306a36Sopenharmony_ci mtk_free_clk_data(clk_data); 10162306a36Sopenharmony_ci return ret; 10262306a36Sopenharmony_ci} 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic void clk_mt7622_infracfg_remove(struct platform_device *pdev) 10562306a36Sopenharmony_ci{ 10662306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 10762306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev); 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci of_clk_del_provider(node); 11062306a36Sopenharmony_ci mtk_clk_unregister_cpumuxes(cpu_muxes, ARRAY_SIZE(cpu_muxes), clk_data); 11162306a36Sopenharmony_ci mtk_clk_unregister_gates(infra_clks, ARRAY_SIZE(infra_clks), clk_data); 11262306a36Sopenharmony_ci mtk_free_clk_data(clk_data); 11362306a36Sopenharmony_ci} 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_cistatic struct platform_driver clk_mt7622_infracfg_drv = { 11662306a36Sopenharmony_ci .driver = { 11762306a36Sopenharmony_ci .name = "clk-mt7622-infracfg", 11862306a36Sopenharmony_ci .of_match_table = of_match_clk_mt7622_infracfg, 11962306a36Sopenharmony_ci }, 12062306a36Sopenharmony_ci .probe = clk_mt7622_infracfg_probe, 12162306a36Sopenharmony_ci .remove_new = clk_mt7622_infracfg_remove, 12262306a36Sopenharmony_ci}; 12362306a36Sopenharmony_cimodule_platform_driver(clk_mt7622_infracfg_drv); 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ciMODULE_DESCRIPTION("MediaTek MT7622 infracfg clocks driver"); 12662306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 127