162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2017 MediaTek Inc. 462306a36Sopenharmony_ci * Author: Chen Zhong <chen.zhong@mediatek.com> 562306a36Sopenharmony_ci * Sean Wang <sean.wang@mediatek.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/clk-provider.h> 962306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include "clk-mtk.h" 1362306a36Sopenharmony_ci#include "clk-gate.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include <dt-bindings/clock/mt7622-clk.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#define GATE_PCIE(_id, _name, _parent, _shift) \ 1862306a36Sopenharmony_ci GATE_MTK(_id, _name, _parent, &pcie_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv) 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define GATE_SSUSB(_id, _name, _parent, _shift) \ 2162306a36Sopenharmony_ci GATE_MTK(_id, _name, _parent, &ssusb_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv) 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistatic const struct mtk_gate_regs pcie_cg_regs = { 2462306a36Sopenharmony_ci .set_ofs = 0x30, 2562306a36Sopenharmony_ci .clr_ofs = 0x30, 2662306a36Sopenharmony_ci .sta_ofs = 0x30, 2762306a36Sopenharmony_ci}; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cistatic const struct mtk_gate_regs ssusb_cg_regs = { 3062306a36Sopenharmony_ci .set_ofs = 0x30, 3162306a36Sopenharmony_ci .clr_ofs = 0x30, 3262306a36Sopenharmony_ci .sta_ofs = 0x30, 3362306a36Sopenharmony_ci}; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistatic const struct mtk_gate ssusb_clks[] = { 3662306a36Sopenharmony_ci GATE_SSUSB(CLK_SSUSB_U2_PHY_1P_EN, "ssusb_u2_phy_1p", 3762306a36Sopenharmony_ci "to_u2_phy_1p", 0), 3862306a36Sopenharmony_ci GATE_SSUSB(CLK_SSUSB_U2_PHY_EN, "ssusb_u2_phy_en", "to_u2_phy", 1), 3962306a36Sopenharmony_ci GATE_SSUSB(CLK_SSUSB_REF_EN, "ssusb_ref_en", "to_usb3_ref", 5), 4062306a36Sopenharmony_ci GATE_SSUSB(CLK_SSUSB_SYS_EN, "ssusb_sys_en", "to_usb3_sys", 6), 4162306a36Sopenharmony_ci GATE_SSUSB(CLK_SSUSB_MCU_EN, "ssusb_mcu_en", "axi_sel", 7), 4262306a36Sopenharmony_ci GATE_SSUSB(CLK_SSUSB_DMA_EN, "ssusb_dma_en", "hif_sel", 8), 4362306a36Sopenharmony_ci}; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistatic const struct mtk_gate pcie_clks[] = { 4662306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P1_AUX_EN, "pcie_p1_aux_en", "p1_1mhz", 12), 4762306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P1_OBFF_EN, "pcie_p1_obff_en", "free_run_4mhz", 13), 4862306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P1_AHB_EN, "pcie_p1_ahb_en", "axi_sel", 14), 4962306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P1_AXI_EN, "pcie_p1_axi_en", "hif_sel", 15), 5062306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P1_MAC_EN, "pcie_p1_mac_en", "pcie1_mac_en", 16), 5162306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P1_PIPE_EN, "pcie_p1_pipe_en", "pcie1_pipe_en", 17), 5262306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P0_AUX_EN, "pcie_p0_aux_en", "p0_1mhz", 18), 5362306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P0_OBFF_EN, "pcie_p0_obff_en", "free_run_4mhz", 19), 5462306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P0_AHB_EN, "pcie_p0_ahb_en", "axi_sel", 20), 5562306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P0_AXI_EN, "pcie_p0_axi_en", "hif_sel", 21), 5662306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P0_MAC_EN, "pcie_p0_mac_en", "pcie0_mac_en", 22), 5762306a36Sopenharmony_ci GATE_PCIE(CLK_PCIE_P0_PIPE_EN, "pcie_p0_pipe_en", "pcie0_pipe_en", 23), 5862306a36Sopenharmony_ci GATE_PCIE(CLK_SATA_AHB_EN, "sata_ahb_en", "axi_sel", 26), 5962306a36Sopenharmony_ci GATE_PCIE(CLK_SATA_AXI_EN, "sata_axi_en", "hif_sel", 27), 6062306a36Sopenharmony_ci GATE_PCIE(CLK_SATA_ASIC_EN, "sata_asic_en", "sata_asic", 28), 6162306a36Sopenharmony_ci GATE_PCIE(CLK_SATA_RBC_EN, "sata_rbc_en", "sata_rbc", 29), 6262306a36Sopenharmony_ci GATE_PCIE(CLK_SATA_PM_EN, "sata_pm_en", "univpll2_d4", 30), 6362306a36Sopenharmony_ci}; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_cistatic u16 rst_ofs[] = { 0x34, }; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic const struct mtk_clk_rst_desc clk_rst_desc = { 6862306a36Sopenharmony_ci .version = MTK_RST_SIMPLE, 6962306a36Sopenharmony_ci .rst_bank_ofs = rst_ofs, 7062306a36Sopenharmony_ci .rst_bank_nr = ARRAY_SIZE(rst_ofs), 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic const struct mtk_clk_desc ssusb_desc = { 7462306a36Sopenharmony_ci .clks = ssusb_clks, 7562306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(ssusb_clks), 7662306a36Sopenharmony_ci .rst_desc = &clk_rst_desc, 7762306a36Sopenharmony_ci}; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cistatic const struct mtk_clk_desc pcie_desc = { 8062306a36Sopenharmony_ci .clks = pcie_clks, 8162306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(pcie_clks), 8262306a36Sopenharmony_ci .rst_desc = &clk_rst_desc, 8362306a36Sopenharmony_ci}; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt7622_hif[] = { 8662306a36Sopenharmony_ci { .compatible = "mediatek,mt7622-pciesys", .data = &pcie_desc }, 8762306a36Sopenharmony_ci { .compatible = "mediatek,mt7622-ssusbsys", .data = &ssusb_desc }, 8862306a36Sopenharmony_ci { /* sentinel */ } 8962306a36Sopenharmony_ci}; 9062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt7622_hif); 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic struct platform_driver clk_mt7622_hif_drv = { 9362306a36Sopenharmony_ci .probe = mtk_clk_simple_probe, 9462306a36Sopenharmony_ci .remove_new = mtk_clk_simple_remove, 9562306a36Sopenharmony_ci .driver = { 9662306a36Sopenharmony_ci .name = "clk-mt7622-hif", 9762306a36Sopenharmony_ci .of_match_table = of_match_clk_mt7622_hif, 9862306a36Sopenharmony_ci }, 9962306a36Sopenharmony_ci}; 10062306a36Sopenharmony_cimodule_platform_driver(clk_mt7622_hif_drv); 10162306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 102