162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2022 Collabora Ltd. 462306a36Sopenharmony_ci * Author: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <dt-bindings/clock/mediatek,mt6795-clk.h> 862306a36Sopenharmony_ci#include <dt-bindings/reset/mediatek,mt6795-resets.h> 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include "clk-cpumux.h" 1262306a36Sopenharmony_ci#include "clk-gate.h" 1362306a36Sopenharmony_ci#include "clk-mtk.h" 1462306a36Sopenharmony_ci#include "reset.h" 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#define GATE_ICG(_id, _name, _parent, _shift) \ 1762306a36Sopenharmony_ci GATE_MTK(_id, _name, _parent, &infra_cg_regs, \ 1862306a36Sopenharmony_ci _shift, &mtk_clk_gate_ops_no_setclr) 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistatic const struct mtk_gate_regs infra_cg_regs = { 2162306a36Sopenharmony_ci .set_ofs = 0x0040, 2262306a36Sopenharmony_ci .clr_ofs = 0x0044, 2362306a36Sopenharmony_ci .sta_ofs = 0x0048, 2462306a36Sopenharmony_ci}; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic const char * const ca53_c0_parents[] = { 2762306a36Sopenharmony_ci "clk26m", 2862306a36Sopenharmony_ci "armca53pll", 2962306a36Sopenharmony_ci "mainpll", 3062306a36Sopenharmony_ci "univpll" 3162306a36Sopenharmony_ci}; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic const char * const ca53_c1_parents[] = { 3462306a36Sopenharmony_ci "clk26m", 3562306a36Sopenharmony_ci "armca53pll", 3662306a36Sopenharmony_ci "mainpll", 3762306a36Sopenharmony_ci "univpll" 3862306a36Sopenharmony_ci}; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic const struct mtk_composite cpu_muxes[] = { 4162306a36Sopenharmony_ci MUX(CLK_INFRA_CA53_C0_SEL, "infra_ca53_c0_sel", ca53_c0_parents, 0x00, 0, 2), 4262306a36Sopenharmony_ci MUX(CLK_INFRA_CA53_C1_SEL, "infra_ca53_c1_sel", ca53_c1_parents, 0x00, 2, 2), 4362306a36Sopenharmony_ci}; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistatic const struct mtk_gate infra_gates[] = { 4662306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_DBGCLK, "infra_dbgclk", "axi_sel", 0), 4762306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_SMI, "infra_smi", "mm_sel", 1), 4862306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_AUDIO, "infra_audio", "aud_intbus_sel", 5), 4962306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_GCE, "infra_gce", "axi_sel", 6), 5062306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_L2C_SRAM, "infra_l2c_sram", "axi_sel", 7), 5162306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_M4U, "infra_m4u", "mem_sel", 8), 5262306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_MD1MCU, "infra_md1mcu", "clk26m", 9), 5362306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_MD1BUS, "infra_md1bus", "axi_sel", 10), 5462306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_MD1DBB, "infra_dbb", "axi_sel", 11), 5562306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_DEVICE_APC, "infra_devapc", "clk26m", 12), 5662306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_TRNG, "infra_trng", "axi_sel", 13), 5762306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_MD1LTE, "infra_md1lte", "axi_sel", 14), 5862306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_CPUM, "infra_cpum", "cpum_ck", 15), 5962306a36Sopenharmony_ci GATE_ICG(CLK_INFRA_KP, "infra_kp", "axi_sel", 16), 6062306a36Sopenharmony_ci}; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic u16 infra_ao_rst_ofs[] = { 0x30, 0x34 }; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistatic u16 infra_ao_idx_map[] = { 6562306a36Sopenharmony_ci [MT6795_INFRA_RST0_SCPSYS_RST] = 0 * RST_NR_PER_BANK + 5, 6662306a36Sopenharmony_ci [MT6795_INFRA_RST0_PMIC_WRAP_RST] = 0 * RST_NR_PER_BANK + 7, 6762306a36Sopenharmony_ci [MT6795_INFRA_RST1_MIPI_DSI_RST] = 1 * RST_NR_PER_BANK + 4, 6862306a36Sopenharmony_ci [MT6795_INFRA_RST1_MIPI_CSI_RST] = 1 * RST_NR_PER_BANK + 7, 6962306a36Sopenharmony_ci [MT6795_INFRA_RST1_MM_IOMMU_RST] = 1 * RST_NR_PER_BANK + 15, 7062306a36Sopenharmony_ci}; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_cistatic const struct mtk_clk_rst_desc clk_rst_desc = { 7362306a36Sopenharmony_ci .version = MTK_RST_SET_CLR, 7462306a36Sopenharmony_ci .rst_bank_ofs = infra_ao_rst_ofs, 7562306a36Sopenharmony_ci .rst_bank_nr = ARRAY_SIZE(infra_ao_rst_ofs), 7662306a36Sopenharmony_ci .rst_idx_map = infra_ao_idx_map, 7762306a36Sopenharmony_ci .rst_idx_map_nr = ARRAY_SIZE(infra_ao_idx_map), 7862306a36Sopenharmony_ci}; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt6795_infracfg[] = { 8162306a36Sopenharmony_ci { .compatible = "mediatek,mt6795-infracfg" }, 8262306a36Sopenharmony_ci { /* sentinel */ } 8362306a36Sopenharmony_ci}; 8462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt6795_infracfg); 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic int clk_mt6795_infracfg_probe(struct platform_device *pdev) 8762306a36Sopenharmony_ci{ 8862306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data; 8962306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 9062306a36Sopenharmony_ci void __iomem *base; 9162306a36Sopenharmony_ci int ret; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 9462306a36Sopenharmony_ci if (IS_ERR(base)) 9562306a36Sopenharmony_ci return PTR_ERR(base); 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK); 9862306a36Sopenharmony_ci if (!clk_data) 9962306a36Sopenharmony_ci return -ENOMEM; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci ret = mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc); 10262306a36Sopenharmony_ci if (ret) 10362306a36Sopenharmony_ci goto free_clk_data; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci ret = mtk_clk_register_gates(&pdev->dev, node, infra_gates, 10662306a36Sopenharmony_ci ARRAY_SIZE(infra_gates), clk_data); 10762306a36Sopenharmony_ci if (ret) 10862306a36Sopenharmony_ci goto free_clk_data; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci ret = mtk_clk_register_cpumuxes(&pdev->dev, node, cpu_muxes, 11162306a36Sopenharmony_ci ARRAY_SIZE(cpu_muxes), clk_data); 11262306a36Sopenharmony_ci if (ret) 11362306a36Sopenharmony_ci goto unregister_gates; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data); 11662306a36Sopenharmony_ci if (ret) 11762306a36Sopenharmony_ci goto unregister_cpumuxes; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci return 0; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ciunregister_cpumuxes: 12262306a36Sopenharmony_ci mtk_clk_unregister_cpumuxes(cpu_muxes, ARRAY_SIZE(cpu_muxes), clk_data); 12362306a36Sopenharmony_ciunregister_gates: 12462306a36Sopenharmony_ci mtk_clk_unregister_gates(infra_gates, ARRAY_SIZE(infra_gates), clk_data); 12562306a36Sopenharmony_cifree_clk_data: 12662306a36Sopenharmony_ci mtk_free_clk_data(clk_data); 12762306a36Sopenharmony_ci return ret; 12862306a36Sopenharmony_ci} 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cistatic void clk_mt6795_infracfg_remove(struct platform_device *pdev) 13162306a36Sopenharmony_ci{ 13262306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 13362306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev); 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci of_clk_del_provider(node); 13662306a36Sopenharmony_ci mtk_clk_unregister_cpumuxes(cpu_muxes, ARRAY_SIZE(cpu_muxes), clk_data); 13762306a36Sopenharmony_ci mtk_clk_unregister_gates(infra_gates, ARRAY_SIZE(infra_gates), clk_data); 13862306a36Sopenharmony_ci mtk_free_clk_data(clk_data); 13962306a36Sopenharmony_ci} 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic struct platform_driver clk_mt6795_infracfg_drv = { 14262306a36Sopenharmony_ci .driver = { 14362306a36Sopenharmony_ci .name = "clk-mt6795-infracfg", 14462306a36Sopenharmony_ci .of_match_table = of_match_clk_mt6795_infracfg, 14562306a36Sopenharmony_ci }, 14662306a36Sopenharmony_ci .probe = clk_mt6795_infracfg_probe, 14762306a36Sopenharmony_ci .remove_new = clk_mt6795_infracfg_remove, 14862306a36Sopenharmony_ci}; 14962306a36Sopenharmony_cimodule_platform_driver(clk_mt6795_infracfg_drv); 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ciMODULE_DESCRIPTION("MediaTek MT6795 infracfg clocks driver"); 15262306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 153