162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2022 Collabora Ltd. 462306a36Sopenharmony_ci * Author: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <dt-bindings/clock/mediatek,mt6795-clk.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci#include "clk-fhctl.h" 1162306a36Sopenharmony_ci#include "clk-mtk.h" 1262306a36Sopenharmony_ci#include "clk-pll.h" 1362306a36Sopenharmony_ci#include "clk-pllfh.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define REG_REF2USB 0x8 1662306a36Sopenharmony_ci#define REG_AP_PLL_CON7 0x1c 1762306a36Sopenharmony_ci #define MD1_MTCMOS_OFF BIT(0) 1862306a36Sopenharmony_ci #define MD1_MEM_OFF BIT(1) 1962306a36Sopenharmony_ci #define MD1_CLK_OFF BIT(4) 2062306a36Sopenharmony_ci #define MD1_ISO_OFF BIT(8) 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define MT6795_PLL_FMAX (3000UL * MHZ) 2362306a36Sopenharmony_ci#define MT6795_CON0_EN BIT(0) 2462306a36Sopenharmony_ci#define MT6795_CON0_RST_BAR BIT(24) 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ 2762306a36Sopenharmony_ci _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) { \ 2862306a36Sopenharmony_ci .id = _id, \ 2962306a36Sopenharmony_ci .name = _name, \ 3062306a36Sopenharmony_ci .reg = _reg, \ 3162306a36Sopenharmony_ci .pwr_reg = _pwr_reg, \ 3262306a36Sopenharmony_ci .en_mask = MT6795_CON0_EN | _en_mask, \ 3362306a36Sopenharmony_ci .flags = _flags, \ 3462306a36Sopenharmony_ci .rst_bar_mask = MT6795_CON0_RST_BAR, \ 3562306a36Sopenharmony_ci .fmax = MT6795_PLL_FMAX, \ 3662306a36Sopenharmony_ci .pcwbits = _pcwbits, \ 3762306a36Sopenharmony_ci .pd_reg = _pd_reg, \ 3862306a36Sopenharmony_ci .pd_shift = _pd_shift, \ 3962306a36Sopenharmony_ci .tuner_reg = _tuner_reg, \ 4062306a36Sopenharmony_ci .pcw_reg = _pcw_reg, \ 4162306a36Sopenharmony_ci .pcw_shift = _pcw_shift, \ 4262306a36Sopenharmony_ci .div_table = NULL, \ 4362306a36Sopenharmony_ci .pll_en_bit = 0, \ 4462306a36Sopenharmony_ci } 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic const struct mtk_pll_data plls[] = { 4762306a36Sopenharmony_ci PLL(CLK_APMIXED_ARMCA53PLL, "armca53pll", 0x200, 0x20c, 0, PLL_AO, 4862306a36Sopenharmony_ci 21, 0x204, 24, 0x0, 0x204, 0), 4962306a36Sopenharmony_ci PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x220, 0x22c, 0xf0000101, HAVE_RST_BAR, 5062306a36Sopenharmony_ci 21, 0x220, 4, 0x0, 0x224, 0), 5162306a36Sopenharmony_ci PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x230, 0x23c, 0xfe000101, HAVE_RST_BAR, 5262306a36Sopenharmony_ci 7, 0x230, 4, 0x0, 0x234, 14), 5362306a36Sopenharmony_ci PLL(CLK_APMIXED_MMPLL, "mmpll", 0x240, 0x24c, 0, 0, 21, 0x244, 24, 0x0, 0x244, 0), 5462306a36Sopenharmony_ci PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x250, 0x25c, 0, 0, 21, 0x250, 4, 0x0, 0x254, 0), 5562306a36Sopenharmony_ci PLL(CLK_APMIXED_VENCPLL, "vencpll", 0x260, 0x26c, 0, 0, 21, 0x260, 4, 0x0, 0x264, 0), 5662306a36Sopenharmony_ci PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x270, 0x27c, 0, 0, 21, 0x270, 4, 0x0, 0x274, 0), 5762306a36Sopenharmony_ci PLL(CLK_APMIXED_MPLL, "mpll", 0x280, 0x28c, 0, 0, 21, 0x280, 4, 0x0, 0x284, 0), 5862306a36Sopenharmony_ci PLL(CLK_APMIXED_VCODECPLL, "vcodecpll", 0x290, 0x29c, 0, 0, 21, 0x290, 4, 0x0, 0x294, 0), 5962306a36Sopenharmony_ci PLL(CLK_APMIXED_APLL1, "apll1", 0x2a0, 0x2b0, 0, 0, 31, 0x2a0, 4, 0x2a8, 0x2a4, 0), 6062306a36Sopenharmony_ci PLL(CLK_APMIXED_APLL2, "apll2", 0x2b4, 0x2c4, 0, 0, 31, 0x2b4, 4, 0x2bc, 0x2b8, 0), 6162306a36Sopenharmony_ci}; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_cienum fh_pll_id { 6462306a36Sopenharmony_ci FH_CA53PLL_LL, 6562306a36Sopenharmony_ci FH_CA53PLL_BL, 6662306a36Sopenharmony_ci FH_MAINPLL, 6762306a36Sopenharmony_ci FH_MPLL, 6862306a36Sopenharmony_ci FH_MSDCPLL, 6962306a36Sopenharmony_ci FH_MMPLL, 7062306a36Sopenharmony_ci FH_VENCPLL, 7162306a36Sopenharmony_ci FH_TVDPLL, 7262306a36Sopenharmony_ci FH_VCODECPLL, 7362306a36Sopenharmony_ci FH_NR_FH, 7462306a36Sopenharmony_ci}; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci#define _FH(_pllid, _fhid, _slope, _offset) { \ 7762306a36Sopenharmony_ci .data = { \ 7862306a36Sopenharmony_ci .pll_id = _pllid, \ 7962306a36Sopenharmony_ci .fh_id = _fhid, \ 8062306a36Sopenharmony_ci .fh_ver = FHCTL_PLLFH_V1, \ 8162306a36Sopenharmony_ci .fhx_offset = _offset, \ 8262306a36Sopenharmony_ci .dds_mask = GENMASK(21, 0), \ 8362306a36Sopenharmony_ci .slope0_value = _slope, \ 8462306a36Sopenharmony_ci .slope1_value = _slope, \ 8562306a36Sopenharmony_ci .sfstrx_en = BIT(2), \ 8662306a36Sopenharmony_ci .frddsx_en = BIT(1), \ 8762306a36Sopenharmony_ci .fhctlx_en = BIT(0), \ 8862306a36Sopenharmony_ci .tgl_org = BIT(31), \ 8962306a36Sopenharmony_ci .dvfs_tri = BIT(31), \ 9062306a36Sopenharmony_ci .pcwchg = BIT(31), \ 9162306a36Sopenharmony_ci .dt_val = 0x0, \ 9262306a36Sopenharmony_ci .df_val = 0x9, \ 9362306a36Sopenharmony_ci .updnlmt_shft = 16, \ 9462306a36Sopenharmony_ci .msk_frddsx_dys = GENMASK(23, 20), \ 9562306a36Sopenharmony_ci .msk_frddsx_dts = GENMASK(19, 16), \ 9662306a36Sopenharmony_ci }, \ 9762306a36Sopenharmony_ci } 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci#define FH(_pllid, _fhid, _offset) _FH(_pllid, _fhid, 0x6003c97, _offset) 10062306a36Sopenharmony_ci#define FH_M(_pllid, _fhid, _offset) _FH(_pllid, _fhid, 0x6000140, _offset) 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic struct mtk_pllfh_data pllfhs[] = { 10362306a36Sopenharmony_ci FH(CLK_APMIXED_ARMCA53PLL, FH_CA53PLL_BL, 0x38), 10462306a36Sopenharmony_ci FH(CLK_APMIXED_MAINPLL, FH_MAINPLL, 0x60), 10562306a36Sopenharmony_ci FH_M(CLK_APMIXED_MPLL, FH_MPLL, 0x74), 10662306a36Sopenharmony_ci FH(CLK_APMIXED_MSDCPLL, FH_MSDCPLL, 0x88), 10762306a36Sopenharmony_ci FH(CLK_APMIXED_MMPLL, FH_MMPLL, 0x9c), 10862306a36Sopenharmony_ci FH(CLK_APMIXED_VENCPLL, FH_VENCPLL, 0xb0), 10962306a36Sopenharmony_ci FH(CLK_APMIXED_TVDPLL, FH_TVDPLL, 0xc4), 11062306a36Sopenharmony_ci FH(CLK_APMIXED_VCODECPLL, FH_VCODECPLL, 0xd8), 11162306a36Sopenharmony_ci}; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic void clk_mt6795_apmixed_setup_md1(void __iomem *base) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci void __iomem *reg = base + REG_AP_PLL_CON7; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci /* Turn on MD1 internal clock */ 11862306a36Sopenharmony_ci writel(readl(reg) & ~MD1_CLK_OFF, reg); 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci /* Unlock MD1's MTCMOS power path */ 12162306a36Sopenharmony_ci writel(readl(reg) & ~MD1_MTCMOS_OFF, reg); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci /* Turn on ISO */ 12462306a36Sopenharmony_ci writel(readl(reg) & ~MD1_ISO_OFF, reg); 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci /* Turn on memory */ 12762306a36Sopenharmony_ci writel(readl(reg) & ~MD1_MEM_OFF, reg); 12862306a36Sopenharmony_ci} 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt6795_apmixed[] = { 13162306a36Sopenharmony_ci { .compatible = "mediatek,mt6795-apmixedsys" }, 13262306a36Sopenharmony_ci { /* sentinel */ } 13362306a36Sopenharmony_ci}; 13462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt6795_apmixed); 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_cistatic int clk_mt6795_apmixed_probe(struct platform_device *pdev) 13762306a36Sopenharmony_ci{ 13862306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data; 13962306a36Sopenharmony_ci struct device *dev = &pdev->dev; 14062306a36Sopenharmony_ci struct device_node *node = dev->of_node; 14162306a36Sopenharmony_ci const u8 *fhctl_node = "mediatek,mt6795-fhctl"; 14262306a36Sopenharmony_ci void __iomem *base; 14362306a36Sopenharmony_ci struct clk_hw *hw; 14462306a36Sopenharmony_ci int ret; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 14762306a36Sopenharmony_ci if (IS_ERR(base)) 14862306a36Sopenharmony_ci return PTR_ERR(base); 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK); 15162306a36Sopenharmony_ci if (!clk_data) 15262306a36Sopenharmony_ci return -ENOMEM; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci fhctl_parse_dt(fhctl_node, pllfhs, ARRAY_SIZE(pllfhs)); 15562306a36Sopenharmony_ci ret = mtk_clk_register_pllfhs(node, plls, ARRAY_SIZE(plls), 15662306a36Sopenharmony_ci pllfhs, ARRAY_SIZE(pllfhs), clk_data); 15762306a36Sopenharmony_ci if (ret) 15862306a36Sopenharmony_ci goto free_clk_data; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci hw = mtk_clk_register_ref2usb_tx("ref2usb_tx", "clk26m", base + REG_REF2USB); 16162306a36Sopenharmony_ci if (IS_ERR(hw)) { 16262306a36Sopenharmony_ci ret = PTR_ERR(hw); 16362306a36Sopenharmony_ci dev_err(dev, "Failed to register ref2usb_tx: %d\n", ret); 16462306a36Sopenharmony_ci goto unregister_plls; 16562306a36Sopenharmony_ci } 16662306a36Sopenharmony_ci clk_data->hws[CLK_APMIXED_REF2USB_TX] = hw; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data); 16962306a36Sopenharmony_ci if (ret) { 17062306a36Sopenharmony_ci dev_err(dev, "Cannot register clock provider: %d\n", ret); 17162306a36Sopenharmony_ci goto unregister_ref2usb; 17262306a36Sopenharmony_ci } 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci /* Setup MD1 to avoid random crashes */ 17562306a36Sopenharmony_ci dev_dbg(dev, "Performing initial setup for MD1\n"); 17662306a36Sopenharmony_ci clk_mt6795_apmixed_setup_md1(base); 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci return 0; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ciunregister_ref2usb: 18162306a36Sopenharmony_ci mtk_clk_unregister_ref2usb_tx(clk_data->hws[CLK_APMIXED_REF2USB_TX]); 18262306a36Sopenharmony_ciunregister_plls: 18362306a36Sopenharmony_ci mtk_clk_unregister_pllfhs(plls, ARRAY_SIZE(plls), pllfhs, 18462306a36Sopenharmony_ci ARRAY_SIZE(pllfhs), clk_data); 18562306a36Sopenharmony_cifree_clk_data: 18662306a36Sopenharmony_ci mtk_free_clk_data(clk_data); 18762306a36Sopenharmony_ci return ret; 18862306a36Sopenharmony_ci} 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cistatic void clk_mt6795_apmixed_remove(struct platform_device *pdev) 19162306a36Sopenharmony_ci{ 19262306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 19362306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev); 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci of_clk_del_provider(node); 19662306a36Sopenharmony_ci mtk_clk_unregister_ref2usb_tx(clk_data->hws[CLK_APMIXED_REF2USB_TX]); 19762306a36Sopenharmony_ci mtk_clk_unregister_pllfhs(plls, ARRAY_SIZE(plls), pllfhs, 19862306a36Sopenharmony_ci ARRAY_SIZE(pllfhs), clk_data); 19962306a36Sopenharmony_ci mtk_free_clk_data(clk_data); 20062306a36Sopenharmony_ci} 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic struct platform_driver clk_mt6795_apmixed_drv = { 20362306a36Sopenharmony_ci .probe = clk_mt6795_apmixed_probe, 20462306a36Sopenharmony_ci .remove_new = clk_mt6795_apmixed_remove, 20562306a36Sopenharmony_ci .driver = { 20662306a36Sopenharmony_ci .name = "clk-mt6795-apmixed", 20762306a36Sopenharmony_ci .of_match_table = of_match_clk_mt6795_apmixed, 20862306a36Sopenharmony_ci }, 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_cimodule_platform_driver(clk_mt6795_apmixed_drv); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ciMODULE_DESCRIPTION("MediaTek MT6795 apmixed clocks driver"); 21362306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 214