162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2017 MediaTek Inc. 462306a36Sopenharmony_ci * Weiyi Lu <weiyi.lu@mediatek.com> 562306a36Sopenharmony_ci * Copyright (c) 2023 Collabora Ltd. 662306a36Sopenharmony_ci * AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci#include <linux/clk.h> 962306a36Sopenharmony_ci#include <linux/of.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include "clk-pll.h" 1362306a36Sopenharmony_ci#include "clk-mtk.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include <dt-bindings/clock/mt2712-clk.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#define MT2712_PLL_FMAX (3000UL * MHZ) 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define CON0_MT2712_RST_BAR BIT(24) 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ 2262306a36Sopenharmony_ci _pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg, \ 2362306a36Sopenharmony_ci _tuner_en_bit, _pcw_reg, _pcw_shift, \ 2462306a36Sopenharmony_ci _div_table) { \ 2562306a36Sopenharmony_ci .id = _id, \ 2662306a36Sopenharmony_ci .name = _name, \ 2762306a36Sopenharmony_ci .reg = _reg, \ 2862306a36Sopenharmony_ci .pwr_reg = _pwr_reg, \ 2962306a36Sopenharmony_ci .en_mask = _en_mask, \ 3062306a36Sopenharmony_ci .flags = _flags, \ 3162306a36Sopenharmony_ci .rst_bar_mask = CON0_MT2712_RST_BAR, \ 3262306a36Sopenharmony_ci .fmax = MT2712_PLL_FMAX, \ 3362306a36Sopenharmony_ci .pcwbits = _pcwbits, \ 3462306a36Sopenharmony_ci .pd_reg = _pd_reg, \ 3562306a36Sopenharmony_ci .pd_shift = _pd_shift, \ 3662306a36Sopenharmony_ci .tuner_reg = _tuner_reg, \ 3762306a36Sopenharmony_ci .tuner_en_reg = _tuner_en_reg, \ 3862306a36Sopenharmony_ci .tuner_en_bit = _tuner_en_bit, \ 3962306a36Sopenharmony_ci .pcw_reg = _pcw_reg, \ 4062306a36Sopenharmony_ci .pcw_shift = _pcw_shift, \ 4162306a36Sopenharmony_ci .div_table = _div_table, \ 4262306a36Sopenharmony_ci } 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci#define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ 4562306a36Sopenharmony_ci _pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg, \ 4662306a36Sopenharmony_ci _tuner_en_bit, _pcw_reg, _pcw_shift) \ 4762306a36Sopenharmony_ci PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \ 4862306a36Sopenharmony_ci _pcwbits, _pd_reg, _pd_shift, _tuner_reg, \ 4962306a36Sopenharmony_ci _tuner_en_reg, _tuner_en_bit, _pcw_reg, \ 5062306a36Sopenharmony_ci _pcw_shift, NULL) 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_cistatic const struct mtk_pll_div_table armca35pll_div_table[] = { 5362306a36Sopenharmony_ci { .div = 0, .freq = MT2712_PLL_FMAX }, 5462306a36Sopenharmony_ci { .div = 1, .freq = 1202500000 }, 5562306a36Sopenharmony_ci { .div = 2, .freq = 500500000 }, 5662306a36Sopenharmony_ci { .div = 3, .freq = 315250000 }, 5762306a36Sopenharmony_ci { .div = 4, .freq = 157625000 }, 5862306a36Sopenharmony_ci { /* sentinel */ } 5962306a36Sopenharmony_ci}; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic const struct mtk_pll_div_table armca72pll_div_table[] = { 6262306a36Sopenharmony_ci { .div = 0, .freq = MT2712_PLL_FMAX }, 6362306a36Sopenharmony_ci { .div = 1, .freq = 994500000 }, 6462306a36Sopenharmony_ci { .div = 2, .freq = 520000000 }, 6562306a36Sopenharmony_ci { .div = 3, .freq = 315250000 }, 6662306a36Sopenharmony_ci { .div = 4, .freq = 157625000 }, 6762306a36Sopenharmony_ci { /* sentinel */ } 6862306a36Sopenharmony_ci}; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_cistatic const struct mtk_pll_div_table mmpll_div_table[] = { 7162306a36Sopenharmony_ci { .div = 0, .freq = MT2712_PLL_FMAX }, 7262306a36Sopenharmony_ci { .div = 1, .freq = 1001000000 }, 7362306a36Sopenharmony_ci { .div = 2, .freq = 601250000 }, 7462306a36Sopenharmony_ci { .div = 3, .freq = 250250000 }, 7562306a36Sopenharmony_ci { .div = 4, .freq = 125125000 }, 7662306a36Sopenharmony_ci { /* sentinel */ } 7762306a36Sopenharmony_ci}; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cistatic const struct mtk_pll_data plls[] = { 8062306a36Sopenharmony_ci PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0230, 0x023C, 0xf0000100, 8162306a36Sopenharmony_ci HAVE_RST_BAR, 31, 0x0230, 4, 0, 0, 0, 0x0234, 0), 8262306a36Sopenharmony_ci PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x0240, 0x024C, 0xfe000100, 8362306a36Sopenharmony_ci HAVE_RST_BAR, 31, 0x0240, 4, 0, 0, 0, 0x0244, 0), 8462306a36Sopenharmony_ci PLL(CLK_APMIXED_VCODECPLL, "vcodecpll", 0x0320, 0x032C, 0xc0000100, 8562306a36Sopenharmony_ci 0, 31, 0x0320, 4, 0, 0, 0, 0x0324, 0), 8662306a36Sopenharmony_ci PLL(CLK_APMIXED_VENCPLL, "vencpll", 0x0280, 0x028C, 0x00000100, 8762306a36Sopenharmony_ci 0, 31, 0x0280, 4, 0, 0, 0, 0x0284, 0), 8862306a36Sopenharmony_ci PLL(CLK_APMIXED_APLL1, "apll1", 0x0330, 0x0340, 0x00000100, 8962306a36Sopenharmony_ci 0, 31, 0x0330, 4, 0x0338, 0x0014, 0, 0x0334, 0), 9062306a36Sopenharmony_ci PLL(CLK_APMIXED_APLL2, "apll2", 0x0350, 0x0360, 0x00000100, 9162306a36Sopenharmony_ci 0, 31, 0x0350, 4, 0x0358, 0x0014, 1, 0x0354, 0), 9262306a36Sopenharmony_ci PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x0370, 0x037c, 0x00000100, 9362306a36Sopenharmony_ci 0, 31, 0x0370, 4, 0, 0, 0, 0x0374, 0), 9462306a36Sopenharmony_ci PLL(CLK_APMIXED_LVDSPLL2, "lvdspll2", 0x0390, 0x039C, 0x00000100, 9562306a36Sopenharmony_ci 0, 31, 0x0390, 4, 0, 0, 0, 0x0394, 0), 9662306a36Sopenharmony_ci PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0270, 0x027C, 0x00000100, 9762306a36Sopenharmony_ci 0, 31, 0x0270, 4, 0, 0, 0, 0x0274, 0), 9862306a36Sopenharmony_ci PLL(CLK_APMIXED_MSDCPLL2, "msdcpll2", 0x0410, 0x041C, 0x00000100, 9962306a36Sopenharmony_ci 0, 31, 0x0410, 4, 0, 0, 0, 0x0414, 0), 10062306a36Sopenharmony_ci PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0290, 0x029C, 0xc0000100, 10162306a36Sopenharmony_ci 0, 31, 0x0290, 4, 0, 0, 0, 0x0294, 0), 10262306a36Sopenharmony_ci PLL_B(CLK_APMIXED_MMPLL, "mmpll", 0x0250, 0x0260, 0x00000100, 10362306a36Sopenharmony_ci 0, 31, 0x0250, 4, 0, 0, 0, 0x0254, 0, mmpll_div_table), 10462306a36Sopenharmony_ci PLL_B(CLK_APMIXED_ARMCA35PLL, "armca35pll", 0x0100, 0x0110, 0xf0000100, 10562306a36Sopenharmony_ci HAVE_RST_BAR, 31, 0x0100, 4, 0, 0, 0, 0x0104, 0, armca35pll_div_table), 10662306a36Sopenharmony_ci PLL_B(CLK_APMIXED_ARMCA72PLL, "armca72pll", 0x0210, 0x0220, 0x00000100, 10762306a36Sopenharmony_ci 0, 31, 0x0210, 4, 0, 0, 0, 0x0214, 0, armca72pll_div_table), 10862306a36Sopenharmony_ci PLL(CLK_APMIXED_ETHERPLL, "etherpll", 0x0300, 0x030C, 0xc0000100, 10962306a36Sopenharmony_ci 0, 31, 0x0300, 4, 0, 0, 0, 0x0304, 0), 11062306a36Sopenharmony_ci}; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic int clk_mt2712_apmixed_probe(struct platform_device *pdev) 11362306a36Sopenharmony_ci{ 11462306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data; 11562306a36Sopenharmony_ci int r; 11662306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK); 11962306a36Sopenharmony_ci if (!clk_data) 12062306a36Sopenharmony_ci return -ENOMEM; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci r = mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data); 12362306a36Sopenharmony_ci if (r) 12462306a36Sopenharmony_ci goto free_clk_data; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data); 12762306a36Sopenharmony_ci if (r) { 12862306a36Sopenharmony_ci dev_err(&pdev->dev, "Cannot register clock provider: %d\n", r); 12962306a36Sopenharmony_ci goto unregister_plls; 13062306a36Sopenharmony_ci } 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci return 0; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ciunregister_plls: 13562306a36Sopenharmony_ci mtk_clk_unregister_plls(plls, ARRAY_SIZE(plls), clk_data); 13662306a36Sopenharmony_cifree_clk_data: 13762306a36Sopenharmony_ci mtk_free_clk_data(clk_data); 13862306a36Sopenharmony_ci return r; 13962306a36Sopenharmony_ci} 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic void clk_mt2712_apmixed_remove(struct platform_device *pdev) 14262306a36Sopenharmony_ci{ 14362306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 14462306a36Sopenharmony_ci struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev); 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci of_clk_del_provider(node); 14762306a36Sopenharmony_ci mtk_clk_unregister_plls(plls, ARRAY_SIZE(plls), clk_data); 14862306a36Sopenharmony_ci mtk_free_clk_data(clk_data); 14962306a36Sopenharmony_ci} 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt2712_apmixed[] = { 15262306a36Sopenharmony_ci { .compatible = "mediatek,mt2712-apmixedsys" }, 15362306a36Sopenharmony_ci { /* sentinel */ } 15462306a36Sopenharmony_ci}; 15562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt2712_apmixed); 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_cistatic struct platform_driver clk_mt2712_apmixed_drv = { 15862306a36Sopenharmony_ci .probe = clk_mt2712_apmixed_probe, 15962306a36Sopenharmony_ci .remove_new = clk_mt2712_apmixed_remove, 16062306a36Sopenharmony_ci .driver = { 16162306a36Sopenharmony_ci .name = "clk-mt2712-apmixed", 16262306a36Sopenharmony_ci .of_match_table = of_match_clk_mt2712_apmixed, 16362306a36Sopenharmony_ci }, 16462306a36Sopenharmony_ci}; 16562306a36Sopenharmony_cimodule_platform_driver(clk_mt2712_apmixed_drv) 16662306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 167