162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2014 MediaTek Inc.
462306a36Sopenharmony_ci * Author: Shunli Wang <shunli.wang@mediatek.com>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include "clk-cpumux.h"
1262306a36Sopenharmony_ci#include "clk-gate.h"
1362306a36Sopenharmony_ci#include "clk-mtk.h"
1462306a36Sopenharmony_ci#include "clk-pll.h"
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <dt-bindings/clock/mt2701-clk.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci/*
1962306a36Sopenharmony_ci * For some clocks, we don't care what their actual rates are. And these
2062306a36Sopenharmony_ci * clocks may change their rate on different products or different scenarios.
2162306a36Sopenharmony_ci * So we model these clocks' rate as 0, to denote it's not an actual rate.
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_ci#define DUMMY_RATE		0
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cistatic DEFINE_SPINLOCK(mt2701_clk_lock);
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cistatic const struct mtk_fixed_clk top_fixed_clks[] = {
2862306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_DPI, "dpi_ck", "clk26m",
2962306a36Sopenharmony_ci		108 * MHZ),
3062306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_DMPLL, "dmpll_ck", "clk26m",
3162306a36Sopenharmony_ci		400 * MHZ),
3262306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_VENCPLL, "vencpll_ck", "clk26m",
3362306a36Sopenharmony_ci		295750000),
3462306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_HDMI_0_PIX340M, "hdmi_0_pix340m", "clk26m",
3562306a36Sopenharmony_ci		340 * MHZ),
3662306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_HDMI_0_DEEP340M, "hdmi_0_deep340m", "clk26m",
3762306a36Sopenharmony_ci		340 * MHZ),
3862306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_HDMI_0_PLL340M, "hdmi_0_pll340m", "clk26m",
3962306a36Sopenharmony_ci		340 * MHZ),
4062306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_HADDS2_FB, "hadds2_fbclk", "clk26m",
4162306a36Sopenharmony_ci		27 * MHZ),
4262306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_WBG_DIG_416M, "wbg_dig_ck_416m", "clk26m",
4362306a36Sopenharmony_ci		416 * MHZ),
4462306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_DSI0_LNTC_DSI, "dsi0_lntc_dsi", "clk26m",
4562306a36Sopenharmony_ci		143 * MHZ),
4662306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_HDMI_SCL_RX, "hdmi_scl_rx", "clk26m",
4762306a36Sopenharmony_ci		27 * MHZ),
4862306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_AUD_EXT1, "aud_ext1", "clk26m",
4962306a36Sopenharmony_ci		DUMMY_RATE),
5062306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_AUD_EXT2, "aud_ext2", "clk26m",
5162306a36Sopenharmony_ci		DUMMY_RATE),
5262306a36Sopenharmony_ci	FIXED_CLK(CLK_TOP_NFI1X_PAD, "nfi1x_pad", "clk26m",
5362306a36Sopenharmony_ci		DUMMY_RATE),
5462306a36Sopenharmony_ci};
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cistatic const struct mtk_fixed_factor top_fixed_divs[] = {
5762306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL, "syspll_ck", "mainpll", 1, 1),
5862306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
5962306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3),
6062306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
6162306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
6262306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
6362306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "syspll_d2", 1, 4),
6462306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "syspll_d2", 1, 8),
6562306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "syspll_d2", 1, 16),
6662306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "syspll_d3", 1, 2),
6762306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "syspll_d3", 1, 4),
6862306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "syspll_d3", 1, 8),
6962306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
7062306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "syspll_d5", 1, 4),
7162306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "syspll_d7", 1, 2),
7262306a36Sopenharmony_ci	FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "syspll_d7", 1, 4),
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL, "univpll_ck", "univpll", 1, 1),
7562306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
7662306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
7762306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
7862306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
7962306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll", 1, 26),
8062306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL_D52, "univpll_d52", "univpll", 1, 52),
8162306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL_D108, "univpll_d108", "univpll", 1, 108),
8262306a36Sopenharmony_ci	FACTOR(CLK_TOP_USB_PHY48M, "usb_phy48m_ck", "univpll", 1, 26),
8362306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1, 2),
8462306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_d2", 1, 4),
8562306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_d2", 1, 8),
8662306a36Sopenharmony_ci	FACTOR(CLK_TOP_8BDAC, "8bdac_ck", "univpll_d2", 1, 1),
8762306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_d3", 1, 2),
8862306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_d3", 1, 4),
8962306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_d3", 1, 8),
9062306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL2_D16, "univpll2_d16", "univpll_d3", 1, 16),
9162306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL2_D32, "univpll2_d32", "univpll_d3", 1, 32),
9262306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll_d5", 1, 2),
9362306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll_d5", 1, 4),
9462306a36Sopenharmony_ci	FACTOR(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univpll_d5", 1, 8),
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
9762306a36Sopenharmony_ci	FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
9862306a36Sopenharmony_ci	FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
9962306a36Sopenharmony_ci	FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll", 1, 8),
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
10262306a36Sopenharmony_ci	FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	FACTOR(CLK_TOP_DMPLL_D2, "dmpll_d2", "dmpll_ck", 1, 2),
10562306a36Sopenharmony_ci	FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "dmpll_ck", 1, 4),
10662306a36Sopenharmony_ci	FACTOR(CLK_TOP_DMPLL_X2, "dmpll_x2", "dmpll_ck", 1, 1),
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll", 1, 1),
10962306a36Sopenharmony_ci	FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll", 1, 2),
11062306a36Sopenharmony_ci	FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1, 4),
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	FACTOR(CLK_TOP_VDECPLL, "vdecpll_ck", "vdecpll", 1, 1),
11362306a36Sopenharmony_ci	FACTOR(CLK_TOP_TVD2PLL, "tvd2pll_ck", "tvd2pll", 1, 1),
11462306a36Sopenharmony_ci	FACTOR(CLK_TOP_TVD2PLL_D2, "tvd2pll_d2", "tvd2pll", 1, 2),
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	FACTOR(CLK_TOP_MIPIPLL, "mipipll", "dpi_ck", 1, 1),
11762306a36Sopenharmony_ci	FACTOR(CLK_TOP_MIPIPLL_D2, "mipipll_d2", "dpi_ck", 1, 2),
11862306a36Sopenharmony_ci	FACTOR(CLK_TOP_MIPIPLL_D4, "mipipll_d4", "dpi_ck", 1, 4),
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	FACTOR(CLK_TOP_HDMIPLL, "hdmipll_ck", "hdmitx_dig_cts", 1, 1),
12162306a36Sopenharmony_ci	FACTOR(CLK_TOP_HDMIPLL_D2, "hdmipll_d2", "hdmitx_dig_cts", 1, 2),
12262306a36Sopenharmony_ci	FACTOR(CLK_TOP_HDMIPLL_D3, "hdmipll_d3", "hdmitx_dig_cts", 1, 3),
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	FACTOR(CLK_TOP_ARMPLL_1P3G, "armpll_1p3g_ck", "armpll", 1, 1),
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	FACTOR(CLK_TOP_AUDPLL, "audpll", "audpll_sel", 1, 1),
12762306a36Sopenharmony_ci	FACTOR(CLK_TOP_AUDPLL_D4, "audpll_d4", "audpll_sel", 1, 4),
12862306a36Sopenharmony_ci	FACTOR(CLK_TOP_AUDPLL_D8, "audpll_d8", "audpll_sel", 1, 8),
12962306a36Sopenharmony_ci	FACTOR(CLK_TOP_AUDPLL_D16, "audpll_d16", "audpll_sel", 1, 16),
13062306a36Sopenharmony_ci	FACTOR(CLK_TOP_AUDPLL_D24, "audpll_d24", "audpll_sel", 1, 24),
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	FACTOR(CLK_TOP_AUD1PLL_98M, "aud1pll_98m_ck", "aud1pll", 1, 3),
13362306a36Sopenharmony_ci	FACTOR(CLK_TOP_AUD2PLL_90M, "aud2pll_90m_ck", "aud2pll", 1, 3),
13462306a36Sopenharmony_ci	FACTOR(CLK_TOP_HADDS2PLL_98M, "hadds2pll_98m", "hadds2pll", 1, 3),
13562306a36Sopenharmony_ci	FACTOR(CLK_TOP_HADDS2PLL_294M, "hadds2pll_294m", "hadds2pll", 1, 1),
13662306a36Sopenharmony_ci	FACTOR(CLK_TOP_ETHPLL_500M, "ethpll_500m_ck", "ethpll", 1, 1),
13762306a36Sopenharmony_ci	FACTOR(CLK_TOP_CLK26M_D8, "clk26m_d8", "clk26m", 1, 8),
13862306a36Sopenharmony_ci	FACTOR(CLK_TOP_32K_INTERNAL, "32k_internal", "clk26m", 1, 793),
13962306a36Sopenharmony_ci	FACTOR(CLK_TOP_32K_EXTERNAL, "32k_external", "rtc32k", 1, 1),
14062306a36Sopenharmony_ci	FACTOR(CLK_TOP_AXISEL_D4, "axisel_d4", "axi_sel", 1, 4),
14162306a36Sopenharmony_ci};
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic const char * const axi_parents[] = {
14462306a36Sopenharmony_ci	"clk26m",
14562306a36Sopenharmony_ci	"syspll1_d2",
14662306a36Sopenharmony_ci	"syspll_d5",
14762306a36Sopenharmony_ci	"syspll1_d4",
14862306a36Sopenharmony_ci	"univpll_d5",
14962306a36Sopenharmony_ci	"univpll2_d2",
15062306a36Sopenharmony_ci	"mmpll_d2",
15162306a36Sopenharmony_ci	"dmpll_d2"
15262306a36Sopenharmony_ci};
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_cistatic const char * const mem_parents[] = {
15562306a36Sopenharmony_ci	"clk26m",
15662306a36Sopenharmony_ci	"dmpll_ck"
15762306a36Sopenharmony_ci};
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_cistatic const char * const ddrphycfg_parents[] = {
16062306a36Sopenharmony_ci	"clk26m",
16162306a36Sopenharmony_ci	"syspll1_d8"
16262306a36Sopenharmony_ci};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_cistatic const char * const mm_parents[] = {
16562306a36Sopenharmony_ci	"clk26m",
16662306a36Sopenharmony_ci	"vencpll_ck",
16762306a36Sopenharmony_ci	"syspll1_d2",
16862306a36Sopenharmony_ci	"syspll1_d4",
16962306a36Sopenharmony_ci	"univpll_d5",
17062306a36Sopenharmony_ci	"univpll1_d2",
17162306a36Sopenharmony_ci	"univpll2_d2",
17262306a36Sopenharmony_ci	"dmpll_ck"
17362306a36Sopenharmony_ci};
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistatic const char * const pwm_parents[] = {
17662306a36Sopenharmony_ci	"clk26m",
17762306a36Sopenharmony_ci	"univpll2_d4",
17862306a36Sopenharmony_ci	"univpll3_d2",
17962306a36Sopenharmony_ci	"univpll1_d4",
18062306a36Sopenharmony_ci};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic const char * const vdec_parents[] = {
18362306a36Sopenharmony_ci	"clk26m",
18462306a36Sopenharmony_ci	"vdecpll_ck",
18562306a36Sopenharmony_ci	"syspll_d5",
18662306a36Sopenharmony_ci	"syspll1_d4",
18762306a36Sopenharmony_ci	"univpll_d5",
18862306a36Sopenharmony_ci	"univpll2_d2",
18962306a36Sopenharmony_ci	"vencpll_ck",
19062306a36Sopenharmony_ci	"msdcpll_d2",
19162306a36Sopenharmony_ci	"mmpll_d2"
19262306a36Sopenharmony_ci};
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_cistatic const char * const mfg_parents[] = {
19562306a36Sopenharmony_ci	"clk26m",
19662306a36Sopenharmony_ci	"mmpll_ck",
19762306a36Sopenharmony_ci	"dmpll_x2_ck",
19862306a36Sopenharmony_ci	"msdcpll_ck",
19962306a36Sopenharmony_ci	"clk26m",
20062306a36Sopenharmony_ci	"syspll_d3",
20162306a36Sopenharmony_ci	"univpll_d3",
20262306a36Sopenharmony_ci	"univpll1_d2"
20362306a36Sopenharmony_ci};
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic const char * const camtg_parents[] = {
20662306a36Sopenharmony_ci	"clk26m",
20762306a36Sopenharmony_ci	"univpll_d26",
20862306a36Sopenharmony_ci	"univpll2_d2",
20962306a36Sopenharmony_ci	"syspll3_d2",
21062306a36Sopenharmony_ci	"syspll3_d4",
21162306a36Sopenharmony_ci	"msdcpll_d2",
21262306a36Sopenharmony_ci	"mmpll_d2"
21362306a36Sopenharmony_ci};
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_cistatic const char * const uart_parents[] = {
21662306a36Sopenharmony_ci	"clk26m",
21762306a36Sopenharmony_ci	"univpll2_d8"
21862306a36Sopenharmony_ci};
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic const char * const spi_parents[] = {
22162306a36Sopenharmony_ci	"clk26m",
22262306a36Sopenharmony_ci	"syspll3_d2",
22362306a36Sopenharmony_ci	"syspll4_d2",
22462306a36Sopenharmony_ci	"univpll2_d4",
22562306a36Sopenharmony_ci	"univpll1_d8"
22662306a36Sopenharmony_ci};
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_cistatic const char * const usb20_parents[] = {
22962306a36Sopenharmony_ci	"clk26m",
23062306a36Sopenharmony_ci	"univpll1_d8",
23162306a36Sopenharmony_ci	"univpll3_d4"
23262306a36Sopenharmony_ci};
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_cistatic const char * const msdc30_parents[] = {
23562306a36Sopenharmony_ci	"clk26m",
23662306a36Sopenharmony_ci	"msdcpll_d2",
23762306a36Sopenharmony_ci	"syspll2_d2",
23862306a36Sopenharmony_ci	"syspll1_d4",
23962306a36Sopenharmony_ci	"univpll1_d4",
24062306a36Sopenharmony_ci	"univpll2_d4"
24162306a36Sopenharmony_ci};
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic const char * const aud_intbus_parents[] = {
24462306a36Sopenharmony_ci	"clk26m",
24562306a36Sopenharmony_ci	"syspll1_d4",
24662306a36Sopenharmony_ci	"syspll3_d2",
24762306a36Sopenharmony_ci	"syspll4_d2",
24862306a36Sopenharmony_ci	"univpll3_d2",
24962306a36Sopenharmony_ci	"univpll2_d4"
25062306a36Sopenharmony_ci};
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_cistatic const char * const pmicspi_parents[] = {
25362306a36Sopenharmony_ci	"clk26m",
25462306a36Sopenharmony_ci	"syspll1_d8",
25562306a36Sopenharmony_ci	"syspll2_d4",
25662306a36Sopenharmony_ci	"syspll4_d2",
25762306a36Sopenharmony_ci	"syspll3_d4",
25862306a36Sopenharmony_ci	"syspll2_d8",
25962306a36Sopenharmony_ci	"syspll1_d16",
26062306a36Sopenharmony_ci	"univpll3_d4",
26162306a36Sopenharmony_ci	"univpll_d26",
26262306a36Sopenharmony_ci	"dmpll_d2",
26362306a36Sopenharmony_ci	"dmpll_d4"
26462306a36Sopenharmony_ci};
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cistatic const char * const scp_parents[] = {
26762306a36Sopenharmony_ci	"clk26m",
26862306a36Sopenharmony_ci	"syspll1_d8",
26962306a36Sopenharmony_ci	"dmpll_d2",
27062306a36Sopenharmony_ci	"dmpll_d4"
27162306a36Sopenharmony_ci};
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_cistatic const char * const dpi0_parents[] = {
27462306a36Sopenharmony_ci	"clk26m",
27562306a36Sopenharmony_ci	"mipipll",
27662306a36Sopenharmony_ci	"mipipll_d2",
27762306a36Sopenharmony_ci	"mipipll_d4",
27862306a36Sopenharmony_ci	"clk26m",
27962306a36Sopenharmony_ci	"tvdpll_ck",
28062306a36Sopenharmony_ci	"tvdpll_d2",
28162306a36Sopenharmony_ci	"tvdpll_d4"
28262306a36Sopenharmony_ci};
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_cistatic const char * const dpi1_parents[] = {
28562306a36Sopenharmony_ci	"clk26m",
28662306a36Sopenharmony_ci	"tvdpll_ck",
28762306a36Sopenharmony_ci	"tvdpll_d2",
28862306a36Sopenharmony_ci	"tvdpll_d4"
28962306a36Sopenharmony_ci};
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_cistatic const char * const tve_parents[] = {
29262306a36Sopenharmony_ci	"clk26m",
29362306a36Sopenharmony_ci	"mipipll",
29462306a36Sopenharmony_ci	"mipipll_d2",
29562306a36Sopenharmony_ci	"mipipll_d4",
29662306a36Sopenharmony_ci	"clk26m",
29762306a36Sopenharmony_ci	"tvdpll_ck",
29862306a36Sopenharmony_ci	"tvdpll_d2",
29962306a36Sopenharmony_ci	"tvdpll_d4"
30062306a36Sopenharmony_ci};
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_cistatic const char * const hdmi_parents[] = {
30362306a36Sopenharmony_ci	"clk26m",
30462306a36Sopenharmony_ci	"hdmipll_ck",
30562306a36Sopenharmony_ci	"hdmipll_d2",
30662306a36Sopenharmony_ci	"hdmipll_d3"
30762306a36Sopenharmony_ci};
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_cistatic const char * const apll_parents[] = {
31062306a36Sopenharmony_ci	"clk26m",
31162306a36Sopenharmony_ci	"audpll",
31262306a36Sopenharmony_ci	"audpll_d4",
31362306a36Sopenharmony_ci	"audpll_d8",
31462306a36Sopenharmony_ci	"audpll_d16",
31562306a36Sopenharmony_ci	"audpll_d24",
31662306a36Sopenharmony_ci	"clk26m",
31762306a36Sopenharmony_ci	"clk26m"
31862306a36Sopenharmony_ci};
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_cistatic const char * const rtc_parents[] = {
32162306a36Sopenharmony_ci	"32k_internal",
32262306a36Sopenharmony_ci	"32k_external",
32362306a36Sopenharmony_ci	"clk26m",
32462306a36Sopenharmony_ci	"univpll3_d8"
32562306a36Sopenharmony_ci};
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_cistatic const char * const nfi2x_parents[] = {
32862306a36Sopenharmony_ci	"clk26m",
32962306a36Sopenharmony_ci	"syspll2_d2",
33062306a36Sopenharmony_ci	"syspll_d7",
33162306a36Sopenharmony_ci	"univpll3_d2",
33262306a36Sopenharmony_ci	"syspll2_d4",
33362306a36Sopenharmony_ci	"univpll3_d4",
33462306a36Sopenharmony_ci	"syspll4_d4",
33562306a36Sopenharmony_ci	"clk26m"
33662306a36Sopenharmony_ci};
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_cistatic const char * const emmc_hclk_parents[] = {
33962306a36Sopenharmony_ci	"clk26m",
34062306a36Sopenharmony_ci	"syspll1_d2",
34162306a36Sopenharmony_ci	"syspll1_d4",
34262306a36Sopenharmony_ci	"syspll2_d2"
34362306a36Sopenharmony_ci};
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_cistatic const char * const flash_parents[] = {
34662306a36Sopenharmony_ci	"clk26m_d8",
34762306a36Sopenharmony_ci	"clk26m",
34862306a36Sopenharmony_ci	"syspll2_d8",
34962306a36Sopenharmony_ci	"syspll3_d4",
35062306a36Sopenharmony_ci	"univpll3_d4",
35162306a36Sopenharmony_ci	"syspll4_d2",
35262306a36Sopenharmony_ci	"syspll2_d4",
35362306a36Sopenharmony_ci	"univpll2_d4"
35462306a36Sopenharmony_ci};
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_cistatic const char * const di_parents[] = {
35762306a36Sopenharmony_ci	"clk26m",
35862306a36Sopenharmony_ci	"tvd2pll_ck",
35962306a36Sopenharmony_ci	"tvd2pll_d2",
36062306a36Sopenharmony_ci	"clk26m"
36162306a36Sopenharmony_ci};
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_cistatic const char * const nr_osd_parents[] = {
36462306a36Sopenharmony_ci	"clk26m",
36562306a36Sopenharmony_ci	"vencpll_ck",
36662306a36Sopenharmony_ci	"syspll1_d2",
36762306a36Sopenharmony_ci	"syspll1_d4",
36862306a36Sopenharmony_ci	"univpll_d5",
36962306a36Sopenharmony_ci	"univpll1_d2",
37062306a36Sopenharmony_ci	"univpll2_d2",
37162306a36Sopenharmony_ci	"dmpll_ck"
37262306a36Sopenharmony_ci};
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_cistatic const char * const hdmirx_bist_parents[] = {
37562306a36Sopenharmony_ci	"clk26m",
37662306a36Sopenharmony_ci	"syspll_d3",
37762306a36Sopenharmony_ci	"clk26m",
37862306a36Sopenharmony_ci	"syspll1_d16",
37962306a36Sopenharmony_ci	"syspll4_d2",
38062306a36Sopenharmony_ci	"syspll1_d4",
38162306a36Sopenharmony_ci	"vencpll_ck",
38262306a36Sopenharmony_ci	"clk26m"
38362306a36Sopenharmony_ci};
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_cistatic const char * const intdir_parents[] = {
38662306a36Sopenharmony_ci	"clk26m",
38762306a36Sopenharmony_ci	"mmpll_ck",
38862306a36Sopenharmony_ci	"syspll_d2",
38962306a36Sopenharmony_ci	"univpll_d2"
39062306a36Sopenharmony_ci};
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_cistatic const char * const asm_parents[] = {
39362306a36Sopenharmony_ci	"clk26m",
39462306a36Sopenharmony_ci	"univpll2_d4",
39562306a36Sopenharmony_ci	"univpll2_d2",
39662306a36Sopenharmony_ci	"syspll_d5"
39762306a36Sopenharmony_ci};
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_cistatic const char * const ms_card_parents[] = {
40062306a36Sopenharmony_ci	"clk26m",
40162306a36Sopenharmony_ci	"univpll3_d8",
40262306a36Sopenharmony_ci	"syspll4_d4"
40362306a36Sopenharmony_ci};
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_cistatic const char * const ethif_parents[] = {
40662306a36Sopenharmony_ci	"clk26m",
40762306a36Sopenharmony_ci	"syspll1_d2",
40862306a36Sopenharmony_ci	"syspll_d5",
40962306a36Sopenharmony_ci	"syspll1_d4",
41062306a36Sopenharmony_ci	"univpll_d5",
41162306a36Sopenharmony_ci	"univpll1_d2",
41262306a36Sopenharmony_ci	"dmpll_ck",
41362306a36Sopenharmony_ci	"dmpll_d2"
41462306a36Sopenharmony_ci};
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_cistatic const char * const hdmirx_parents[] = {
41762306a36Sopenharmony_ci	"clk26m",
41862306a36Sopenharmony_ci	"univpll_d52"
41962306a36Sopenharmony_ci};
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_cistatic const char * const cmsys_parents[] = {
42262306a36Sopenharmony_ci	"clk26m",
42362306a36Sopenharmony_ci	"syspll1_d2",
42462306a36Sopenharmony_ci	"univpll1_d2",
42562306a36Sopenharmony_ci	"univpll_d5",
42662306a36Sopenharmony_ci	"syspll_d5",
42762306a36Sopenharmony_ci	"syspll2_d2",
42862306a36Sopenharmony_ci	"syspll1_d4",
42962306a36Sopenharmony_ci	"syspll3_d2",
43062306a36Sopenharmony_ci	"syspll2_d4",
43162306a36Sopenharmony_ci	"syspll1_d8",
43262306a36Sopenharmony_ci	"clk26m",
43362306a36Sopenharmony_ci	"clk26m",
43462306a36Sopenharmony_ci	"clk26m",
43562306a36Sopenharmony_ci	"clk26m",
43662306a36Sopenharmony_ci	"clk26m"
43762306a36Sopenharmony_ci};
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_cistatic const char * const clk_8bdac_parents[] = {
44062306a36Sopenharmony_ci	"32k_internal",
44162306a36Sopenharmony_ci	"8bdac_ck",
44262306a36Sopenharmony_ci	"clk26m",
44362306a36Sopenharmony_ci	"clk26m"
44462306a36Sopenharmony_ci};
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_cistatic const char * const aud2dvd_parents[] = {
44762306a36Sopenharmony_ci	"a1sys_hp_ck",
44862306a36Sopenharmony_ci	"a2sys_hp_ck"
44962306a36Sopenharmony_ci};
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_cistatic const char * const padmclk_parents[] = {
45262306a36Sopenharmony_ci	"clk26m",
45362306a36Sopenharmony_ci	"univpll_d26",
45462306a36Sopenharmony_ci	"univpll_d52",
45562306a36Sopenharmony_ci	"univpll_d108",
45662306a36Sopenharmony_ci	"univpll2_d8",
45762306a36Sopenharmony_ci	"univpll2_d16",
45862306a36Sopenharmony_ci	"univpll2_d32"
45962306a36Sopenharmony_ci};
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_cistatic const char * const aud_mux_parents[] = {
46262306a36Sopenharmony_ci	"clk26m",
46362306a36Sopenharmony_ci	"aud1pll_98m_ck",
46462306a36Sopenharmony_ci	"aud2pll_90m_ck",
46562306a36Sopenharmony_ci	"hadds2pll_98m",
46662306a36Sopenharmony_ci	"audio_ext1_ck",
46762306a36Sopenharmony_ci	"audio_ext2_ck"
46862306a36Sopenharmony_ci};
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_cistatic const char * const aud_src_parents[] = {
47162306a36Sopenharmony_ci	"aud_mux1_sel",
47262306a36Sopenharmony_ci	"aud_mux2_sel"
47362306a36Sopenharmony_ci};
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_cistatic const char * const cpu_parents[] = {
47662306a36Sopenharmony_ci	"clk26m",
47762306a36Sopenharmony_ci	"armpll",
47862306a36Sopenharmony_ci	"mainpll",
47962306a36Sopenharmony_ci	"mmpll"
48062306a36Sopenharmony_ci};
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_cistatic const struct mtk_composite cpu_muxes[] __initconst = {
48362306a36Sopenharmony_ci	MUX(CLK_INFRA_CPUSEL, "infra_cpu_sel", cpu_parents, 0x0000, 2, 2),
48462306a36Sopenharmony_ci};
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_cistatic const struct mtk_composite top_muxes[] = {
48762306a36Sopenharmony_ci	MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
48862306a36Sopenharmony_ci		0x0040, 0, 3, 7, CLK_IS_CRITICAL),
48962306a36Sopenharmony_ci	MUX_GATE_FLAGS(CLK_TOP_MEM_SEL, "mem_sel", mem_parents,
49062306a36Sopenharmony_ci		0x0040, 8, 1, 15, CLK_IS_CRITICAL),
49162306a36Sopenharmony_ci	MUX_GATE_FLAGS(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel",
49262306a36Sopenharmony_ci		ddrphycfg_parents, 0x0040, 16, 1, 23, CLK_IS_CRITICAL),
49362306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_MM_SEL, "mm_sel", mm_parents,
49462306a36Sopenharmony_ci		0x0040, 24, 3, 31),
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents,
49762306a36Sopenharmony_ci		0x0050, 0, 2, 7),
49862306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents,
49962306a36Sopenharmony_ci		0x0050, 8, 4, 15),
50062306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents,
50162306a36Sopenharmony_ci		0x0050, 16, 3, 23),
50262306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents,
50362306a36Sopenharmony_ci		0x0050, 24, 3, 31),
50462306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
50562306a36Sopenharmony_ci		0x0060, 0, 1, 7),
50662306a36Sopenharmony_ci
50762306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_SPI0_SEL, "spi0_sel", spi_parents,
50862306a36Sopenharmony_ci		0x0060, 8, 3, 15),
50962306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents,
51062306a36Sopenharmony_ci		0x0060, 16, 2, 23),
51162306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents,
51262306a36Sopenharmony_ci		0x0060, 24, 3, 31),
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_parents,
51562306a36Sopenharmony_ci		0x0070, 0, 3, 7),
51662306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_parents,
51762306a36Sopenharmony_ci		0x0070, 8, 3, 15),
51862306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", msdc30_parents,
51962306a36Sopenharmony_ci		0x0070, 16, 1, 23),
52062306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_AUDINTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
52162306a36Sopenharmony_ci		0x0070, 24, 3, 31),
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
52462306a36Sopenharmony_ci		0x0080, 0, 4, 7),
52562306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
52662306a36Sopenharmony_ci		0x0080, 8, 2, 15),
52762306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents,
52862306a36Sopenharmony_ci		0x0080, 16, 3, 23),
52962306a36Sopenharmony_ci	MUX_GATE_FLAGS_2(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi1_parents,
53062306a36Sopenharmony_ci		0x0080, 24, 2, 31, 0, CLK_MUX_ROUND_CLOSEST),
53162306a36Sopenharmony_ci
53262306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_TVE_SEL, "tve_sel", tve_parents,
53362306a36Sopenharmony_ci		0x0090, 0, 3, 7),
53462306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_HDMI_SEL, "hdmi_sel", hdmi_parents,
53562306a36Sopenharmony_ci		0x0090, 8, 2, 15),
53662306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel", apll_parents,
53762306a36Sopenharmony_ci		0x0090, 16, 3, 23),
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci	MUX_GATE_FLAGS(CLK_TOP_RTC_SEL, "rtc_sel", rtc_parents,
54062306a36Sopenharmony_ci		0x00A0, 0, 2, 7, CLK_IS_CRITICAL),
54162306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_NFI2X_SEL, "nfi2x_sel", nfi2x_parents,
54262306a36Sopenharmony_ci		0x00A0, 8, 3, 15),
54362306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_EMMC_HCLK_SEL, "emmc_hclk_sel", emmc_hclk_parents,
54462306a36Sopenharmony_ci		0x00A0, 24, 2, 31),
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_FLASH_SEL, "flash_sel", flash_parents,
54762306a36Sopenharmony_ci		0x00B0, 0, 3, 7),
54862306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_DI_SEL, "di_sel", di_parents,
54962306a36Sopenharmony_ci		0x00B0, 8, 2, 15),
55062306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_NR_SEL, "nr_sel", nr_osd_parents,
55162306a36Sopenharmony_ci		0x00B0, 16, 3, 23),
55262306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_OSD_SEL, "osd_sel", nr_osd_parents,
55362306a36Sopenharmony_ci		0x00B0, 24, 3, 31),
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_HDMIRX_BIST_SEL, "hdmirx_bist_sel",
55662306a36Sopenharmony_ci		hdmirx_bist_parents, 0x00C0, 0, 3, 7),
55762306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_INTDIR_SEL, "intdir_sel", intdir_parents,
55862306a36Sopenharmony_ci		0x00C0, 8, 2, 15),
55962306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_ASM_I_SEL, "asm_i_sel", asm_parents,
56062306a36Sopenharmony_ci		0x00C0, 16, 2, 23),
56162306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_ASM_M_SEL, "asm_m_sel", asm_parents,
56262306a36Sopenharmony_ci		0x00C0, 24, 3, 31),
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_ASM_H_SEL, "asm_h_sel", asm_parents,
56562306a36Sopenharmony_ci		0x00D0, 0, 2, 7),
56662306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_MS_CARD_SEL, "ms_card_sel", ms_card_parents,
56762306a36Sopenharmony_ci		0x00D0, 16, 2, 23),
56862306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_ETHIF_SEL, "ethif_sel", ethif_parents,
56962306a36Sopenharmony_ci		0x00D0, 24, 3, 31),
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_HDMIRX26_24_SEL, "hdmirx26_24_sel", hdmirx_parents,
57262306a36Sopenharmony_ci		0x00E0, 0, 1, 7),
57362306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_parents,
57462306a36Sopenharmony_ci		0x00E0, 8, 3, 15),
57562306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_CMSYS_SEL, "cmsys_sel", cmsys_parents,
57662306a36Sopenharmony_ci		0x00E0, 16, 4, 23),
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_SPI1_SEL, "spi2_sel", spi_parents,
57962306a36Sopenharmony_ci		0x00E0, 24, 3, 31),
58062306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_SPI2_SEL, "spi1_sel", spi_parents,
58162306a36Sopenharmony_ci		0x00F0, 0, 3, 7),
58262306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_8BDAC_SEL, "8bdac_sel", clk_8bdac_parents,
58362306a36Sopenharmony_ci		0x00F0, 8, 2, 15),
58462306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_AUD2DVD_SEL, "aud2dvd_sel", aud2dvd_parents,
58562306a36Sopenharmony_ci		0x00F0, 16, 1, 23),
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_ci	MUX(CLK_TOP_PADMCLK_SEL, "padmclk_sel", padmclk_parents,
58862306a36Sopenharmony_ci		0x0100, 0, 3),
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_ci	MUX(CLK_TOP_AUD_MUX1_SEL, "aud_mux1_sel", aud_mux_parents,
59162306a36Sopenharmony_ci		0x012c, 0, 3),
59262306a36Sopenharmony_ci	MUX(CLK_TOP_AUD_MUX2_SEL, "aud_mux2_sel", aud_mux_parents,
59362306a36Sopenharmony_ci		0x012c, 3, 3),
59462306a36Sopenharmony_ci	MUX(CLK_TOP_AUDPLL_MUX_SEL, "audpll_sel", aud_mux_parents,
59562306a36Sopenharmony_ci		0x012c, 6, 3),
59662306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_AUD_K1_SRC_SEL, "aud_k1_src_sel", aud_src_parents,
59762306a36Sopenharmony_ci		0x012c, 15, 1, 23),
59862306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_AUD_K2_SRC_SEL, "aud_k2_src_sel", aud_src_parents,
59962306a36Sopenharmony_ci		0x012c, 16, 1, 24),
60062306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_AUD_K3_SRC_SEL, "aud_k3_src_sel", aud_src_parents,
60162306a36Sopenharmony_ci		0x012c, 17, 1, 25),
60262306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_AUD_K4_SRC_SEL, "aud_k4_src_sel", aud_src_parents,
60362306a36Sopenharmony_ci		0x012c, 18, 1, 26),
60462306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_AUD_K5_SRC_SEL, "aud_k5_src_sel", aud_src_parents,
60562306a36Sopenharmony_ci		0x012c, 19, 1, 27),
60662306a36Sopenharmony_ci	MUX_GATE(CLK_TOP_AUD_K6_SRC_SEL, "aud_k6_src_sel", aud_src_parents,
60762306a36Sopenharmony_ci		0x012c, 20, 1, 28),
60862306a36Sopenharmony_ci};
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_cistatic const struct mtk_clk_divider top_adj_divs[] = {
61162306a36Sopenharmony_ci	DIV_ADJ(CLK_TOP_AUD_EXTCK1_DIV, "audio_ext1_ck", "aud_ext1",
61262306a36Sopenharmony_ci		0x0120, 0, 8),
61362306a36Sopenharmony_ci	DIV_ADJ(CLK_TOP_AUD_EXTCK2_DIV, "audio_ext2_ck", "aud_ext2",
61462306a36Sopenharmony_ci		0x0120, 8, 8),
61562306a36Sopenharmony_ci	DIV_ADJ(CLK_TOP_AUD_MUX1_DIV, "aud_mux1_div", "aud_mux1_sel",
61662306a36Sopenharmony_ci		0x0120, 16, 8),
61762306a36Sopenharmony_ci	DIV_ADJ(CLK_TOP_AUD_MUX2_DIV, "aud_mux2_div", "aud_mux2_sel",
61862306a36Sopenharmony_ci		0x0120, 24, 8),
61962306a36Sopenharmony_ci	DIV_ADJ(CLK_TOP_AUD_K1_SRC_DIV, "aud_k1_src_div", "aud_k1_src_sel",
62062306a36Sopenharmony_ci		0x0124, 0, 8),
62162306a36Sopenharmony_ci	DIV_ADJ(CLK_TOP_AUD_K2_SRC_DIV, "aud_k2_src_div", "aud_k2_src_sel",
62262306a36Sopenharmony_ci		0x0124, 8, 8),
62362306a36Sopenharmony_ci	DIV_ADJ(CLK_TOP_AUD_K3_SRC_DIV, "aud_k3_src_div", "aud_k3_src_sel",
62462306a36Sopenharmony_ci		0x0124, 16, 8),
62562306a36Sopenharmony_ci	DIV_ADJ(CLK_TOP_AUD_K4_SRC_DIV, "aud_k4_src_div", "aud_k4_src_sel",
62662306a36Sopenharmony_ci		0x0124, 24, 8),
62762306a36Sopenharmony_ci	DIV_ADJ(CLK_TOP_AUD_K5_SRC_DIV, "aud_k5_src_div", "aud_k5_src_sel",
62862306a36Sopenharmony_ci		0x0128, 0, 8),
62962306a36Sopenharmony_ci	DIV_ADJ(CLK_TOP_AUD_K6_SRC_DIV, "aud_k6_src_div", "aud_k6_src_sel",
63062306a36Sopenharmony_ci		0x0128, 8, 8),
63162306a36Sopenharmony_ci};
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cistatic const struct mtk_gate_regs top_aud_cg_regs = {
63462306a36Sopenharmony_ci	.sta_ofs = 0x012C,
63562306a36Sopenharmony_ci};
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_ci#define GATE_TOP_AUD(_id, _name, _parent, _shift)			\
63862306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &top_aud_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_cistatic const struct mtk_gate top_clks[] = {
64162306a36Sopenharmony_ci	GATE_TOP_AUD(CLK_TOP_AUD_48K_TIMING, "a1sys_hp_ck", "aud_mux1_div",
64262306a36Sopenharmony_ci		21),
64362306a36Sopenharmony_ci	GATE_TOP_AUD(CLK_TOP_AUD_44K_TIMING, "a2sys_hp_ck", "aud_mux2_div",
64462306a36Sopenharmony_ci		22),
64562306a36Sopenharmony_ci	GATE_TOP_AUD(CLK_TOP_AUD_I2S1_MCLK, "aud_i2s1_mclk", "aud_k1_src_div",
64662306a36Sopenharmony_ci		23),
64762306a36Sopenharmony_ci	GATE_TOP_AUD(CLK_TOP_AUD_I2S2_MCLK, "aud_i2s2_mclk", "aud_k2_src_div",
64862306a36Sopenharmony_ci		24),
64962306a36Sopenharmony_ci	GATE_TOP_AUD(CLK_TOP_AUD_I2S3_MCLK, "aud_i2s3_mclk", "aud_k3_src_div",
65062306a36Sopenharmony_ci		25),
65162306a36Sopenharmony_ci	GATE_TOP_AUD(CLK_TOP_AUD_I2S4_MCLK, "aud_i2s4_mclk", "aud_k4_src_div",
65262306a36Sopenharmony_ci		26),
65362306a36Sopenharmony_ci	GATE_TOP_AUD(CLK_TOP_AUD_I2S5_MCLK, "aud_i2s5_mclk", "aud_k5_src_div",
65462306a36Sopenharmony_ci		27),
65562306a36Sopenharmony_ci	GATE_TOP_AUD(CLK_TOP_AUD_I2S6_MCLK, "aud_i2s6_mclk", "aud_k6_src_div",
65662306a36Sopenharmony_ci		28),
65762306a36Sopenharmony_ci};
65862306a36Sopenharmony_ci
65962306a36Sopenharmony_cistatic int mtk_topckgen_init(struct platform_device *pdev)
66062306a36Sopenharmony_ci{
66162306a36Sopenharmony_ci	struct clk_hw_onecell_data *clk_data;
66262306a36Sopenharmony_ci	void __iomem *base;
66362306a36Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_ci	base = devm_platform_ioremap_resource(pdev, 0);
66662306a36Sopenharmony_ci	if (IS_ERR(base))
66762306a36Sopenharmony_ci		return PTR_ERR(base);
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci	clk_data = mtk_alloc_clk_data(CLK_TOP_NR);
67062306a36Sopenharmony_ci	if (!clk_data)
67162306a36Sopenharmony_ci		return -ENOMEM;
67262306a36Sopenharmony_ci
67362306a36Sopenharmony_ci	mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
67462306a36Sopenharmony_ci								clk_data);
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_ci	mtk_clk_register_factors(top_fixed_divs, ARRAY_SIZE(top_fixed_divs),
67762306a36Sopenharmony_ci								clk_data);
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_ci	mtk_clk_register_composites(&pdev->dev, top_muxes,
68062306a36Sopenharmony_ci				    ARRAY_SIZE(top_muxes), base,
68162306a36Sopenharmony_ci				    &mt2701_clk_lock, clk_data);
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	mtk_clk_register_dividers(&pdev->dev, top_adj_divs, ARRAY_SIZE(top_adj_divs),
68462306a36Sopenharmony_ci				base, &mt2701_clk_lock, clk_data);
68562306a36Sopenharmony_ci
68662306a36Sopenharmony_ci	mtk_clk_register_gates(&pdev->dev, node, top_clks,
68762306a36Sopenharmony_ci			       ARRAY_SIZE(top_clks), clk_data);
68862306a36Sopenharmony_ci
68962306a36Sopenharmony_ci	return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
69062306a36Sopenharmony_ci}
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_cistatic const struct mtk_gate_regs infra_cg_regs = {
69362306a36Sopenharmony_ci	.set_ofs = 0x0040,
69462306a36Sopenharmony_ci	.clr_ofs = 0x0044,
69562306a36Sopenharmony_ci	.sta_ofs = 0x0048,
69662306a36Sopenharmony_ci};
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci#define GATE_ICG(_id, _name, _parent, _shift)				\
69962306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &infra_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
70062306a36Sopenharmony_ci
70162306a36Sopenharmony_cistatic const struct mtk_gate infra_clks[] = {
70262306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_DBG, "dbgclk", "axi_sel", 0),
70362306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_SMI, "smi_ck", "mm_sel", 1),
70462306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_QAXI_CM4, "cm4_ck", "axi_sel", 2),
70562306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_AUD_SPLIN_B, "audio_splin_bck", "hadds2pll_294m", 4),
70662306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_AUDIO, "audio_ck", "clk26m", 5),
70762306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_EFUSE, "efuse_ck", "clk26m", 6),
70862306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_L2C_SRAM, "l2c_sram_ck", "mm_sel", 7),
70962306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_M4U, "m4u_ck", "mem_sel", 8),
71062306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_CONNMCU, "connsys_bus", "wbg_dig_ck_416m", 12),
71162306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_TRNG, "trng_ck", "axi_sel", 13),
71262306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_RAMBUFIF, "rambufif_ck", "mem_sel", 14),
71362306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_CPUM, "cpum_ck", "mem_sel", 15),
71462306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_KP, "kp_ck", "axi_sel", 16),
71562306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_CEC, "cec_ck", "rtc_sel", 18),
71662306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_IRRX, "irrx_ck", "axi_sel", 19),
71762306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_PMICSPI, "pmicspi_ck", "pmicspi_sel", 22),
71862306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_PMICWRAP, "pmicwrap_ck", "axi_sel", 23),
71962306a36Sopenharmony_ci	GATE_ICG(CLK_INFRA_DDCCI, "ddcci_ck", "axi_sel", 24),
72062306a36Sopenharmony_ci};
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_cistatic const struct mtk_fixed_factor infra_fixed_divs[] = {
72362306a36Sopenharmony_ci	FACTOR(CLK_INFRA_CLK_13M, "clk13m", "clk26m", 1, 2),
72462306a36Sopenharmony_ci};
72562306a36Sopenharmony_ci
72662306a36Sopenharmony_cistatic u16 infrasys_rst_ofs[] = { 0x30, 0x34, };
72762306a36Sopenharmony_cistatic u16 pericfg_rst_ofs[] = { 0x0, 0x4, };
72862306a36Sopenharmony_ci
72962306a36Sopenharmony_cistatic const struct mtk_clk_rst_desc clk_rst_desc[] = {
73062306a36Sopenharmony_ci	/* infrasys */
73162306a36Sopenharmony_ci	{
73262306a36Sopenharmony_ci		.version = MTK_RST_SIMPLE,
73362306a36Sopenharmony_ci		.rst_bank_ofs = infrasys_rst_ofs,
73462306a36Sopenharmony_ci		.rst_bank_nr = ARRAY_SIZE(infrasys_rst_ofs),
73562306a36Sopenharmony_ci	},
73662306a36Sopenharmony_ci	/* pericfg */
73762306a36Sopenharmony_ci	{
73862306a36Sopenharmony_ci		.version = MTK_RST_SIMPLE,
73962306a36Sopenharmony_ci		.rst_bank_ofs = pericfg_rst_ofs,
74062306a36Sopenharmony_ci		.rst_bank_nr = ARRAY_SIZE(pericfg_rst_ofs),
74162306a36Sopenharmony_ci	},
74262306a36Sopenharmony_ci};
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_cistatic struct clk_hw_onecell_data *infra_clk_data;
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_cistatic void __init mtk_infrasys_init_early(struct device_node *node)
74762306a36Sopenharmony_ci{
74862306a36Sopenharmony_ci	int r, i;
74962306a36Sopenharmony_ci
75062306a36Sopenharmony_ci	if (!infra_clk_data) {
75162306a36Sopenharmony_ci		infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
75262306a36Sopenharmony_ci		if (!infra_clk_data)
75362306a36Sopenharmony_ci			return;
75462306a36Sopenharmony_ci
75562306a36Sopenharmony_ci		for (i = 0; i < CLK_INFRA_NR; i++)
75662306a36Sopenharmony_ci			infra_clk_data->hws[i] = ERR_PTR(-EPROBE_DEFER);
75762306a36Sopenharmony_ci	}
75862306a36Sopenharmony_ci
75962306a36Sopenharmony_ci	mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
76062306a36Sopenharmony_ci						infra_clk_data);
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_ci	mtk_clk_register_cpumuxes(NULL, node, cpu_muxes, ARRAY_SIZE(cpu_muxes),
76362306a36Sopenharmony_ci				  infra_clk_data);
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci	r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get,
76662306a36Sopenharmony_ci				   infra_clk_data);
76762306a36Sopenharmony_ci	if (r)
76862306a36Sopenharmony_ci		pr_err("%s(): could not register clock provider: %d\n",
76962306a36Sopenharmony_ci			__func__, r);
77062306a36Sopenharmony_ci}
77162306a36Sopenharmony_ciCLK_OF_DECLARE_DRIVER(mtk_infra, "mediatek,mt2701-infracfg",
77262306a36Sopenharmony_ci			mtk_infrasys_init_early);
77362306a36Sopenharmony_ci
77462306a36Sopenharmony_cistatic int mtk_infrasys_init(struct platform_device *pdev)
77562306a36Sopenharmony_ci{
77662306a36Sopenharmony_ci	int r, i;
77762306a36Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
77862306a36Sopenharmony_ci
77962306a36Sopenharmony_ci	if (!infra_clk_data) {
78062306a36Sopenharmony_ci		infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
78162306a36Sopenharmony_ci		if (!infra_clk_data)
78262306a36Sopenharmony_ci			return -ENOMEM;
78362306a36Sopenharmony_ci	} else {
78462306a36Sopenharmony_ci		for (i = 0; i < CLK_INFRA_NR; i++) {
78562306a36Sopenharmony_ci			if (infra_clk_data->hws[i] == ERR_PTR(-EPROBE_DEFER))
78662306a36Sopenharmony_ci				infra_clk_data->hws[i] = ERR_PTR(-ENOENT);
78762306a36Sopenharmony_ci		}
78862306a36Sopenharmony_ci	}
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_ci	mtk_clk_register_gates(&pdev->dev, node, infra_clks,
79162306a36Sopenharmony_ci			       ARRAY_SIZE(infra_clks), infra_clk_data);
79262306a36Sopenharmony_ci	mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
79362306a36Sopenharmony_ci						infra_clk_data);
79462306a36Sopenharmony_ci
79562306a36Sopenharmony_ci	r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get,
79662306a36Sopenharmony_ci				   infra_clk_data);
79762306a36Sopenharmony_ci	if (r)
79862306a36Sopenharmony_ci		return r;
79962306a36Sopenharmony_ci
80062306a36Sopenharmony_ci	mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc[0]);
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_ci	return 0;
80362306a36Sopenharmony_ci}
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_cistatic const struct mtk_gate_regs peri0_cg_regs = {
80662306a36Sopenharmony_ci	.set_ofs = 0x0008,
80762306a36Sopenharmony_ci	.clr_ofs = 0x0010,
80862306a36Sopenharmony_ci	.sta_ofs = 0x0018,
80962306a36Sopenharmony_ci};
81062306a36Sopenharmony_ci
81162306a36Sopenharmony_cistatic const struct mtk_gate_regs peri1_cg_regs = {
81262306a36Sopenharmony_ci	.set_ofs = 0x000c,
81362306a36Sopenharmony_ci	.clr_ofs = 0x0014,
81462306a36Sopenharmony_ci	.sta_ofs = 0x001c,
81562306a36Sopenharmony_ci};
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_ci#define GATE_PERI0(_id, _name, _parent, _shift)				\
81862306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &peri0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ci#define GATE_PERI1(_id, _name, _parent, _shift)				\
82162306a36Sopenharmony_ci	GATE_MTK(_id, _name, _parent, &peri1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
82262306a36Sopenharmony_ci
82362306a36Sopenharmony_cistatic const struct mtk_gate peri_clks[] = {
82462306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_USB0_MCU, "usb0_mcu_ck", "axi_sel", 31),
82562306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_ETH, "eth_ck", "clk26m", 30),
82662306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_SPI0, "spi0_ck", "spi0_sel", 29),
82762306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_AUXADC, "auxadc_ck", "clk26m", 28),
82862306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_I2C3, "i2c3_ck", "clk26m", 27),
82962306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_I2C2, "i2c2_ck", "axi_sel", 26),
83062306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_I2C1, "i2c1_ck", "axi_sel", 25),
83162306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_I2C0, "i2c0_ck", "axi_sel", 24),
83262306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_BTIF, "bitif_ck", "axi_sel", 23),
83362306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_UART3, "uart3_ck", "axi_sel", 22),
83462306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_UART2, "uart2_ck", "axi_sel", 21),
83562306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_UART1, "uart1_ck", "axi_sel", 20),
83662306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_UART0, "uart0_ck", "axi_sel", 19),
83762306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_NLI, "nli_ck", "axi_sel", 18),
83862306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_MSDC50_3, "msdc50_3_ck", "emmc_hclk_sel", 17),
83962306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_MSDC30_3, "msdc30_3_ck", "msdc30_3_sel", 16),
84062306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_MSDC30_2, "msdc30_2_ck", "msdc30_2_sel", 15),
84162306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_MSDC30_1, "msdc30_1_ck", "msdc30_1_sel", 14),
84262306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_MSDC30_0, "msdc30_0_ck", "msdc30_0_sel", 13),
84362306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_AP_DMA, "ap_dma_ck", "axi_sel", 12),
84462306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_USB1, "usb1_ck", "usb20_sel", 11),
84562306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_USB0, "usb0_ck", "usb20_sel", 10),
84662306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_PWM, "pwm_ck", "axi_sel", 9),
84762306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_PWM7, "pwm7_ck", "axisel_d4", 8),
84862306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_PWM6, "pwm6_ck", "axisel_d4", 7),
84962306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_PWM5, "pwm5_ck", "axisel_d4", 6),
85062306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_PWM4, "pwm4_ck", "axisel_d4", 5),
85162306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_PWM3, "pwm3_ck", "axisel_d4", 4),
85262306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_PWM2, "pwm2_ck", "axisel_d4", 3),
85362306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_PWM1, "pwm1_ck", "axisel_d4", 2),
85462306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_THERM, "therm_ck", "axi_sel", 1),
85562306a36Sopenharmony_ci	GATE_PERI0(CLK_PERI_NFI, "nfi_ck", "nfi2x_sel", 0),
85662306a36Sopenharmony_ci
85762306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_FCI, "fci_ck", "ms_card_sel", 11),
85862306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_SPI2, "spi2_ck", "spi2_sel", 10),
85962306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_SPI1, "spi1_ck", "spi1_sel", 9),
86062306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_HOST89_DVD, "host89_dvd_ck", "aud2dvd_sel", 8),
86162306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_HOST89_SPI, "host89_spi_ck", "spi0_sel", 7),
86262306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_HOST89_INT, "host89_int_ck", "axi_sel", 6),
86362306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_FLASH, "flash_ck", "nfi2x_sel", 5),
86462306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_NFI_PAD, "nfi_pad_ck", "nfi1x_pad", 4),
86562306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_NFI_ECC, "nfi_ecc_ck", "nfi1x_pad", 3),
86662306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_GCPU, "gcpu_ck", "axi_sel", 2),
86762306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_USB_SLV, "usbslv_ck", "axi_sel", 1),
86862306a36Sopenharmony_ci	GATE_PERI1(CLK_PERI_USB1_MCU, "usb1_mcu_ck", "axi_sel", 0),
86962306a36Sopenharmony_ci};
87062306a36Sopenharmony_ci
87162306a36Sopenharmony_cistatic const char * const uart_ck_sel_parents[] = {
87262306a36Sopenharmony_ci	"clk26m",
87362306a36Sopenharmony_ci	"uart_sel",
87462306a36Sopenharmony_ci};
87562306a36Sopenharmony_ci
87662306a36Sopenharmony_cistatic const struct mtk_composite peri_muxs[] = {
87762306a36Sopenharmony_ci	MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents,
87862306a36Sopenharmony_ci		0x40c, 0, 1),
87962306a36Sopenharmony_ci	MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents,
88062306a36Sopenharmony_ci		0x40c, 1, 1),
88162306a36Sopenharmony_ci	MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents,
88262306a36Sopenharmony_ci		0x40c, 2, 1),
88362306a36Sopenharmony_ci	MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents,
88462306a36Sopenharmony_ci		0x40c, 3, 1),
88562306a36Sopenharmony_ci};
88662306a36Sopenharmony_ci
88762306a36Sopenharmony_cistatic int mtk_pericfg_init(struct platform_device *pdev)
88862306a36Sopenharmony_ci{
88962306a36Sopenharmony_ci	struct clk_hw_onecell_data *clk_data;
89062306a36Sopenharmony_ci	void __iomem *base;
89162306a36Sopenharmony_ci	int r;
89262306a36Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
89362306a36Sopenharmony_ci
89462306a36Sopenharmony_ci	base = devm_platform_ioremap_resource(pdev, 0);
89562306a36Sopenharmony_ci	if (IS_ERR(base))
89662306a36Sopenharmony_ci		return PTR_ERR(base);
89762306a36Sopenharmony_ci
89862306a36Sopenharmony_ci	clk_data = mtk_alloc_clk_data(CLK_PERI_NR);
89962306a36Sopenharmony_ci	if (!clk_data)
90062306a36Sopenharmony_ci		return -ENOMEM;
90162306a36Sopenharmony_ci
90262306a36Sopenharmony_ci	mtk_clk_register_gates(&pdev->dev, node, peri_clks,
90362306a36Sopenharmony_ci			       ARRAY_SIZE(peri_clks), clk_data);
90462306a36Sopenharmony_ci
90562306a36Sopenharmony_ci	mtk_clk_register_composites(&pdev->dev, peri_muxs,
90662306a36Sopenharmony_ci				    ARRAY_SIZE(peri_muxs), base,
90762306a36Sopenharmony_ci				    &mt2701_clk_lock, clk_data);
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_ci	r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
91062306a36Sopenharmony_ci	if (r)
91162306a36Sopenharmony_ci		return r;
91262306a36Sopenharmony_ci
91362306a36Sopenharmony_ci	mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc[1]);
91462306a36Sopenharmony_ci
91562306a36Sopenharmony_ci	return 0;
91662306a36Sopenharmony_ci}
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_ci#define MT8590_PLL_FMAX		(2000 * MHZ)
91962306a36Sopenharmony_ci#define CON0_MT8590_RST_BAR	BIT(27)
92062306a36Sopenharmony_ci
92162306a36Sopenharmony_ci#define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, _pd_reg, \
92262306a36Sopenharmony_ci			_pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) {	\
92362306a36Sopenharmony_ci		.id = _id,						\
92462306a36Sopenharmony_ci		.name = _name,						\
92562306a36Sopenharmony_ci		.reg = _reg,						\
92662306a36Sopenharmony_ci		.pwr_reg = _pwr_reg,					\
92762306a36Sopenharmony_ci		.en_mask = _en_mask,					\
92862306a36Sopenharmony_ci		.flags = _flags,					\
92962306a36Sopenharmony_ci		.rst_bar_mask = CON0_MT8590_RST_BAR,			\
93062306a36Sopenharmony_ci		.fmax = MT8590_PLL_FMAX,				\
93162306a36Sopenharmony_ci		.pcwbits = _pcwbits,					\
93262306a36Sopenharmony_ci		.pd_reg = _pd_reg,					\
93362306a36Sopenharmony_ci		.pd_shift = _pd_shift,					\
93462306a36Sopenharmony_ci		.tuner_reg = _tuner_reg,				\
93562306a36Sopenharmony_ci		.pcw_reg = _pcw_reg,					\
93662306a36Sopenharmony_ci		.pcw_shift = _pcw_shift,				\
93762306a36Sopenharmony_ci	}
93862306a36Sopenharmony_ci
93962306a36Sopenharmony_cistatic const struct mtk_pll_data apmixed_plls[] = {
94062306a36Sopenharmony_ci	PLL(CLK_APMIXED_ARMPLL, "armpll", 0x200, 0x20c, 0x80000000,
94162306a36Sopenharmony_ci			PLL_AO, 21, 0x204, 24, 0x0, 0x204, 0),
94262306a36Sopenharmony_ci	PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x210, 0x21c, 0xf0000000,
94362306a36Sopenharmony_ci		  HAVE_RST_BAR, 21, 0x210, 4, 0x0, 0x214, 0),
94462306a36Sopenharmony_ci	PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x220, 0x22c, 0xf3000000,
94562306a36Sopenharmony_ci		  HAVE_RST_BAR, 7, 0x220, 4, 0x0, 0x224, 14),
94662306a36Sopenharmony_ci	PLL(CLK_APMIXED_MMPLL, "mmpll", 0x230, 0x23c, 0, 0,
94762306a36Sopenharmony_ci				21, 0x230, 4, 0x0, 0x234, 0),
94862306a36Sopenharmony_ci	PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x240, 0x24c, 0x00000001, 0,
94962306a36Sopenharmony_ci				21, 0x240, 4, 0x0, 0x244, 0),
95062306a36Sopenharmony_ci	PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x250, 0x25c, 0x00000001, 0,
95162306a36Sopenharmony_ci				21, 0x250, 4, 0x0, 0x254, 0),
95262306a36Sopenharmony_ci	PLL(CLK_APMIXED_AUD1PLL, "aud1pll", 0x270, 0x27c, 0x00000001, 0,
95362306a36Sopenharmony_ci				31, 0x270, 4, 0x0, 0x274, 0),
95462306a36Sopenharmony_ci	PLL(CLK_APMIXED_TRGPLL, "trgpll", 0x280, 0x28c, 0x00000001, 0,
95562306a36Sopenharmony_ci				31, 0x280, 4, 0x0, 0x284, 0),
95662306a36Sopenharmony_ci	PLL(CLK_APMIXED_ETHPLL, "ethpll", 0x290, 0x29c, 0x00000001, 0,
95762306a36Sopenharmony_ci				31, 0x290, 4, 0x0, 0x294, 0),
95862306a36Sopenharmony_ci	PLL(CLK_APMIXED_VDECPLL, "vdecpll", 0x2a0, 0x2ac, 0x00000001, 0,
95962306a36Sopenharmony_ci				31, 0x2a0, 4, 0x0, 0x2a4, 0),
96062306a36Sopenharmony_ci	PLL(CLK_APMIXED_HADDS2PLL, "hadds2pll", 0x2b0, 0x2bc, 0x00000001, 0,
96162306a36Sopenharmony_ci				31, 0x2b0, 4, 0x0, 0x2b4, 0),
96262306a36Sopenharmony_ci	PLL(CLK_APMIXED_AUD2PLL, "aud2pll", 0x2c0, 0x2cc, 0x00000001, 0,
96362306a36Sopenharmony_ci				31, 0x2c0, 4, 0x0, 0x2c4, 0),
96462306a36Sopenharmony_ci	PLL(CLK_APMIXED_TVD2PLL, "tvd2pll", 0x2d0, 0x2dc, 0x00000001, 0,
96562306a36Sopenharmony_ci				21, 0x2d0, 4, 0x0, 0x2d4, 0),
96662306a36Sopenharmony_ci};
96762306a36Sopenharmony_ci
96862306a36Sopenharmony_cistatic const struct mtk_fixed_factor apmixed_fixed_divs[] = {
96962306a36Sopenharmony_ci	FACTOR(CLK_APMIXED_HDMI_REF, "hdmi_ref", "tvdpll", 1, 1),
97062306a36Sopenharmony_ci};
97162306a36Sopenharmony_ci
97262306a36Sopenharmony_cistatic int mtk_apmixedsys_init(struct platform_device *pdev)
97362306a36Sopenharmony_ci{
97462306a36Sopenharmony_ci	struct clk_hw_onecell_data *clk_data;
97562306a36Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
97662306a36Sopenharmony_ci
97762306a36Sopenharmony_ci	clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR);
97862306a36Sopenharmony_ci	if (!clk_data)
97962306a36Sopenharmony_ci		return -ENOMEM;
98062306a36Sopenharmony_ci
98162306a36Sopenharmony_ci	mtk_clk_register_plls(node, apmixed_plls, ARRAY_SIZE(apmixed_plls),
98262306a36Sopenharmony_ci								clk_data);
98362306a36Sopenharmony_ci	mtk_clk_register_factors(apmixed_fixed_divs, ARRAY_SIZE(apmixed_fixed_divs),
98462306a36Sopenharmony_ci								clk_data);
98562306a36Sopenharmony_ci
98662306a36Sopenharmony_ci	return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
98762306a36Sopenharmony_ci}
98862306a36Sopenharmony_ci
98962306a36Sopenharmony_cistatic const struct of_device_id of_match_clk_mt2701[] = {
99062306a36Sopenharmony_ci	{
99162306a36Sopenharmony_ci		.compatible = "mediatek,mt2701-topckgen",
99262306a36Sopenharmony_ci		.data = mtk_topckgen_init,
99362306a36Sopenharmony_ci	}, {
99462306a36Sopenharmony_ci		.compatible = "mediatek,mt2701-infracfg",
99562306a36Sopenharmony_ci		.data = mtk_infrasys_init,
99662306a36Sopenharmony_ci	}, {
99762306a36Sopenharmony_ci		.compatible = "mediatek,mt2701-pericfg",
99862306a36Sopenharmony_ci		.data = mtk_pericfg_init,
99962306a36Sopenharmony_ci	}, {
100062306a36Sopenharmony_ci		.compatible = "mediatek,mt2701-apmixedsys",
100162306a36Sopenharmony_ci		.data = mtk_apmixedsys_init,
100262306a36Sopenharmony_ci	}, {
100362306a36Sopenharmony_ci		/* sentinel */
100462306a36Sopenharmony_ci	}
100562306a36Sopenharmony_ci};
100662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_clk_mt2701);
100762306a36Sopenharmony_ci
100862306a36Sopenharmony_cistatic int clk_mt2701_probe(struct platform_device *pdev)
100962306a36Sopenharmony_ci{
101062306a36Sopenharmony_ci	int (*clk_init)(struct platform_device *);
101162306a36Sopenharmony_ci	int r;
101262306a36Sopenharmony_ci
101362306a36Sopenharmony_ci	clk_init = of_device_get_match_data(&pdev->dev);
101462306a36Sopenharmony_ci	if (!clk_init)
101562306a36Sopenharmony_ci		return -EINVAL;
101662306a36Sopenharmony_ci
101762306a36Sopenharmony_ci	r = clk_init(pdev);
101862306a36Sopenharmony_ci	if (r)
101962306a36Sopenharmony_ci		dev_err(&pdev->dev,
102062306a36Sopenharmony_ci			"could not register clock provider: %s: %d\n",
102162306a36Sopenharmony_ci			pdev->name, r);
102262306a36Sopenharmony_ci
102362306a36Sopenharmony_ci	return r;
102462306a36Sopenharmony_ci}
102562306a36Sopenharmony_ci
102662306a36Sopenharmony_cistatic struct platform_driver clk_mt2701_drv = {
102762306a36Sopenharmony_ci	.probe = clk_mt2701_probe,
102862306a36Sopenharmony_ci	.driver = {
102962306a36Sopenharmony_ci		.name = "clk-mt2701",
103062306a36Sopenharmony_ci		.of_match_table = of_match_clk_mt2701,
103162306a36Sopenharmony_ci	},
103262306a36Sopenharmony_ci};
103362306a36Sopenharmony_ci
103462306a36Sopenharmony_cistatic int __init clk_mt2701_init(void)
103562306a36Sopenharmony_ci{
103662306a36Sopenharmony_ci	return platform_driver_register(&clk_mt2701_drv);
103762306a36Sopenharmony_ci}
103862306a36Sopenharmony_ci
103962306a36Sopenharmony_ciarch_initcall(clk_mt2701_init);
104062306a36Sopenharmony_ciMODULE_LICENSE("GPL");
1041