162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * X1830 SoC CGU driver 462306a36Sopenharmony_ci * Copyright (c) 2019 周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/delay.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include <linux/of.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <dt-bindings/clock/ingenic,x1830-cgu.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include "cgu.h" 1562306a36Sopenharmony_ci#include "pm.h" 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci/* CGU register offsets */ 1862306a36Sopenharmony_ci#define CGU_REG_CPCCR 0x00 1962306a36Sopenharmony_ci#define CGU_REG_CPPCR 0x0c 2062306a36Sopenharmony_ci#define CGU_REG_APLL 0x10 2162306a36Sopenharmony_ci#define CGU_REG_MPLL 0x14 2262306a36Sopenharmony_ci#define CGU_REG_CLKGR0 0x20 2362306a36Sopenharmony_ci#define CGU_REG_OPCR 0x24 2462306a36Sopenharmony_ci#define CGU_REG_CLKGR1 0x28 2562306a36Sopenharmony_ci#define CGU_REG_DDRCDR 0x2c 2662306a36Sopenharmony_ci#define CGU_REG_USBPCR 0x3c 2762306a36Sopenharmony_ci#define CGU_REG_USBRDT 0x40 2862306a36Sopenharmony_ci#define CGU_REG_USBVBFIL 0x44 2962306a36Sopenharmony_ci#define CGU_REG_USBPCR1 0x48 3062306a36Sopenharmony_ci#define CGU_REG_MACCDR 0x54 3162306a36Sopenharmony_ci#define CGU_REG_EPLL 0x58 3262306a36Sopenharmony_ci#define CGU_REG_I2SCDR 0x60 3362306a36Sopenharmony_ci#define CGU_REG_LPCDR 0x64 3462306a36Sopenharmony_ci#define CGU_REG_MSC0CDR 0x68 3562306a36Sopenharmony_ci#define CGU_REG_I2SCDR1 0x70 3662306a36Sopenharmony_ci#define CGU_REG_SSICDR 0x74 3762306a36Sopenharmony_ci#define CGU_REG_CIMCDR 0x7c 3862306a36Sopenharmony_ci#define CGU_REG_MSC1CDR 0xa4 3962306a36Sopenharmony_ci#define CGU_REG_CMP_INTR 0xb0 4062306a36Sopenharmony_ci#define CGU_REG_CMP_INTRE 0xb4 4162306a36Sopenharmony_ci#define CGU_REG_DRCG 0xd0 4262306a36Sopenharmony_ci#define CGU_REG_CPCSR 0xd4 4362306a36Sopenharmony_ci#define CGU_REG_VPLL 0xe0 4462306a36Sopenharmony_ci#define CGU_REG_MACPHYC 0xe8 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci/* bits within the OPCR register */ 4762306a36Sopenharmony_ci#define OPCR_GATE_USBPHYCLK BIT(23) 4862306a36Sopenharmony_ci#define OPCR_SPENDN0 BIT(7) 4962306a36Sopenharmony_ci#define OPCR_SPENDN1 BIT(6) 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci/* bits within the USBPCR register */ 5262306a36Sopenharmony_ci#define USBPCR_SIDDQ BIT(21) 5362306a36Sopenharmony_ci#define USBPCR_OTG_DISABLE BIT(20) 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic struct ingenic_cgu *cgu; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic int x1830_usb_phy_enable(struct clk_hw *hw) 5862306a36Sopenharmony_ci{ 5962306a36Sopenharmony_ci void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR; 6062306a36Sopenharmony_ci void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci writel((readl(reg_opcr) | OPCR_SPENDN0) & ~OPCR_GATE_USBPHYCLK, reg_opcr); 6362306a36Sopenharmony_ci writel(readl(reg_usbpcr) & ~USBPCR_OTG_DISABLE & ~USBPCR_SIDDQ, reg_usbpcr); 6462306a36Sopenharmony_ci return 0; 6562306a36Sopenharmony_ci} 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic void x1830_usb_phy_disable(struct clk_hw *hw) 6862306a36Sopenharmony_ci{ 6962306a36Sopenharmony_ci void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR; 7062306a36Sopenharmony_ci void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci writel((readl(reg_opcr) & ~OPCR_SPENDN0) | OPCR_GATE_USBPHYCLK, reg_opcr); 7362306a36Sopenharmony_ci writel(readl(reg_usbpcr) | USBPCR_OTG_DISABLE | USBPCR_SIDDQ, reg_usbpcr); 7462306a36Sopenharmony_ci} 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_cistatic int x1830_usb_phy_is_enabled(struct clk_hw *hw) 7762306a36Sopenharmony_ci{ 7862306a36Sopenharmony_ci void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR; 7962306a36Sopenharmony_ci void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci return (readl(reg_opcr) & OPCR_SPENDN0) && 8262306a36Sopenharmony_ci !(readl(reg_usbpcr) & USBPCR_SIDDQ) && 8362306a36Sopenharmony_ci !(readl(reg_usbpcr) & USBPCR_OTG_DISABLE); 8462306a36Sopenharmony_ci} 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic const struct clk_ops x1830_otg_phy_ops = { 8762306a36Sopenharmony_ci .enable = x1830_usb_phy_enable, 8862306a36Sopenharmony_ci .disable = x1830_usb_phy_disable, 8962306a36Sopenharmony_ci .is_enabled = x1830_usb_phy_is_enabled, 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic const s8 pll_od_encoding[64] = { 9362306a36Sopenharmony_ci 0x0, 0x1, -1, 0x2, -1, -1, -1, 0x3, 9462306a36Sopenharmony_ci -1, -1, -1, -1, -1, -1, -1, 0x4, 9562306a36Sopenharmony_ci -1, -1, -1, -1, -1, -1, -1, -1, 9662306a36Sopenharmony_ci -1, -1, -1, -1, -1, -1, -1, 0x5, 9762306a36Sopenharmony_ci -1, -1, -1, -1, -1, -1, -1, -1, 9862306a36Sopenharmony_ci -1, -1, -1, -1, -1, -1, -1, -1, 9962306a36Sopenharmony_ci -1, -1, -1, -1, -1, -1, -1, -1, 10062306a36Sopenharmony_ci -1, -1, -1, -1, -1, -1, -1, 0x6, 10162306a36Sopenharmony_ci}; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistatic const struct ingenic_cgu_clk_info x1830_cgu_clocks[] = { 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci /* External clocks */ 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci [X1830_CLK_EXCLK] = { "ext", CGU_CLK_EXT }, 10862306a36Sopenharmony_ci [X1830_CLK_RTCLK] = { "rtc", CGU_CLK_EXT }, 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci /* PLLs */ 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci [X1830_CLK_APLL] = { 11362306a36Sopenharmony_ci "apll", CGU_CLK_PLL, 11462306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, -1, -1, -1 }, 11562306a36Sopenharmony_ci .pll = { 11662306a36Sopenharmony_ci .reg = CGU_REG_APLL, 11762306a36Sopenharmony_ci .rate_multiplier = 2, 11862306a36Sopenharmony_ci .m_shift = 20, 11962306a36Sopenharmony_ci .m_bits = 9, 12062306a36Sopenharmony_ci .m_offset = 1, 12162306a36Sopenharmony_ci .n_shift = 14, 12262306a36Sopenharmony_ci .n_bits = 6, 12362306a36Sopenharmony_ci .n_offset = 1, 12462306a36Sopenharmony_ci .od_shift = 11, 12562306a36Sopenharmony_ci .od_bits = 3, 12662306a36Sopenharmony_ci .od_max = 64, 12762306a36Sopenharmony_ci .od_encoding = pll_od_encoding, 12862306a36Sopenharmony_ci .bypass_reg = CGU_REG_CPPCR, 12962306a36Sopenharmony_ci .bypass_bit = 30, 13062306a36Sopenharmony_ci .enable_bit = 0, 13162306a36Sopenharmony_ci .stable_bit = 3, 13262306a36Sopenharmony_ci }, 13362306a36Sopenharmony_ci }, 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci [X1830_CLK_MPLL] = { 13662306a36Sopenharmony_ci "mpll", CGU_CLK_PLL, 13762306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, -1, -1, -1 }, 13862306a36Sopenharmony_ci .pll = { 13962306a36Sopenharmony_ci .reg = CGU_REG_MPLL, 14062306a36Sopenharmony_ci .rate_multiplier = 2, 14162306a36Sopenharmony_ci .m_shift = 20, 14262306a36Sopenharmony_ci .m_bits = 9, 14362306a36Sopenharmony_ci .m_offset = 1, 14462306a36Sopenharmony_ci .n_shift = 14, 14562306a36Sopenharmony_ci .n_bits = 6, 14662306a36Sopenharmony_ci .n_offset = 1, 14762306a36Sopenharmony_ci .od_shift = 11, 14862306a36Sopenharmony_ci .od_bits = 3, 14962306a36Sopenharmony_ci .od_max = 64, 15062306a36Sopenharmony_ci .od_encoding = pll_od_encoding, 15162306a36Sopenharmony_ci .bypass_reg = CGU_REG_CPPCR, 15262306a36Sopenharmony_ci .bypass_bit = 28, 15362306a36Sopenharmony_ci .enable_bit = 0, 15462306a36Sopenharmony_ci .stable_bit = 3, 15562306a36Sopenharmony_ci }, 15662306a36Sopenharmony_ci }, 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci [X1830_CLK_EPLL] = { 15962306a36Sopenharmony_ci "epll", CGU_CLK_PLL, 16062306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, -1, -1, -1 }, 16162306a36Sopenharmony_ci .pll = { 16262306a36Sopenharmony_ci .reg = CGU_REG_EPLL, 16362306a36Sopenharmony_ci .rate_multiplier = 2, 16462306a36Sopenharmony_ci .m_shift = 20, 16562306a36Sopenharmony_ci .m_bits = 9, 16662306a36Sopenharmony_ci .m_offset = 1, 16762306a36Sopenharmony_ci .n_shift = 14, 16862306a36Sopenharmony_ci .n_bits = 6, 16962306a36Sopenharmony_ci .n_offset = 1, 17062306a36Sopenharmony_ci .od_shift = 11, 17162306a36Sopenharmony_ci .od_bits = 3, 17262306a36Sopenharmony_ci .od_max = 64, 17362306a36Sopenharmony_ci .od_encoding = pll_od_encoding, 17462306a36Sopenharmony_ci .bypass_reg = CGU_REG_CPPCR, 17562306a36Sopenharmony_ci .bypass_bit = 24, 17662306a36Sopenharmony_ci .enable_bit = 0, 17762306a36Sopenharmony_ci .stable_bit = 3, 17862306a36Sopenharmony_ci }, 17962306a36Sopenharmony_ci }, 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci [X1830_CLK_VPLL] = { 18262306a36Sopenharmony_ci "vpll", CGU_CLK_PLL, 18362306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, -1, -1, -1 }, 18462306a36Sopenharmony_ci .pll = { 18562306a36Sopenharmony_ci .reg = CGU_REG_VPLL, 18662306a36Sopenharmony_ci .rate_multiplier = 2, 18762306a36Sopenharmony_ci .m_shift = 20, 18862306a36Sopenharmony_ci .m_bits = 9, 18962306a36Sopenharmony_ci .m_offset = 1, 19062306a36Sopenharmony_ci .n_shift = 14, 19162306a36Sopenharmony_ci .n_bits = 6, 19262306a36Sopenharmony_ci .n_offset = 1, 19362306a36Sopenharmony_ci .od_shift = 11, 19462306a36Sopenharmony_ci .od_bits = 3, 19562306a36Sopenharmony_ci .od_max = 64, 19662306a36Sopenharmony_ci .od_encoding = pll_od_encoding, 19762306a36Sopenharmony_ci .bypass_reg = CGU_REG_CPPCR, 19862306a36Sopenharmony_ci .bypass_bit = 26, 19962306a36Sopenharmony_ci .enable_bit = 0, 20062306a36Sopenharmony_ci .stable_bit = 3, 20162306a36Sopenharmony_ci }, 20262306a36Sopenharmony_ci }, 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci /* Custom (SoC-specific) OTG PHY */ 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci [X1830_CLK_OTGPHY] = { 20762306a36Sopenharmony_ci "otg_phy", CGU_CLK_CUSTOM, 20862306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, -1, -1, -1 }, 20962306a36Sopenharmony_ci .custom = { &x1830_otg_phy_ops }, 21062306a36Sopenharmony_ci }, 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci /* Muxes & dividers */ 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci [X1830_CLK_SCLKA] = { 21562306a36Sopenharmony_ci "sclk_a", CGU_CLK_MUX, 21662306a36Sopenharmony_ci .parents = { -1, X1830_CLK_EXCLK, X1830_CLK_APLL, -1 }, 21762306a36Sopenharmony_ci .mux = { CGU_REG_CPCCR, 30, 2 }, 21862306a36Sopenharmony_ci }, 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci [X1830_CLK_CPUMUX] = { 22162306a36Sopenharmony_ci "cpu_mux", CGU_CLK_MUX, 22262306a36Sopenharmony_ci .parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 }, 22362306a36Sopenharmony_ci .mux = { CGU_REG_CPCCR, 28, 2 }, 22462306a36Sopenharmony_ci }, 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci [X1830_CLK_CPU] = { 22762306a36Sopenharmony_ci "cpu", CGU_CLK_DIV | CGU_CLK_GATE, 22862306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 22962306a36Sopenharmony_ci .parents = { X1830_CLK_CPUMUX, -1, -1, -1 }, 23062306a36Sopenharmony_ci .div = { CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1 }, 23162306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR1, 15 }, 23262306a36Sopenharmony_ci }, 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci [X1830_CLK_L2CACHE] = { 23562306a36Sopenharmony_ci "l2cache", CGU_CLK_DIV, 23662306a36Sopenharmony_ci /* 23762306a36Sopenharmony_ci * The L2 cache clock is critical if caches are enabled and 23862306a36Sopenharmony_ci * disabling it or any parent clocks will hang the system. 23962306a36Sopenharmony_ci */ 24062306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 24162306a36Sopenharmony_ci .parents = { X1830_CLK_CPUMUX, -1, -1, -1 }, 24262306a36Sopenharmony_ci .div = { CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1 }, 24362306a36Sopenharmony_ci }, 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci [X1830_CLK_AHB0] = { 24662306a36Sopenharmony_ci "ahb0", CGU_CLK_MUX | CGU_CLK_DIV, 24762306a36Sopenharmony_ci .parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 }, 24862306a36Sopenharmony_ci .mux = { CGU_REG_CPCCR, 26, 2 }, 24962306a36Sopenharmony_ci .div = { CGU_REG_CPCCR, 8, 1, 4, 21, -1, -1 }, 25062306a36Sopenharmony_ci }, 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci [X1830_CLK_AHB2PMUX] = { 25362306a36Sopenharmony_ci "ahb2_apb_mux", CGU_CLK_MUX, 25462306a36Sopenharmony_ci .parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 }, 25562306a36Sopenharmony_ci .mux = { CGU_REG_CPCCR, 24, 2 }, 25662306a36Sopenharmony_ci }, 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci [X1830_CLK_AHB2] = { 25962306a36Sopenharmony_ci "ahb2", CGU_CLK_DIV, 26062306a36Sopenharmony_ci .parents = { X1830_CLK_AHB2PMUX, -1, -1, -1 }, 26162306a36Sopenharmony_ci .div = { CGU_REG_CPCCR, 12, 1, 4, 20, -1, -1 }, 26262306a36Sopenharmony_ci }, 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci [X1830_CLK_PCLK] = { 26562306a36Sopenharmony_ci "pclk", CGU_CLK_DIV | CGU_CLK_GATE, 26662306a36Sopenharmony_ci .parents = { X1830_CLK_AHB2PMUX, -1, -1, -1 }, 26762306a36Sopenharmony_ci .div = { CGU_REG_CPCCR, 16, 1, 4, 20, -1, -1 }, 26862306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR1, 14 }, 26962306a36Sopenharmony_ci }, 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci [X1830_CLK_DDR] = { 27262306a36Sopenharmony_ci "ddr", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE, 27362306a36Sopenharmony_ci /* 27462306a36Sopenharmony_ci * Disabling DDR clock or its parents will render DRAM 27562306a36Sopenharmony_ci * inaccessible; mark it critical. 27662306a36Sopenharmony_ci */ 27762306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 27862306a36Sopenharmony_ci .parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 }, 27962306a36Sopenharmony_ci .mux = { CGU_REG_DDRCDR, 30, 2 }, 28062306a36Sopenharmony_ci .div = { CGU_REG_DDRCDR, 0, 1, 4, 29, 28, 27 }, 28162306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 31 }, 28262306a36Sopenharmony_ci }, 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci [X1830_CLK_MAC] = { 28562306a36Sopenharmony_ci "mac", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE, 28662306a36Sopenharmony_ci .parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL, 28762306a36Sopenharmony_ci X1830_CLK_VPLL, X1830_CLK_EPLL }, 28862306a36Sopenharmony_ci .mux = { CGU_REG_MACCDR, 30, 2 }, 28962306a36Sopenharmony_ci .div = { CGU_REG_MACCDR, 0, 1, 8, 29, 28, 27 }, 29062306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR1, 4 }, 29162306a36Sopenharmony_ci }, 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci [X1830_CLK_LCD] = { 29462306a36Sopenharmony_ci "lcd", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE, 29562306a36Sopenharmony_ci .parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL, 29662306a36Sopenharmony_ci X1830_CLK_VPLL, X1830_CLK_EPLL }, 29762306a36Sopenharmony_ci .mux = { CGU_REG_LPCDR, 30, 2 }, 29862306a36Sopenharmony_ci .div = { CGU_REG_LPCDR, 0, 1, 8, 28, 27, 26 }, 29962306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR1, 9 }, 30062306a36Sopenharmony_ci }, 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci [X1830_CLK_MSCMUX] = { 30362306a36Sopenharmony_ci "msc_mux", CGU_CLK_MUX, 30462306a36Sopenharmony_ci .parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL, 30562306a36Sopenharmony_ci X1830_CLK_VPLL, X1830_CLK_EPLL }, 30662306a36Sopenharmony_ci .mux = { CGU_REG_MSC0CDR, 30, 2 }, 30762306a36Sopenharmony_ci }, 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci [X1830_CLK_MSC0] = { 31062306a36Sopenharmony_ci "msc0", CGU_CLK_DIV | CGU_CLK_GATE, 31162306a36Sopenharmony_ci .parents = { X1830_CLK_MSCMUX, -1, -1, -1 }, 31262306a36Sopenharmony_ci .div = { CGU_REG_MSC0CDR, 0, 2, 8, 29, 28, 27 }, 31362306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 4 }, 31462306a36Sopenharmony_ci }, 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci [X1830_CLK_MSC1] = { 31762306a36Sopenharmony_ci "msc1", CGU_CLK_DIV | CGU_CLK_GATE, 31862306a36Sopenharmony_ci .parents = { X1830_CLK_MSCMUX, -1, -1, -1 }, 31962306a36Sopenharmony_ci .div = { CGU_REG_MSC1CDR, 0, 2, 8, 29, 28, 27 }, 32062306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 5 }, 32162306a36Sopenharmony_ci }, 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci [X1830_CLK_SSIPLL] = { 32462306a36Sopenharmony_ci "ssi_pll", CGU_CLK_MUX | CGU_CLK_DIV, 32562306a36Sopenharmony_ci .parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL, 32662306a36Sopenharmony_ci X1830_CLK_VPLL, X1830_CLK_EPLL }, 32762306a36Sopenharmony_ci .mux = { CGU_REG_SSICDR, 30, 2 }, 32862306a36Sopenharmony_ci .div = { CGU_REG_SSICDR, 0, 1, 8, 28, 27, 26 }, 32962306a36Sopenharmony_ci }, 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci [X1830_CLK_SSIPLL_DIV2] = { 33262306a36Sopenharmony_ci "ssi_pll_div2", CGU_CLK_FIXDIV, 33362306a36Sopenharmony_ci .parents = { X1830_CLK_SSIPLL }, 33462306a36Sopenharmony_ci .fixdiv = { 2 }, 33562306a36Sopenharmony_ci }, 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci [X1830_CLK_SSIMUX] = { 33862306a36Sopenharmony_ci "ssi_mux", CGU_CLK_MUX, 33962306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, X1830_CLK_SSIPLL_DIV2, -1, -1 }, 34062306a36Sopenharmony_ci .mux = { CGU_REG_SSICDR, 29, 1 }, 34162306a36Sopenharmony_ci }, 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci [X1830_CLK_EXCLK_DIV512] = { 34462306a36Sopenharmony_ci "exclk_div512", CGU_CLK_FIXDIV, 34562306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK }, 34662306a36Sopenharmony_ci .fixdiv = { 512 }, 34762306a36Sopenharmony_ci }, 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ci [X1830_CLK_RTC] = { 35062306a36Sopenharmony_ci "rtc_ercs", CGU_CLK_MUX | CGU_CLK_GATE, 35162306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK_DIV512, X1830_CLK_RTCLK }, 35262306a36Sopenharmony_ci .mux = { CGU_REG_OPCR, 2, 1}, 35362306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 29 }, 35462306a36Sopenharmony_ci }, 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci /* Gate-only clocks */ 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci [X1830_CLK_EMC] = { 35962306a36Sopenharmony_ci "emc", CGU_CLK_GATE, 36062306a36Sopenharmony_ci .parents = { X1830_CLK_AHB2, -1, -1, -1 }, 36162306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 0 }, 36262306a36Sopenharmony_ci }, 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci [X1830_CLK_EFUSE] = { 36562306a36Sopenharmony_ci "efuse", CGU_CLK_GATE, 36662306a36Sopenharmony_ci .parents = { X1830_CLK_AHB2, -1, -1, -1 }, 36762306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 1 }, 36862306a36Sopenharmony_ci }, 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci [X1830_CLK_OTG] = { 37162306a36Sopenharmony_ci "otg", CGU_CLK_GATE, 37262306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, -1, -1, -1 }, 37362306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 3 }, 37462306a36Sopenharmony_ci }, 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci [X1830_CLK_SSI0] = { 37762306a36Sopenharmony_ci "ssi0", CGU_CLK_GATE, 37862306a36Sopenharmony_ci .parents = { X1830_CLK_SSIMUX, -1, -1, -1 }, 37962306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 6 }, 38062306a36Sopenharmony_ci }, 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci [X1830_CLK_SMB0] = { 38362306a36Sopenharmony_ci "smb0", CGU_CLK_GATE, 38462306a36Sopenharmony_ci .parents = { X1830_CLK_PCLK, -1, -1, -1 }, 38562306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 7 }, 38662306a36Sopenharmony_ci }, 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci [X1830_CLK_SMB1] = { 38962306a36Sopenharmony_ci "smb1", CGU_CLK_GATE, 39062306a36Sopenharmony_ci .parents = { X1830_CLK_PCLK, -1, -1, -1 }, 39162306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 8 }, 39262306a36Sopenharmony_ci }, 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci [X1830_CLK_SMB2] = { 39562306a36Sopenharmony_ci "smb2", CGU_CLK_GATE, 39662306a36Sopenharmony_ci .parents = { X1830_CLK_PCLK, -1, -1, -1 }, 39762306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 9 }, 39862306a36Sopenharmony_ci }, 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci [X1830_CLK_UART0] = { 40162306a36Sopenharmony_ci "uart0", CGU_CLK_GATE, 40262306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, -1, -1, -1 }, 40362306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 14 }, 40462306a36Sopenharmony_ci }, 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci [X1830_CLK_UART1] = { 40762306a36Sopenharmony_ci "uart1", CGU_CLK_GATE, 40862306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, -1, -1, -1 }, 40962306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 15 }, 41062306a36Sopenharmony_ci }, 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_ci [X1830_CLK_SSI1] = { 41362306a36Sopenharmony_ci "ssi1", CGU_CLK_GATE, 41462306a36Sopenharmony_ci .parents = { X1830_CLK_SSIMUX, -1, -1, -1 }, 41562306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 19 }, 41662306a36Sopenharmony_ci }, 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_ci [X1830_CLK_SFC] = { 41962306a36Sopenharmony_ci "sfc", CGU_CLK_GATE, 42062306a36Sopenharmony_ci .parents = { X1830_CLK_SSIPLL, -1, -1, -1 }, 42162306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 20 }, 42262306a36Sopenharmony_ci }, 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci [X1830_CLK_PDMA] = { 42562306a36Sopenharmony_ci "pdma", CGU_CLK_GATE, 42662306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, -1, -1, -1 }, 42762306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 21 }, 42862306a36Sopenharmony_ci }, 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci [X1830_CLK_TCU] = { 43162306a36Sopenharmony_ci "tcu", CGU_CLK_GATE, 43262306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, -1, -1, -1 }, 43362306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR0, 30 }, 43462306a36Sopenharmony_ci }, 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci [X1830_CLK_DTRNG] = { 43762306a36Sopenharmony_ci "dtrng", CGU_CLK_GATE, 43862306a36Sopenharmony_ci .parents = { X1830_CLK_PCLK, -1, -1, -1 }, 43962306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR1, 1 }, 44062306a36Sopenharmony_ci }, 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci [X1830_CLK_OST] = { 44362306a36Sopenharmony_ci "ost", CGU_CLK_GATE, 44462306a36Sopenharmony_ci .parents = { X1830_CLK_EXCLK, -1, -1, -1 }, 44562306a36Sopenharmony_ci .gate = { CGU_REG_CLKGR1, 11 }, 44662306a36Sopenharmony_ci }, 44762306a36Sopenharmony_ci}; 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_cistatic void __init x1830_cgu_init(struct device_node *np) 45062306a36Sopenharmony_ci{ 45162306a36Sopenharmony_ci int retval; 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci cgu = ingenic_cgu_new(x1830_cgu_clocks, 45462306a36Sopenharmony_ci ARRAY_SIZE(x1830_cgu_clocks), np); 45562306a36Sopenharmony_ci if (!cgu) { 45662306a36Sopenharmony_ci pr_err("%s: failed to initialise CGU\n", __func__); 45762306a36Sopenharmony_ci return; 45862306a36Sopenharmony_ci } 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci retval = ingenic_cgu_register_clocks(cgu); 46162306a36Sopenharmony_ci if (retval) { 46262306a36Sopenharmony_ci pr_err("%s: failed to register CGU Clocks\n", __func__); 46362306a36Sopenharmony_ci return; 46462306a36Sopenharmony_ci } 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci ingenic_cgu_register_syscore_ops(cgu); 46762306a36Sopenharmony_ci} 46862306a36Sopenharmony_ci/* 46962306a36Sopenharmony_ci * CGU has some children devices, this is useful for probing children devices 47062306a36Sopenharmony_ci * in the case where the device node is compatible with "simple-mfd". 47162306a36Sopenharmony_ci */ 47262306a36Sopenharmony_ciCLK_OF_DECLARE_DRIVER(x1830_cgu, "ingenic,x1830-cgu", x1830_cgu_init); 473