162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci#include <linux/bits.h>
362306a36Sopenharmony_ci#include <linux/clk-provider.h>
462306a36Sopenharmony_ci#include <linux/io.h>
562306a36Sopenharmony_ci#include <linux/slab.h>
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/err.h>
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include "clk.h"
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#define MFN_BITS	(10)
1262306a36Sopenharmony_ci#define MFN_SIGN	(BIT(MFN_BITS - 1))
1362306a36Sopenharmony_ci#define MFN_MASK	(MFN_SIGN - 1)
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci/**
1662306a36Sopenharmony_ci * struct clk_pllv1 - IMX PLLv1 clock descriptor
1762306a36Sopenharmony_ci *
1862306a36Sopenharmony_ci * @hw:		clock source
1962306a36Sopenharmony_ci * @base:	base address of pll registers
2062306a36Sopenharmony_ci * @type:	type of IMX_PLLV1
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci * PLL clock version 1, found on i.MX1/21/25/27/31/35
2362306a36Sopenharmony_ci */
2462306a36Sopenharmony_cistruct clk_pllv1 {
2562306a36Sopenharmony_ci	struct clk_hw	hw;
2662306a36Sopenharmony_ci	void __iomem	*base;
2762306a36Sopenharmony_ci	enum imx_pllv1_type type;
2862306a36Sopenharmony_ci};
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#define to_clk_pllv1(clk) (container_of(clk, struct clk_pllv1, clk))
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic inline bool is_imx1_pllv1(struct clk_pllv1 *pll)
3362306a36Sopenharmony_ci{
3462306a36Sopenharmony_ci	return pll->type == IMX_PLLV1_IMX1;
3562306a36Sopenharmony_ci}
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_cistatic inline bool is_imx21_pllv1(struct clk_pllv1 *pll)
3862306a36Sopenharmony_ci{
3962306a36Sopenharmony_ci	return pll->type == IMX_PLLV1_IMX21;
4062306a36Sopenharmony_ci}
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cistatic inline bool is_imx27_pllv1(struct clk_pllv1 *pll)
4362306a36Sopenharmony_ci{
4462306a36Sopenharmony_ci	return pll->type == IMX_PLLV1_IMX27;
4562306a36Sopenharmony_ci}
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_cistatic inline bool mfn_is_negative(struct clk_pllv1 *pll, unsigned int mfn)
4862306a36Sopenharmony_ci{
4962306a36Sopenharmony_ci	return !is_imx1_pllv1(pll) && !is_imx21_pllv1(pll) && (mfn & MFN_SIGN);
5062306a36Sopenharmony_ci}
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cistatic unsigned long clk_pllv1_recalc_rate(struct clk_hw *hw,
5362306a36Sopenharmony_ci		unsigned long parent_rate)
5462306a36Sopenharmony_ci{
5562306a36Sopenharmony_ci	struct clk_pllv1 *pll = to_clk_pllv1(hw);
5662306a36Sopenharmony_ci	unsigned long long ull;
5762306a36Sopenharmony_ci	int mfn_abs;
5862306a36Sopenharmony_ci	unsigned int mfi, mfn, mfd, pd;
5962306a36Sopenharmony_ci	u32 reg;
6062306a36Sopenharmony_ci	unsigned long rate;
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	reg = readl(pll->base);
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci	/*
6562306a36Sopenharmony_ci	 * Get the resulting clock rate from a PLL register value and the input
6662306a36Sopenharmony_ci	 * frequency. PLLs with this register layout can be found on i.MX1,
6762306a36Sopenharmony_ci	 * i.MX21, i.MX27 and i,MX31
6862306a36Sopenharmony_ci	 *
6962306a36Sopenharmony_ci	 *                  mfi + mfn / (mfd + 1)
7062306a36Sopenharmony_ci	 *  f = 2 * f_ref * --------------------
7162306a36Sopenharmony_ci	 *                        pd + 1
7262306a36Sopenharmony_ci	 */
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	mfi = (reg >> 10) & 0xf;
7562306a36Sopenharmony_ci	mfn = reg & 0x3ff;
7662306a36Sopenharmony_ci	mfd = (reg >> 16) & 0x3ff;
7762306a36Sopenharmony_ci	pd =  (reg >> 26) & 0xf;
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	mfi = mfi <= 5 ? 5 : mfi;
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	mfn_abs = mfn;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	/*
8462306a36Sopenharmony_ci	 * On all i.MXs except i.MX1 and i.MX21 mfn is a 10bit
8562306a36Sopenharmony_ci	 * 2's complements number.
8662306a36Sopenharmony_ci	 * On i.MX27 the bit 9 is the sign bit.
8762306a36Sopenharmony_ci	 */
8862306a36Sopenharmony_ci	if (mfn_is_negative(pll, mfn)) {
8962306a36Sopenharmony_ci		if (is_imx27_pllv1(pll))
9062306a36Sopenharmony_ci			mfn_abs = mfn & MFN_MASK;
9162306a36Sopenharmony_ci		else
9262306a36Sopenharmony_ci			mfn_abs = BIT(MFN_BITS) - mfn;
9362306a36Sopenharmony_ci	}
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	rate = parent_rate * 2;
9662306a36Sopenharmony_ci	rate /= pd + 1;
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci	ull = (unsigned long long)rate * mfn_abs;
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	do_div(ull, mfd + 1);
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	if (mfn_is_negative(pll, mfn))
10362306a36Sopenharmony_ci		ull = (rate * mfi) - ull;
10462306a36Sopenharmony_ci	else
10562306a36Sopenharmony_ci		ull = (rate * mfi) + ull;
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	return ull;
10862306a36Sopenharmony_ci}
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic const struct clk_ops clk_pllv1_ops = {
11162306a36Sopenharmony_ci	.recalc_rate = clk_pllv1_recalc_rate,
11262306a36Sopenharmony_ci};
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_cistruct clk_hw *imx_clk_hw_pllv1(enum imx_pllv1_type type, const char *name,
11562306a36Sopenharmony_ci		const char *parent, void __iomem *base)
11662306a36Sopenharmony_ci{
11762306a36Sopenharmony_ci	struct clk_pllv1 *pll;
11862306a36Sopenharmony_ci	struct clk_hw *hw;
11962306a36Sopenharmony_ci	struct clk_init_data init;
12062306a36Sopenharmony_ci	int ret;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	pll = kmalloc(sizeof(*pll), GFP_KERNEL);
12362306a36Sopenharmony_ci	if (!pll)
12462306a36Sopenharmony_ci		return ERR_PTR(-ENOMEM);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	pll->base = base;
12762306a36Sopenharmony_ci	pll->type = type;
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	init.name = name;
13062306a36Sopenharmony_ci	init.ops = &clk_pllv1_ops;
13162306a36Sopenharmony_ci	init.flags = 0;
13262306a36Sopenharmony_ci	init.parent_names = &parent;
13362306a36Sopenharmony_ci	init.num_parents = 1;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	pll->hw.init = &init;
13662306a36Sopenharmony_ci	hw = &pll->hw;
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	ret = clk_hw_register(NULL, hw);
13962306a36Sopenharmony_ci	if (ret) {
14062306a36Sopenharmony_ci		kfree(pll);
14162306a36Sopenharmony_ci		return ERR_PTR(ret);
14262306a36Sopenharmony_ci	}
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	return hw;
14562306a36Sopenharmony_ci}
146