162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2017-2018 NXP. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <dt-bindings/clock/imx8mm-clock.h> 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/err.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci#include <linux/of_address.h> 1262306a36Sopenharmony_ci#include <linux/platform_device.h> 1362306a36Sopenharmony_ci#include <linux/slab.h> 1462306a36Sopenharmony_ci#include <linux/types.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include "clk.h" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_cistatic u32 share_count_sai1; 1962306a36Sopenharmony_cistatic u32 share_count_sai2; 2062306a36Sopenharmony_cistatic u32 share_count_sai3; 2162306a36Sopenharmony_cistatic u32 share_count_sai4; 2262306a36Sopenharmony_cistatic u32 share_count_sai5; 2362306a36Sopenharmony_cistatic u32 share_count_sai6; 2462306a36Sopenharmony_cistatic u32 share_count_disp; 2562306a36Sopenharmony_cistatic u32 share_count_pdm; 2662306a36Sopenharmony_cistatic u32 share_count_nand; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic const char *pll_ref_sels[] = { "osc_24m", "dummy", "dummy", "dummy", }; 2962306a36Sopenharmony_cistatic const char *audio_pll1_bypass_sels[] = {"audio_pll1", "audio_pll1_ref_sel", }; 3062306a36Sopenharmony_cistatic const char *audio_pll2_bypass_sels[] = {"audio_pll2", "audio_pll2_ref_sel", }; 3162306a36Sopenharmony_cistatic const char *video_pll1_bypass_sels[] = {"video_pll1", "video_pll1_ref_sel", }; 3262306a36Sopenharmony_cistatic const char *dram_pll_bypass_sels[] = {"dram_pll", "dram_pll_ref_sel", }; 3362306a36Sopenharmony_cistatic const char *gpu_pll_bypass_sels[] = {"gpu_pll", "gpu_pll_ref_sel", }; 3462306a36Sopenharmony_cistatic const char *vpu_pll_bypass_sels[] = {"vpu_pll", "vpu_pll_ref_sel", }; 3562306a36Sopenharmony_cistatic const char *arm_pll_bypass_sels[] = {"arm_pll", "arm_pll_ref_sel", }; 3662306a36Sopenharmony_cistatic const char *sys_pll3_bypass_sels[] = {"sys_pll3", "sys_pll3_ref_sel", }; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci/* CCM ROOT */ 3962306a36Sopenharmony_cistatic const char *imx8mm_a53_sels[] = {"osc_24m", "arm_pll_out", "sys_pll2_500m", "sys_pll2_1000m", 4062306a36Sopenharmony_ci "sys_pll1_800m", "sys_pll1_400m", "audio_pll1_out", "sys_pll3_out", }; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cistatic const char * const imx8mm_a53_core_sels[] = {"arm_a53_div", "arm_pll_out", }; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic const char *imx8mm_m4_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_250m", "sys_pll1_266m", 4562306a36Sopenharmony_ci "sys_pll1_800m", "audio_pll1_out", "video_pll1_out", "sys_pll3_out", }; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_cistatic const char *imx8mm_vpu_sels[] = {"osc_24m", "arm_pll_out", "sys_pll2_500m", "sys_pll2_1000m", 4862306a36Sopenharmony_ci "sys_pll1_800m", "sys_pll1_400m", "audio_pll1_out", "vpu_pll_out", }; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic const char *imx8mm_gpu3d_sels[] = {"osc_24m", "gpu_pll_out", "sys_pll1_800m", "sys_pll3_out", 5162306a36Sopenharmony_ci "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", }; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic const char *imx8mm_gpu2d_sels[] = {"osc_24m", "gpu_pll_out", "sys_pll1_800m", "sys_pll3_out", 5462306a36Sopenharmony_ci "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", }; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistatic const char *imx8mm_main_axi_sels[] = {"osc_24m", "sys_pll2_333m", "sys_pll1_800m", "sys_pll2_250m", 5762306a36Sopenharmony_ci "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "sys_pll1_100m",}; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cistatic const char *imx8mm_enet_axi_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_250m", 6062306a36Sopenharmony_ci "sys_pll2_200m", "audio_pll1_out", "video_pll1_out", "sys_pll3_out", }; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic const char *imx8mm_nand_usdhc_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_200m", 6362306a36Sopenharmony_ci "sys_pll1_133m", "sys_pll3_out", "sys_pll2_250m", "audio_pll1_out", }; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_cistatic const char *imx8mm_vpu_bus_sels[] = {"osc_24m", "sys_pll1_800m", "vpu_pll_out", "audio_pll2_out", 6662306a36Sopenharmony_ci "sys_pll3_out", "sys_pll2_1000m", "sys_pll2_200m", "sys_pll1_100m", }; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_cistatic const char *imx8mm_disp_axi_sels[] = {"osc_24m", "sys_pll2_1000m", "sys_pll1_800m", "sys_pll3_out", 6962306a36Sopenharmony_ci "sys_pll1_40m", "audio_pll2_out", "clk_ext1", "clk_ext4", }; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_cistatic const char *imx8mm_disp_apb_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll1_800m", "sys_pll3_out", 7262306a36Sopenharmony_ci "sys_pll1_40m", "audio_pll2_out", "clk_ext1", "clk_ext3", }; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistatic const char *imx8mm_disp_rtrm_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll2_200m", "sys_pll2_1000m", 7562306a36Sopenharmony_ci "audio_pll1_out", "video_pll1_out", "clk_ext2", "clk_ext3", }; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic const char *imx8mm_usb_bus_sels[] = {"osc_24m", "sys_pll2_500m", "sys_pll1_800m", "sys_pll2_100m", 7862306a36Sopenharmony_ci "sys_pll2_200m", "clk_ext2", "clk_ext4", "audio_pll2_out", }; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic const char *imx8mm_gpu_axi_sels[] = {"osc_24m", "sys_pll1_800m", "gpu_pll_out", "sys_pll3_out", "sys_pll2_1000m", 8162306a36Sopenharmony_ci "audio_pll1_out", "video_pll1_out", "audio_pll2_out", }; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_cistatic const char *imx8mm_gpu_ahb_sels[] = {"osc_24m", "sys_pll1_800m", "gpu_pll_out", "sys_pll3_out", "sys_pll2_1000m", 8462306a36Sopenharmony_ci "audio_pll1_out", "video_pll1_out", "audio_pll2_out", }; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic const char *imx8mm_noc_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll3_out", "sys_pll2_1000m", "sys_pll2_500m", 8762306a36Sopenharmony_ci "audio_pll1_out", "video_pll1_out", "audio_pll2_out", }; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_cistatic const char *imx8mm_noc_apb_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll3_out", "sys_pll2_333m", "sys_pll2_200m", 9062306a36Sopenharmony_ci "sys_pll1_800m", "audio_pll1_out", "video_pll1_out", }; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic const char *imx8mm_ahb_sels[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_800m", "sys_pll1_400m", 9362306a36Sopenharmony_ci "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", "video_pll1_out", }; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic const char *imx8mm_audio_ahb_sels[] = {"osc_24m", "sys_pll2_500m", "sys_pll1_800m", "sys_pll2_1000m", 9662306a36Sopenharmony_ci "sys_pll2_166m", "sys_pll3_out", "audio_pll1_out", "video_pll1_out", }; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic const char *imx8mm_dram_alt_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll1_100m", "sys_pll2_500m", 9962306a36Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "audio_pll1_out", "sys_pll1_266m", }; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistatic const char *imx8mm_dram_apb_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m", 10262306a36Sopenharmony_ci "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", }; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic const char *imx8mm_vpu_g1_sels[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m", 10562306a36Sopenharmony_ci "sys_pll1_100m", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", }; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic const char *imx8mm_vpu_g2_sels[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m", 10862306a36Sopenharmony_ci "sys_pll1_100m", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", }; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic const char *imx8mm_disp_dtrc_sels[] = {"osc_24m", "dummy", "sys_pll1_800m", "sys_pll2_1000m", 11162306a36Sopenharmony_ci "sys_pll1_160m", "video_pll1_out", "sys_pll3_out", "audio_pll2_out", }; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic const char *imx8mm_disp_dc8000_sels[] = {"osc_24m", "dummy", "sys_pll1_800m", "sys_pll2_1000m", 11462306a36Sopenharmony_ci "sys_pll1_160m", "video_pll1_out", "sys_pll3_out", "audio_pll2_out", }; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_cistatic const char *imx8mm_pcie1_ctrl_sels[] = {"osc_24m", "sys_pll2_250m", "sys_pll2_200m", "sys_pll1_266m", 11762306a36Sopenharmony_ci "sys_pll1_800m", "sys_pll2_500m", "sys_pll2_333m", "sys_pll3_out", }; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic const char *imx8mm_pcie1_phy_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll2_500m", "clk_ext1", "clk_ext2", 12062306a36Sopenharmony_ci "clk_ext3", "clk_ext4", "sys_pll1_400m", }; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic const char *imx8mm_pcie1_aux_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_50m", "sys_pll3_out", 12362306a36Sopenharmony_ci "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_160m", "sys_pll1_200m", }; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic const char *imx8mm_dc_pixel_sels[] = {"osc_24m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out", 12662306a36Sopenharmony_ci "sys_pll1_800m", "sys_pll2_1000m", "sys_pll3_out", "clk_ext4", }; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_cistatic const char *imx8mm_lcdif_pixel_sels[] = {"osc_24m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out", 12962306a36Sopenharmony_ci "sys_pll1_800m", "sys_pll2_1000m", "sys_pll3_out", "clk_ext4", }; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic const char *imx8mm_sai1_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 13262306a36Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext1", "clk_ext2", }; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic const char *imx8mm_sai2_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 13562306a36Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", }; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_cistatic const char *imx8mm_sai3_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 13862306a36Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", }; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic const char *imx8mm_sai4_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 14162306a36Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext1", "clk_ext2", }; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic const char *imx8mm_sai5_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 14462306a36Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", }; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic const char *imx8mm_sai6_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 14762306a36Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", }; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_cistatic const char *imx8mm_spdif1_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 15062306a36Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", }; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic const char *imx8mm_spdif2_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", 15362306a36Sopenharmony_ci "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", }; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic const char *imx8mm_enet_ref_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll2_50m", "sys_pll2_100m", 15662306a36Sopenharmony_ci "sys_pll1_160m", "audio_pll1_out", "video_pll1_out", "clk_ext4", }; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic const char *imx8mm_enet_timer_sels[] = {"osc_24m", "sys_pll2_100m", "audio_pll1_out", "clk_ext1", "clk_ext2", 15962306a36Sopenharmony_ci "clk_ext3", "clk_ext4", "video_pll1_out", }; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic const char *imx8mm_enet_phy_sels[] = {"osc_24m", "sys_pll2_50m", "sys_pll2_125m", "sys_pll2_200m", 16262306a36Sopenharmony_ci "sys_pll2_500m", "video_pll1_out", "audio_pll2_out", }; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cistatic const char *imx8mm_nand_sels[] = {"osc_24m", "sys_pll2_500m", "audio_pll1_out", "sys_pll1_400m", 16562306a36Sopenharmony_ci "audio_pll2_out", "sys_pll3_out", "sys_pll2_250m", "video_pll1_out", }; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cistatic const char *imx8mm_qspi_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll2_333m", "sys_pll2_500m", 16862306a36Sopenharmony_ci "audio_pll2_out", "sys_pll1_266m", "sys_pll3_out", "sys_pll1_100m", }; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistatic const char *imx8mm_usdhc1_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m", 17162306a36Sopenharmony_ci "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", }; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic const char *imx8mm_usdhc2_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m", 17462306a36Sopenharmony_ci "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", }; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic const char *imx8mm_i2c1_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out", 17762306a36Sopenharmony_ci "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", }; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_cistatic const char *imx8mm_i2c2_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out", 18062306a36Sopenharmony_ci "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", }; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic const char *imx8mm_i2c3_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out", 18362306a36Sopenharmony_ci "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", }; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_cistatic const char *imx8mm_i2c4_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out", 18662306a36Sopenharmony_ci "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", }; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic const char *imx8mm_uart1_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m", 18962306a36Sopenharmony_ci "sys_pll3_out", "clk_ext2", "clk_ext4", "audio_pll2_out", }; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_cistatic const char *imx8mm_uart2_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m", 19262306a36Sopenharmony_ci "sys_pll3_out", "clk_ext2", "clk_ext3", "audio_pll2_out", }; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic const char *imx8mm_uart3_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m", 19562306a36Sopenharmony_ci "sys_pll3_out", "clk_ext2", "clk_ext4", "audio_pll2_out", }; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic const char *imx8mm_uart4_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m", 19862306a36Sopenharmony_ci "sys_pll3_out", "clk_ext2", "clk_ext3", "audio_pll2_out", }; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic const char *imx8mm_usb_core_sels[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m", "sys_pll2_100m", 20162306a36Sopenharmony_ci "sys_pll2_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", }; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_cistatic const char *imx8mm_usb_phy_sels[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m", "sys_pll2_100m", 20462306a36Sopenharmony_ci "sys_pll2_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", }; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic const char *imx8mm_gic_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll2_100m", 20762306a36Sopenharmony_ci "sys_pll1_800m", "clk_ext2", "clk_ext4", "audio_pll2_out" }; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_cistatic const char *imx8mm_ecspi1_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m", 21062306a36Sopenharmony_ci "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", }; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic const char *imx8mm_ecspi2_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m", 21362306a36Sopenharmony_ci "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", }; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_cistatic const char *imx8mm_pwm1_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m", 21662306a36Sopenharmony_ci "sys_pll3_out", "clk_ext1", "sys_pll1_80m", "video_pll1_out", }; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic const char *imx8mm_pwm2_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m", 21962306a36Sopenharmony_ci "sys_pll3_out", "clk_ext1", "sys_pll1_80m", "video_pll1_out", }; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_cistatic const char *imx8mm_pwm3_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m", 22262306a36Sopenharmony_ci "sys_pll3_out", "clk_ext2", "sys_pll1_80m", "video_pll1_out", }; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic const char *imx8mm_pwm4_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m", 22562306a36Sopenharmony_ci "sys_pll3_out", "clk_ext2", "sys_pll1_80m", "video_pll1_out", }; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_cistatic const char *imx8mm_gpt1_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_400m", "sys_pll1_40m", 22862306a36Sopenharmony_ci "video_pll1_out", "sys_pll1_80m", "audio_pll1_out", "clk_ext1" }; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_cistatic const char *imx8mm_wdog_sels[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_160m", "vpu_pll_out", 23162306a36Sopenharmony_ci "sys_pll2_125m", "sys_pll3_out", "sys_pll1_80m", "sys_pll2_166m", }; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic const char *imx8mm_wrclk_sels[] = {"osc_24m", "sys_pll1_40m", "vpu_pll_out", "sys_pll3_out", "sys_pll2_200m", 23462306a36Sopenharmony_ci "sys_pll1_266m", "sys_pll2_500m", "sys_pll1_100m", }; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic const char *imx8mm_dsi_core_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m", 23762306a36Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", }; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_cistatic const char *imx8mm_dsi_phy_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll2_100m", "sys_pll1_800m", 24062306a36Sopenharmony_ci "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", }; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_cistatic const char *imx8mm_dsi_dbi_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_100m", "sys_pll1_800m", 24362306a36Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", }; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_cistatic const char *imx8mm_usdhc3_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m", 24662306a36Sopenharmony_ci "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", }; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_cistatic const char *imx8mm_csi1_core_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m", 24962306a36Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", }; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_cistatic const char *imx8mm_csi1_phy_sels[] = {"osc_24m", "sys_pll2_333m", "sys_pll2_100m", "sys_pll1_800m", 25262306a36Sopenharmony_ci "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", }; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic const char *imx8mm_csi1_esc_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_800m", 25562306a36Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", }; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic const char *imx8mm_csi2_core_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m", 25862306a36Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", }; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_cistatic const char *imx8mm_csi2_phy_sels[] = {"osc_24m", "sys_pll2_333m", "sys_pll2_100m", "sys_pll1_800m", 26162306a36Sopenharmony_ci "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", }; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_cistatic const char *imx8mm_csi2_esc_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_800m", 26462306a36Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", }; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_cistatic const char *imx8mm_pcie2_ctrl_sels[] = {"osc_24m", "sys_pll2_250m", "sys_pll2_200m", "sys_pll1_266m", 26762306a36Sopenharmony_ci "sys_pll1_800m", "sys_pll2_500m", "sys_pll2_333m", "sys_pll3_out", }; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistatic const char *imx8mm_pcie2_phy_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll2_500m", "clk_ext1", 27062306a36Sopenharmony_ci "clk_ext2", "clk_ext3", "clk_ext4", "sys_pll1_400m", }; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_cistatic const char *imx8mm_pcie2_aux_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_50m", "sys_pll3_out", 27362306a36Sopenharmony_ci "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_160m", "sys_pll1_200m", }; 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_cistatic const char *imx8mm_ecspi3_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m", 27662306a36Sopenharmony_ci "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", }; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_cistatic const char *imx8mm_pdm_sels[] = {"osc_24m", "sys_pll2_100m", "audio_pll1_out", "sys_pll1_800m", 27962306a36Sopenharmony_ci "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", }; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_cistatic const char *imx8mm_vpu_h1_sels[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m", 28262306a36Sopenharmony_ci "audio_pll2_out", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", }; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic const char *imx8mm_dram_core_sels[] = {"dram_pll_out", "dram_alt_root", }; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_cistatic const char *imx8mm_clko1_sels[] = {"osc_24m", "sys_pll1_800m", "dummy", "sys_pll1_200m", 28762306a36Sopenharmony_ci "audio_pll2_out", "sys_pll2_500m", "vpu_pll", "sys_pll1_80m", }; 28862306a36Sopenharmony_cistatic const char *imx8mm_clko2_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_400m", "sys_pll2_166m", 28962306a36Sopenharmony_ci "sys_pll3_out", "audio_pll1_out", "video_pll1_out", "osc_32k", }; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_cistatic const char * const clkout_sels[] = {"audio_pll1_out", "audio_pll2_out", "video_pll1_out", 29262306a36Sopenharmony_ci "dummy", "dummy", "gpu_pll_out", "vpu_pll_out", 29362306a36Sopenharmony_ci "arm_pll_out", "sys_pll1", "sys_pll2", "sys_pll3", 29462306a36Sopenharmony_ci "dummy", "dummy", "osc_24m", "dummy", "osc_32k"}; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_cistatic struct clk_hw_onecell_data *clk_hw_data; 29762306a36Sopenharmony_cistatic struct clk_hw **hws; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_cistatic int imx8mm_clocks_probe(struct platform_device *pdev) 30062306a36Sopenharmony_ci{ 30162306a36Sopenharmony_ci struct device *dev = &pdev->dev; 30262306a36Sopenharmony_ci struct device_node *np = dev->of_node; 30362306a36Sopenharmony_ci void __iomem *base; 30462306a36Sopenharmony_ci int ret; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci clk_hw_data = kzalloc(struct_size(clk_hw_data, hws, 30762306a36Sopenharmony_ci IMX8MM_CLK_END), GFP_KERNEL); 30862306a36Sopenharmony_ci if (WARN_ON(!clk_hw_data)) 30962306a36Sopenharmony_ci return -ENOMEM; 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci clk_hw_data->num = IMX8MM_CLK_END; 31262306a36Sopenharmony_ci hws = clk_hw_data->hws; 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci hws[IMX8MM_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0); 31562306a36Sopenharmony_ci hws[IMX8MM_CLK_24M] = imx_get_clk_hw_by_name(np, "osc_24m"); 31662306a36Sopenharmony_ci hws[IMX8MM_CLK_32K] = imx_get_clk_hw_by_name(np, "osc_32k"); 31762306a36Sopenharmony_ci hws[IMX8MM_CLK_EXT1] = imx_get_clk_hw_by_name(np, "clk_ext1"); 31862306a36Sopenharmony_ci hws[IMX8MM_CLK_EXT2] = imx_get_clk_hw_by_name(np, "clk_ext2"); 31962306a36Sopenharmony_ci hws[IMX8MM_CLK_EXT3] = imx_get_clk_hw_by_name(np, "clk_ext3"); 32062306a36Sopenharmony_ci hws[IMX8MM_CLK_EXT4] = imx_get_clk_hw_by_name(np, "clk_ext4"); 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci np = of_find_compatible_node(NULL, NULL, "fsl,imx8mm-anatop"); 32362306a36Sopenharmony_ci base = of_iomap(np, 0); 32462306a36Sopenharmony_ci of_node_put(np); 32562306a36Sopenharmony_ci if (WARN_ON(!base)) 32662306a36Sopenharmony_ci return -ENOMEM; 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci hws[IMX8MM_AUDIO_PLL1_REF_SEL] = imx_clk_hw_mux("audio_pll1_ref_sel", base + 0x0, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 32962306a36Sopenharmony_ci hws[IMX8MM_AUDIO_PLL2_REF_SEL] = imx_clk_hw_mux("audio_pll2_ref_sel", base + 0x14, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 33062306a36Sopenharmony_ci hws[IMX8MM_VIDEO_PLL1_REF_SEL] = imx_clk_hw_mux("video_pll1_ref_sel", base + 0x28, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 33162306a36Sopenharmony_ci hws[IMX8MM_DRAM_PLL_REF_SEL] = imx_clk_hw_mux("dram_pll_ref_sel", base + 0x50, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 33262306a36Sopenharmony_ci hws[IMX8MM_GPU_PLL_REF_SEL] = imx_clk_hw_mux("gpu_pll_ref_sel", base + 0x64, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 33362306a36Sopenharmony_ci hws[IMX8MM_VPU_PLL_REF_SEL] = imx_clk_hw_mux("vpu_pll_ref_sel", base + 0x74, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 33462306a36Sopenharmony_ci hws[IMX8MM_ARM_PLL_REF_SEL] = imx_clk_hw_mux("arm_pll_ref_sel", base + 0x84, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 33562306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL3_REF_SEL] = imx_clk_hw_mux("sys_pll3_ref_sel", base + 0x114, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)); 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci hws[IMX8MM_AUDIO_PLL1] = imx_clk_hw_pll14xx("audio_pll1", "audio_pll1_ref_sel", base, &imx_1443x_pll); 33862306a36Sopenharmony_ci hws[IMX8MM_AUDIO_PLL2] = imx_clk_hw_pll14xx("audio_pll2", "audio_pll2_ref_sel", base + 0x14, &imx_1443x_pll); 33962306a36Sopenharmony_ci hws[IMX8MM_VIDEO_PLL1] = imx_clk_hw_pll14xx("video_pll1", "video_pll1_ref_sel", base + 0x28, &imx_1443x_pll); 34062306a36Sopenharmony_ci hws[IMX8MM_DRAM_PLL] = imx_clk_hw_pll14xx("dram_pll", "dram_pll_ref_sel", base + 0x50, &imx_1443x_dram_pll); 34162306a36Sopenharmony_ci hws[IMX8MM_GPU_PLL] = imx_clk_hw_pll14xx("gpu_pll", "gpu_pll_ref_sel", base + 0x64, &imx_1416x_pll); 34262306a36Sopenharmony_ci hws[IMX8MM_VPU_PLL] = imx_clk_hw_pll14xx("vpu_pll", "vpu_pll_ref_sel", base + 0x74, &imx_1416x_pll); 34362306a36Sopenharmony_ci hws[IMX8MM_ARM_PLL] = imx_clk_hw_pll14xx("arm_pll", "arm_pll_ref_sel", base + 0x84, &imx_1416x_pll); 34462306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL1] = imx_clk_hw_fixed("sys_pll1", 800000000); 34562306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL2] = imx_clk_hw_fixed("sys_pll2", 1000000000); 34662306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL3] = imx_clk_hw_pll14xx("sys_pll3", "sys_pll3_ref_sel", base + 0x114, &imx_1416x_pll); 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci /* PLL bypass out */ 34962306a36Sopenharmony_ci hws[IMX8MM_AUDIO_PLL1_BYPASS] = imx_clk_hw_mux_flags("audio_pll1_bypass", base, 16, 1, audio_pll1_bypass_sels, ARRAY_SIZE(audio_pll1_bypass_sels), CLK_SET_RATE_PARENT); 35062306a36Sopenharmony_ci hws[IMX8MM_AUDIO_PLL2_BYPASS] = imx_clk_hw_mux_flags("audio_pll2_bypass", base + 0x14, 16, 1, audio_pll2_bypass_sels, ARRAY_SIZE(audio_pll2_bypass_sels), CLK_SET_RATE_PARENT); 35162306a36Sopenharmony_ci hws[IMX8MM_VIDEO_PLL1_BYPASS] = imx_clk_hw_mux_flags("video_pll1_bypass", base + 0x28, 16, 1, video_pll1_bypass_sels, ARRAY_SIZE(video_pll1_bypass_sels), CLK_SET_RATE_PARENT); 35262306a36Sopenharmony_ci hws[IMX8MM_DRAM_PLL_BYPASS] = imx_clk_hw_mux_flags("dram_pll_bypass", base + 0x50, 16, 1, dram_pll_bypass_sels, ARRAY_SIZE(dram_pll_bypass_sels), CLK_SET_RATE_PARENT); 35362306a36Sopenharmony_ci hws[IMX8MM_GPU_PLL_BYPASS] = imx_clk_hw_mux_flags("gpu_pll_bypass", base + 0x64, 28, 1, gpu_pll_bypass_sels, ARRAY_SIZE(gpu_pll_bypass_sels), CLK_SET_RATE_PARENT); 35462306a36Sopenharmony_ci hws[IMX8MM_VPU_PLL_BYPASS] = imx_clk_hw_mux_flags("vpu_pll_bypass", base + 0x74, 28, 1, vpu_pll_bypass_sels, ARRAY_SIZE(vpu_pll_bypass_sels), CLK_SET_RATE_PARENT); 35562306a36Sopenharmony_ci hws[IMX8MM_ARM_PLL_BYPASS] = imx_clk_hw_mux_flags("arm_pll_bypass", base + 0x84, 28, 1, arm_pll_bypass_sels, ARRAY_SIZE(arm_pll_bypass_sels), CLK_SET_RATE_PARENT); 35662306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL3_BYPASS] = imx_clk_hw_mux_flags("sys_pll3_bypass", base + 0x114, 28, 1, sys_pll3_bypass_sels, ARRAY_SIZE(sys_pll3_bypass_sels), CLK_SET_RATE_PARENT); 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci /* PLL out gate */ 35962306a36Sopenharmony_ci hws[IMX8MM_AUDIO_PLL1_OUT] = imx_clk_hw_gate("audio_pll1_out", "audio_pll1_bypass", base, 13); 36062306a36Sopenharmony_ci hws[IMX8MM_AUDIO_PLL2_OUT] = imx_clk_hw_gate("audio_pll2_out", "audio_pll2_bypass", base + 0x14, 13); 36162306a36Sopenharmony_ci hws[IMX8MM_VIDEO_PLL1_OUT] = imx_clk_hw_gate("video_pll1_out", "video_pll1_bypass", base + 0x28, 13); 36262306a36Sopenharmony_ci hws[IMX8MM_DRAM_PLL_OUT] = imx_clk_hw_gate("dram_pll_out", "dram_pll_bypass", base + 0x50, 13); 36362306a36Sopenharmony_ci hws[IMX8MM_GPU_PLL_OUT] = imx_clk_hw_gate("gpu_pll_out", "gpu_pll_bypass", base + 0x64, 11); 36462306a36Sopenharmony_ci hws[IMX8MM_VPU_PLL_OUT] = imx_clk_hw_gate("vpu_pll_out", "vpu_pll_bypass", base + 0x74, 11); 36562306a36Sopenharmony_ci hws[IMX8MM_ARM_PLL_OUT] = imx_clk_hw_gate("arm_pll_out", "arm_pll_bypass", base + 0x84, 11); 36662306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL3_OUT] = imx_clk_hw_gate("sys_pll3_out", "sys_pll3_bypass", base + 0x114, 11); 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci /* SYS PLL1 fixed output */ 36962306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL1_OUT] = imx_clk_hw_gate("sys_pll1_out", "sys_pll1", base + 0x94, 11); 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL1_40M] = imx_clk_hw_fixed_factor("sys_pll1_40m", "sys_pll1_out", 1, 20); 37262306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL1_80M] = imx_clk_hw_fixed_factor("sys_pll1_80m", "sys_pll1_out", 1, 10); 37362306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL1_100M] = imx_clk_hw_fixed_factor("sys_pll1_100m", "sys_pll1_out", 1, 8); 37462306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL1_133M] = imx_clk_hw_fixed_factor("sys_pll1_133m", "sys_pll1_out", 1, 6); 37562306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL1_160M] = imx_clk_hw_fixed_factor("sys_pll1_160m", "sys_pll1_out", 1, 5); 37662306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL1_200M] = imx_clk_hw_fixed_factor("sys_pll1_200m", "sys_pll1_out", 1, 4); 37762306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL1_266M] = imx_clk_hw_fixed_factor("sys_pll1_266m", "sys_pll1_out", 1, 3); 37862306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL1_400M] = imx_clk_hw_fixed_factor("sys_pll1_400m", "sys_pll1_out", 1, 2); 37962306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL1_800M] = imx_clk_hw_fixed_factor("sys_pll1_800m", "sys_pll1_out", 1, 1); 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci /* SYS PLL2 fixed output */ 38262306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL2_OUT] = imx_clk_hw_gate("sys_pll2_out", "sys_pll2", base + 0x104, 11); 38362306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL2_50M] = imx_clk_hw_fixed_factor("sys_pll2_50m", "sys_pll2_out", 1, 20); 38462306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL2_100M] = imx_clk_hw_fixed_factor("sys_pll2_100m", "sys_pll2_out", 1, 10); 38562306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL2_125M] = imx_clk_hw_fixed_factor("sys_pll2_125m", "sys_pll2_out", 1, 8); 38662306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL2_166M] = imx_clk_hw_fixed_factor("sys_pll2_166m", "sys_pll2_out", 1, 6); 38762306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL2_200M] = imx_clk_hw_fixed_factor("sys_pll2_200m", "sys_pll2_out", 1, 5); 38862306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL2_250M] = imx_clk_hw_fixed_factor("sys_pll2_250m", "sys_pll2_out", 1, 4); 38962306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL2_333M] = imx_clk_hw_fixed_factor("sys_pll2_333m", "sys_pll2_out", 1, 3); 39062306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL2_500M] = imx_clk_hw_fixed_factor("sys_pll2_500m", "sys_pll2_out", 1, 2); 39162306a36Sopenharmony_ci hws[IMX8MM_SYS_PLL2_1000M] = imx_clk_hw_fixed_factor("sys_pll2_1000m", "sys_pll2_out", 1, 1); 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci hws[IMX8MM_CLK_CLKOUT1_SEL] = imx_clk_hw_mux2("clkout1_sel", base + 0x128, 4, 4, clkout_sels, ARRAY_SIZE(clkout_sels)); 39462306a36Sopenharmony_ci hws[IMX8MM_CLK_CLKOUT1_DIV] = imx_clk_hw_divider("clkout1_div", "clkout1_sel", base + 0x128, 0, 4); 39562306a36Sopenharmony_ci hws[IMX8MM_CLK_CLKOUT1] = imx_clk_hw_gate("clkout1", "clkout1_div", base + 0x128, 8); 39662306a36Sopenharmony_ci hws[IMX8MM_CLK_CLKOUT2_SEL] = imx_clk_hw_mux2("clkout2_sel", base + 0x128, 20, 4, clkout_sels, ARRAY_SIZE(clkout_sels)); 39762306a36Sopenharmony_ci hws[IMX8MM_CLK_CLKOUT2_DIV] = imx_clk_hw_divider("clkout2_div", "clkout2_sel", base + 0x128, 16, 4); 39862306a36Sopenharmony_ci hws[IMX8MM_CLK_CLKOUT2] = imx_clk_hw_gate("clkout2", "clkout2_div", base + 0x128, 24); 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci np = dev->of_node; 40162306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 40262306a36Sopenharmony_ci if (WARN_ON(IS_ERR(base))) 40362306a36Sopenharmony_ci return PTR_ERR(base); 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci /* Core Slice */ 40662306a36Sopenharmony_ci hws[IMX8MM_CLK_A53_DIV] = imx8m_clk_hw_composite_core("arm_a53_div", imx8mm_a53_sels, base + 0x8000); 40762306a36Sopenharmony_ci hws[IMX8MM_CLK_A53_CG] = hws[IMX8MM_CLK_A53_DIV]; 40862306a36Sopenharmony_ci hws[IMX8MM_CLK_A53_SRC] = hws[IMX8MM_CLK_A53_DIV]; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci hws[IMX8MM_CLK_M4_CORE] = imx8m_clk_hw_composite_core("arm_m4_core", imx8mm_m4_sels, base + 0x8080); 41162306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_CORE] = imx8m_clk_hw_composite_core("vpu_core", imx8mm_vpu_sels, base + 0x8100); 41262306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU3D_CORE] = imx8m_clk_hw_composite_core("gpu3d_core", imx8mm_gpu3d_sels, base + 0x8180); 41362306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU2D_CORE] = imx8m_clk_hw_composite_core("gpu2d_core", imx8mm_gpu2d_sels, base + 0x8200); 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci /* For backwards compatibility */ 41662306a36Sopenharmony_ci hws[IMX8MM_CLK_M4_SRC] = hws[IMX8MM_CLK_M4_CORE]; 41762306a36Sopenharmony_ci hws[IMX8MM_CLK_M4_CG] = hws[IMX8MM_CLK_M4_CORE]; 41862306a36Sopenharmony_ci hws[IMX8MM_CLK_M4_DIV] = hws[IMX8MM_CLK_M4_CORE]; 41962306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_SRC] = hws[IMX8MM_CLK_VPU_CORE]; 42062306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_CG] = hws[IMX8MM_CLK_VPU_CORE]; 42162306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_DIV] = hws[IMX8MM_CLK_VPU_CORE]; 42262306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU3D_SRC] = hws[IMX8MM_CLK_GPU3D_CORE]; 42362306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU3D_CG] = hws[IMX8MM_CLK_GPU3D_CORE]; 42462306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU3D_DIV] = hws[IMX8MM_CLK_GPU3D_CORE]; 42562306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU2D_SRC] = hws[IMX8MM_CLK_GPU2D_CORE]; 42662306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU2D_CG] = hws[IMX8MM_CLK_GPU2D_CORE]; 42762306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU2D_DIV] = hws[IMX8MM_CLK_GPU2D_CORE]; 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci /* CORE SEL */ 43062306a36Sopenharmony_ci hws[IMX8MM_CLK_A53_CORE] = imx_clk_hw_mux2("arm_a53_core", base + 0x9880, 24, 1, imx8mm_a53_core_sels, ARRAY_SIZE(imx8mm_a53_core_sels)); 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci /* BUS */ 43362306a36Sopenharmony_ci hws[IMX8MM_CLK_MAIN_AXI] = imx8m_clk_hw_composite_bus_critical("main_axi", imx8mm_main_axi_sels, base + 0x8800); 43462306a36Sopenharmony_ci hws[IMX8MM_CLK_ENET_AXI] = imx8m_clk_hw_composite_bus("enet_axi", imx8mm_enet_axi_sels, base + 0x8880); 43562306a36Sopenharmony_ci hws[IMX8MM_CLK_NAND_USDHC_BUS] = imx8m_clk_hw_composite_bus_critical("nand_usdhc_bus", imx8mm_nand_usdhc_sels, base + 0x8900); 43662306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_BUS] = imx8m_clk_hw_composite_bus("vpu_bus", imx8mm_vpu_bus_sels, base + 0x8980); 43762306a36Sopenharmony_ci hws[IMX8MM_CLK_DISP_AXI] = imx8m_clk_hw_composite_bus("disp_axi", imx8mm_disp_axi_sels, base + 0x8a00); 43862306a36Sopenharmony_ci hws[IMX8MM_CLK_DISP_APB] = imx8m_clk_hw_composite_bus("disp_apb", imx8mm_disp_apb_sels, base + 0x8a80); 43962306a36Sopenharmony_ci hws[IMX8MM_CLK_DISP_RTRM] = imx8m_clk_hw_composite_bus("disp_rtrm", imx8mm_disp_rtrm_sels, base + 0x8b00); 44062306a36Sopenharmony_ci hws[IMX8MM_CLK_USB_BUS] = imx8m_clk_hw_composite_bus("usb_bus", imx8mm_usb_bus_sels, base + 0x8b80); 44162306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU_AXI] = imx8m_clk_hw_composite_bus("gpu_axi", imx8mm_gpu_axi_sels, base + 0x8c00); 44262306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU_AHB] = imx8m_clk_hw_composite_bus("gpu_ahb", imx8mm_gpu_ahb_sels, base + 0x8c80); 44362306a36Sopenharmony_ci hws[IMX8MM_CLK_NOC] = imx8m_clk_hw_composite_bus_critical("noc", imx8mm_noc_sels, base + 0x8d00); 44462306a36Sopenharmony_ci hws[IMX8MM_CLK_NOC_APB] = imx8m_clk_hw_composite_bus_critical("noc_apb", imx8mm_noc_apb_sels, base + 0x8d80); 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci /* AHB */ 44762306a36Sopenharmony_ci hws[IMX8MM_CLK_AHB] = imx8m_clk_hw_composite_bus_critical("ahb", imx8mm_ahb_sels, base + 0x9000); 44862306a36Sopenharmony_ci hws[IMX8MM_CLK_AUDIO_AHB] = imx8m_clk_hw_composite_bus("audio_ahb", imx8mm_audio_ahb_sels, base + 0x9100); 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci /* IPG */ 45162306a36Sopenharmony_ci hws[IMX8MM_CLK_IPG_ROOT] = imx_clk_hw_divider2("ipg_root", "ahb", base + 0x9080, 0, 1); 45262306a36Sopenharmony_ci hws[IMX8MM_CLK_IPG_AUDIO_ROOT] = imx_clk_hw_divider2("ipg_audio_root", "audio_ahb", base + 0x9180, 0, 1); 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_ci /* 45562306a36Sopenharmony_ci * DRAM clocks are manipulated from TF-A outside clock framework. 45662306a36Sopenharmony_ci * The fw_managed helper sets GET_RATE_NOCACHE and clears SET_PARENT_GATE 45762306a36Sopenharmony_ci * as div value should always be read from hardware 45862306a36Sopenharmony_ci */ 45962306a36Sopenharmony_ci hws[IMX8MM_CLK_DRAM_ALT] = imx8m_clk_hw_fw_managed_composite("dram_alt", imx8mm_dram_alt_sels, base + 0xa000); 46062306a36Sopenharmony_ci hws[IMX8MM_CLK_DRAM_APB] = imx8m_clk_hw_fw_managed_composite_critical("dram_apb", imx8mm_dram_apb_sels, base + 0xa080); 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ci /* IP */ 46362306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_G1] = imx8m_clk_hw_composite("vpu_g1", imx8mm_vpu_g1_sels, base + 0xa100); 46462306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_G2] = imx8m_clk_hw_composite("vpu_g2", imx8mm_vpu_g2_sels, base + 0xa180); 46562306a36Sopenharmony_ci hws[IMX8MM_CLK_DISP_DTRC] = imx8m_clk_hw_composite("disp_dtrc", imx8mm_disp_dtrc_sels, base + 0xa200); 46662306a36Sopenharmony_ci hws[IMX8MM_CLK_DISP_DC8000] = imx8m_clk_hw_composite("disp_dc8000", imx8mm_disp_dc8000_sels, base + 0xa280); 46762306a36Sopenharmony_ci hws[IMX8MM_CLK_PCIE1_CTRL] = imx8m_clk_hw_composite("pcie1_ctrl", imx8mm_pcie1_ctrl_sels, base + 0xa300); 46862306a36Sopenharmony_ci hws[IMX8MM_CLK_PCIE1_PHY] = imx8m_clk_hw_composite("pcie1_phy", imx8mm_pcie1_phy_sels, base + 0xa380); 46962306a36Sopenharmony_ci hws[IMX8MM_CLK_PCIE1_AUX] = imx8m_clk_hw_composite("pcie1_aux", imx8mm_pcie1_aux_sels, base + 0xa400); 47062306a36Sopenharmony_ci hws[IMX8MM_CLK_DC_PIXEL] = imx8m_clk_hw_composite("dc_pixel", imx8mm_dc_pixel_sels, base + 0xa480); 47162306a36Sopenharmony_ci hws[IMX8MM_CLK_LCDIF_PIXEL] = imx8m_clk_hw_composite_flags("lcdif_pixel", imx8mm_lcdif_pixel_sels, base + 0xa500, CLK_SET_RATE_PARENT); 47262306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI1] = imx8m_clk_hw_composite("sai1", imx8mm_sai1_sels, base + 0xa580); 47362306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI2] = imx8m_clk_hw_composite("sai2", imx8mm_sai2_sels, base + 0xa600); 47462306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI3] = imx8m_clk_hw_composite("sai3", imx8mm_sai3_sels, base + 0xa680); 47562306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI4] = imx8m_clk_hw_composite("sai4", imx8mm_sai4_sels, base + 0xa700); 47662306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI5] = imx8m_clk_hw_composite("sai5", imx8mm_sai5_sels, base + 0xa780); 47762306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI6] = imx8m_clk_hw_composite("sai6", imx8mm_sai6_sels, base + 0xa800); 47862306a36Sopenharmony_ci hws[IMX8MM_CLK_SPDIF1] = imx8m_clk_hw_composite("spdif1", imx8mm_spdif1_sels, base + 0xa880); 47962306a36Sopenharmony_ci hws[IMX8MM_CLK_SPDIF2] = imx8m_clk_hw_composite("spdif2", imx8mm_spdif2_sels, base + 0xa900); 48062306a36Sopenharmony_ci hws[IMX8MM_CLK_ENET_REF] = imx8m_clk_hw_composite("enet_ref", imx8mm_enet_ref_sels, base + 0xa980); 48162306a36Sopenharmony_ci hws[IMX8MM_CLK_ENET_TIMER] = imx8m_clk_hw_composite("enet_timer", imx8mm_enet_timer_sels, base + 0xaa00); 48262306a36Sopenharmony_ci hws[IMX8MM_CLK_ENET_PHY_REF] = imx8m_clk_hw_composite("enet_phy", imx8mm_enet_phy_sels, base + 0xaa80); 48362306a36Sopenharmony_ci hws[IMX8MM_CLK_NAND] = imx8m_clk_hw_composite("nand", imx8mm_nand_sels, base + 0xab00); 48462306a36Sopenharmony_ci hws[IMX8MM_CLK_QSPI] = imx8m_clk_hw_composite("qspi", imx8mm_qspi_sels, base + 0xab80); 48562306a36Sopenharmony_ci hws[IMX8MM_CLK_USDHC1] = imx8m_clk_hw_composite("usdhc1", imx8mm_usdhc1_sels, base + 0xac00); 48662306a36Sopenharmony_ci hws[IMX8MM_CLK_USDHC2] = imx8m_clk_hw_composite("usdhc2", imx8mm_usdhc2_sels, base + 0xac80); 48762306a36Sopenharmony_ci hws[IMX8MM_CLK_I2C1] = imx8m_clk_hw_composite("i2c1", imx8mm_i2c1_sels, base + 0xad00); 48862306a36Sopenharmony_ci hws[IMX8MM_CLK_I2C2] = imx8m_clk_hw_composite("i2c2", imx8mm_i2c2_sels, base + 0xad80); 48962306a36Sopenharmony_ci hws[IMX8MM_CLK_I2C3] = imx8m_clk_hw_composite("i2c3", imx8mm_i2c3_sels, base + 0xae00); 49062306a36Sopenharmony_ci hws[IMX8MM_CLK_I2C4] = imx8m_clk_hw_composite("i2c4", imx8mm_i2c4_sels, base + 0xae80); 49162306a36Sopenharmony_ci hws[IMX8MM_CLK_UART1] = imx8m_clk_hw_composite("uart1", imx8mm_uart1_sels, base + 0xaf00); 49262306a36Sopenharmony_ci hws[IMX8MM_CLK_UART2] = imx8m_clk_hw_composite("uart2", imx8mm_uart2_sels, base + 0xaf80); 49362306a36Sopenharmony_ci hws[IMX8MM_CLK_UART3] = imx8m_clk_hw_composite("uart3", imx8mm_uart3_sels, base + 0xb000); 49462306a36Sopenharmony_ci hws[IMX8MM_CLK_UART4] = imx8m_clk_hw_composite("uart4", imx8mm_uart4_sels, base + 0xb080); 49562306a36Sopenharmony_ci hws[IMX8MM_CLK_USB_CORE_REF] = imx8m_clk_hw_composite("usb_core_ref", imx8mm_usb_core_sels, base + 0xb100); 49662306a36Sopenharmony_ci hws[IMX8MM_CLK_USB_PHY_REF] = imx8m_clk_hw_composite("usb_phy_ref", imx8mm_usb_phy_sels, base + 0xb180); 49762306a36Sopenharmony_ci hws[IMX8MM_CLK_GIC] = imx8m_clk_hw_composite_critical("gic", imx8mm_gic_sels, base + 0xb200); 49862306a36Sopenharmony_ci hws[IMX8MM_CLK_ECSPI1] = imx8m_clk_hw_composite("ecspi1", imx8mm_ecspi1_sels, base + 0xb280); 49962306a36Sopenharmony_ci hws[IMX8MM_CLK_ECSPI2] = imx8m_clk_hw_composite("ecspi2", imx8mm_ecspi2_sels, base + 0xb300); 50062306a36Sopenharmony_ci hws[IMX8MM_CLK_PWM1] = imx8m_clk_hw_composite("pwm1", imx8mm_pwm1_sels, base + 0xb380); 50162306a36Sopenharmony_ci hws[IMX8MM_CLK_PWM2] = imx8m_clk_hw_composite("pwm2", imx8mm_pwm2_sels, base + 0xb400); 50262306a36Sopenharmony_ci hws[IMX8MM_CLK_PWM3] = imx8m_clk_hw_composite("pwm3", imx8mm_pwm3_sels, base + 0xb480); 50362306a36Sopenharmony_ci hws[IMX8MM_CLK_PWM4] = imx8m_clk_hw_composite("pwm4", imx8mm_pwm4_sels, base + 0xb500); 50462306a36Sopenharmony_ci hws[IMX8MM_CLK_GPT1] = imx8m_clk_hw_composite("gpt1", imx8mm_gpt1_sels, base + 0xb580); 50562306a36Sopenharmony_ci hws[IMX8MM_CLK_WDOG] = imx8m_clk_hw_composite("wdog", imx8mm_wdog_sels, base + 0xb900); 50662306a36Sopenharmony_ci hws[IMX8MM_CLK_WRCLK] = imx8m_clk_hw_composite("wrclk", imx8mm_wrclk_sels, base + 0xb980); 50762306a36Sopenharmony_ci hws[IMX8MM_CLK_CLKO1] = imx8m_clk_hw_composite("clko1", imx8mm_clko1_sels, base + 0xba00); 50862306a36Sopenharmony_ci hws[IMX8MM_CLK_CLKO2] = imx8m_clk_hw_composite("clko2", imx8mm_clko2_sels, base + 0xba80); 50962306a36Sopenharmony_ci hws[IMX8MM_CLK_DSI_CORE] = imx8m_clk_hw_composite("dsi_core", imx8mm_dsi_core_sels, base + 0xbb00); 51062306a36Sopenharmony_ci hws[IMX8MM_CLK_DSI_PHY_REF] = imx8m_clk_hw_composite("dsi_phy_ref", imx8mm_dsi_phy_sels, base + 0xbb80); 51162306a36Sopenharmony_ci hws[IMX8MM_CLK_DSI_DBI] = imx8m_clk_hw_composite("dsi_dbi", imx8mm_dsi_dbi_sels, base + 0xbc00); 51262306a36Sopenharmony_ci hws[IMX8MM_CLK_USDHC3] = imx8m_clk_hw_composite("usdhc3", imx8mm_usdhc3_sels, base + 0xbc80); 51362306a36Sopenharmony_ci hws[IMX8MM_CLK_CSI1_CORE] = imx8m_clk_hw_composite("csi1_core", imx8mm_csi1_core_sels, base + 0xbd00); 51462306a36Sopenharmony_ci hws[IMX8MM_CLK_CSI1_PHY_REF] = imx8m_clk_hw_composite("csi1_phy_ref", imx8mm_csi1_phy_sels, base + 0xbd80); 51562306a36Sopenharmony_ci hws[IMX8MM_CLK_CSI1_ESC] = imx8m_clk_hw_composite("csi1_esc", imx8mm_csi1_esc_sels, base + 0xbe00); 51662306a36Sopenharmony_ci hws[IMX8MM_CLK_CSI2_CORE] = imx8m_clk_hw_composite("csi2_core", imx8mm_csi2_core_sels, base + 0xbe80); 51762306a36Sopenharmony_ci hws[IMX8MM_CLK_CSI2_PHY_REF] = imx8m_clk_hw_composite("csi2_phy_ref", imx8mm_csi2_phy_sels, base + 0xbf00); 51862306a36Sopenharmony_ci hws[IMX8MM_CLK_CSI2_ESC] = imx8m_clk_hw_composite("csi2_esc", imx8mm_csi2_esc_sels, base + 0xbf80); 51962306a36Sopenharmony_ci hws[IMX8MM_CLK_PCIE2_CTRL] = imx8m_clk_hw_composite("pcie2_ctrl", imx8mm_pcie2_ctrl_sels, base + 0xc000); 52062306a36Sopenharmony_ci hws[IMX8MM_CLK_PCIE2_PHY] = imx8m_clk_hw_composite("pcie2_phy", imx8mm_pcie2_phy_sels, base + 0xc080); 52162306a36Sopenharmony_ci hws[IMX8MM_CLK_PCIE2_AUX] = imx8m_clk_hw_composite("pcie2_aux", imx8mm_pcie2_aux_sels, base + 0xc100); 52262306a36Sopenharmony_ci hws[IMX8MM_CLK_ECSPI3] = imx8m_clk_hw_composite("ecspi3", imx8mm_ecspi3_sels, base + 0xc180); 52362306a36Sopenharmony_ci hws[IMX8MM_CLK_PDM] = imx8m_clk_hw_composite("pdm", imx8mm_pdm_sels, base + 0xc200); 52462306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_H1] = imx8m_clk_hw_composite("vpu_h1", imx8mm_vpu_h1_sels, base + 0xc280); 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci /* CCGR */ 52762306a36Sopenharmony_ci hws[IMX8MM_CLK_ECSPI1_ROOT] = imx_clk_hw_gate4("ecspi1_root_clk", "ecspi1", base + 0x4070, 0); 52862306a36Sopenharmony_ci hws[IMX8MM_CLK_ECSPI2_ROOT] = imx_clk_hw_gate4("ecspi2_root_clk", "ecspi2", base + 0x4080, 0); 52962306a36Sopenharmony_ci hws[IMX8MM_CLK_ECSPI3_ROOT] = imx_clk_hw_gate4("ecspi3_root_clk", "ecspi3", base + 0x4090, 0); 53062306a36Sopenharmony_ci hws[IMX8MM_CLK_ENET1_ROOT] = imx_clk_hw_gate4("enet1_root_clk", "enet_axi", base + 0x40a0, 0); 53162306a36Sopenharmony_ci hws[IMX8MM_CLK_GPIO1_ROOT] = imx_clk_hw_gate4("gpio1_root_clk", "ipg_root", base + 0x40b0, 0); 53262306a36Sopenharmony_ci hws[IMX8MM_CLK_GPIO2_ROOT] = imx_clk_hw_gate4("gpio2_root_clk", "ipg_root", base + 0x40c0, 0); 53362306a36Sopenharmony_ci hws[IMX8MM_CLK_GPIO3_ROOT] = imx_clk_hw_gate4("gpio3_root_clk", "ipg_root", base + 0x40d0, 0); 53462306a36Sopenharmony_ci hws[IMX8MM_CLK_GPIO4_ROOT] = imx_clk_hw_gate4("gpio4_root_clk", "ipg_root", base + 0x40e0, 0); 53562306a36Sopenharmony_ci hws[IMX8MM_CLK_GPIO5_ROOT] = imx_clk_hw_gate4("gpio5_root_clk", "ipg_root", base + 0x40f0, 0); 53662306a36Sopenharmony_ci hws[IMX8MM_CLK_GPT1_ROOT] = imx_clk_hw_gate4("gpt1_root_clk", "gpt1", base + 0x4100, 0); 53762306a36Sopenharmony_ci hws[IMX8MM_CLK_I2C1_ROOT] = imx_clk_hw_gate4("i2c1_root_clk", "i2c1", base + 0x4170, 0); 53862306a36Sopenharmony_ci hws[IMX8MM_CLK_I2C2_ROOT] = imx_clk_hw_gate4("i2c2_root_clk", "i2c2", base + 0x4180, 0); 53962306a36Sopenharmony_ci hws[IMX8MM_CLK_I2C3_ROOT] = imx_clk_hw_gate4("i2c3_root_clk", "i2c3", base + 0x4190, 0); 54062306a36Sopenharmony_ci hws[IMX8MM_CLK_I2C4_ROOT] = imx_clk_hw_gate4("i2c4_root_clk", "i2c4", base + 0x41a0, 0); 54162306a36Sopenharmony_ci hws[IMX8MM_CLK_MU_ROOT] = imx_clk_hw_gate4("mu_root_clk", "ipg_root", base + 0x4210, 0); 54262306a36Sopenharmony_ci hws[IMX8MM_CLK_OCOTP_ROOT] = imx_clk_hw_gate4("ocotp_root_clk", "ipg_root", base + 0x4220, 0); 54362306a36Sopenharmony_ci hws[IMX8MM_CLK_PCIE1_ROOT] = imx_clk_hw_gate4("pcie1_root_clk", "pcie1_ctrl", base + 0x4250, 0); 54462306a36Sopenharmony_ci hws[IMX8MM_CLK_PWM1_ROOT] = imx_clk_hw_gate4("pwm1_root_clk", "pwm1", base + 0x4280, 0); 54562306a36Sopenharmony_ci hws[IMX8MM_CLK_PWM2_ROOT] = imx_clk_hw_gate4("pwm2_root_clk", "pwm2", base + 0x4290, 0); 54662306a36Sopenharmony_ci hws[IMX8MM_CLK_PWM3_ROOT] = imx_clk_hw_gate4("pwm3_root_clk", "pwm3", base + 0x42a0, 0); 54762306a36Sopenharmony_ci hws[IMX8MM_CLK_PWM4_ROOT] = imx_clk_hw_gate4("pwm4_root_clk", "pwm4", base + 0x42b0, 0); 54862306a36Sopenharmony_ci hws[IMX8MM_CLK_QSPI_ROOT] = imx_clk_hw_gate4("qspi_root_clk", "qspi", base + 0x42f0, 0); 54962306a36Sopenharmony_ci hws[IMX8MM_CLK_NAND_ROOT] = imx_clk_hw_gate2_shared2("nand_root_clk", "nand", base + 0x4300, 0, &share_count_nand); 55062306a36Sopenharmony_ci hws[IMX8MM_CLK_NAND_USDHC_BUS_RAWNAND_CLK] = imx_clk_hw_gate2_shared2("nand_usdhc_rawnand_clk", "nand_usdhc_bus", base + 0x4300, 0, &share_count_nand); 55162306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI1_ROOT] = imx_clk_hw_gate2_shared2("sai1_root_clk", "sai1", base + 0x4330, 0, &share_count_sai1); 55262306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI1_IPG] = imx_clk_hw_gate2_shared2("sai1_ipg_clk", "ipg_audio_root", base + 0x4330, 0, &share_count_sai1); 55362306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI2_ROOT] = imx_clk_hw_gate2_shared2("sai2_root_clk", "sai2", base + 0x4340, 0, &share_count_sai2); 55462306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI2_IPG] = imx_clk_hw_gate2_shared2("sai2_ipg_clk", "ipg_audio_root", base + 0x4340, 0, &share_count_sai2); 55562306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI3_ROOT] = imx_clk_hw_gate2_shared2("sai3_root_clk", "sai3", base + 0x4350, 0, &share_count_sai3); 55662306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI3_IPG] = imx_clk_hw_gate2_shared2("sai3_ipg_clk", "ipg_audio_root", base + 0x4350, 0, &share_count_sai3); 55762306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI4_ROOT] = imx_clk_hw_gate2_shared2("sai4_root_clk", "sai4", base + 0x4360, 0, &share_count_sai4); 55862306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI4_IPG] = imx_clk_hw_gate2_shared2("sai4_ipg_clk", "ipg_audio_root", base + 0x4360, 0, &share_count_sai4); 55962306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI5_ROOT] = imx_clk_hw_gate2_shared2("sai5_root_clk", "sai5", base + 0x4370, 0, &share_count_sai5); 56062306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI5_IPG] = imx_clk_hw_gate2_shared2("sai5_ipg_clk", "ipg_audio_root", base + 0x4370, 0, &share_count_sai5); 56162306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI6_ROOT] = imx_clk_hw_gate2_shared2("sai6_root_clk", "sai6", base + 0x4380, 0, &share_count_sai6); 56262306a36Sopenharmony_ci hws[IMX8MM_CLK_SAI6_IPG] = imx_clk_hw_gate2_shared2("sai6_ipg_clk", "ipg_audio_root", base + 0x4380, 0, &share_count_sai6); 56362306a36Sopenharmony_ci hws[IMX8MM_CLK_UART1_ROOT] = imx_clk_hw_gate4("uart1_root_clk", "uart1", base + 0x4490, 0); 56462306a36Sopenharmony_ci hws[IMX8MM_CLK_UART2_ROOT] = imx_clk_hw_gate4("uart2_root_clk", "uart2", base + 0x44a0, 0); 56562306a36Sopenharmony_ci hws[IMX8MM_CLK_UART3_ROOT] = imx_clk_hw_gate4("uart3_root_clk", "uart3", base + 0x44b0, 0); 56662306a36Sopenharmony_ci hws[IMX8MM_CLK_UART4_ROOT] = imx_clk_hw_gate4("uart4_root_clk", "uart4", base + 0x44c0, 0); 56762306a36Sopenharmony_ci hws[IMX8MM_CLK_USB1_CTRL_ROOT] = imx_clk_hw_gate4("usb1_ctrl_root_clk", "usb_bus", base + 0x44d0, 0); 56862306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU3D_ROOT] = imx_clk_hw_gate4("gpu3d_root_clk", "gpu3d_core", base + 0x44f0, 0); 56962306a36Sopenharmony_ci hws[IMX8MM_CLK_USDHC1_ROOT] = imx_clk_hw_gate4("usdhc1_root_clk", "usdhc1", base + 0x4510, 0); 57062306a36Sopenharmony_ci hws[IMX8MM_CLK_USDHC2_ROOT] = imx_clk_hw_gate4("usdhc2_root_clk", "usdhc2", base + 0x4520, 0); 57162306a36Sopenharmony_ci hws[IMX8MM_CLK_WDOG1_ROOT] = imx_clk_hw_gate4("wdog1_root_clk", "wdog", base + 0x4530, 0); 57262306a36Sopenharmony_ci hws[IMX8MM_CLK_WDOG2_ROOT] = imx_clk_hw_gate4("wdog2_root_clk", "wdog", base + 0x4540, 0); 57362306a36Sopenharmony_ci hws[IMX8MM_CLK_WDOG3_ROOT] = imx_clk_hw_gate4("wdog3_root_clk", "wdog", base + 0x4550, 0); 57462306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_G1_ROOT] = imx_clk_hw_gate4("vpu_g1_root_clk", "vpu_g1", base + 0x4560, 0); 57562306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU_BUS_ROOT] = imx_clk_hw_gate4("gpu_root_clk", "gpu_axi", base + 0x4570, 0); 57662306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_H1_ROOT] = imx_clk_hw_gate4("vpu_h1_root_clk", "vpu_h1", base + 0x4590, 0); 57762306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_G2_ROOT] = imx_clk_hw_gate4("vpu_g2_root_clk", "vpu_g2", base + 0x45a0, 0); 57862306a36Sopenharmony_ci hws[IMX8MM_CLK_PDM_ROOT] = imx_clk_hw_gate2_shared2("pdm_root_clk", "pdm", base + 0x45b0, 0, &share_count_pdm); 57962306a36Sopenharmony_ci hws[IMX8MM_CLK_PDM_IPG] = imx_clk_hw_gate2_shared2("pdm_ipg_clk", "ipg_audio_root", base + 0x45b0, 0, &share_count_pdm); 58062306a36Sopenharmony_ci hws[IMX8MM_CLK_DISP_ROOT] = imx_clk_hw_gate2_shared2("disp_root_clk", "disp_dc8000", base + 0x45d0, 0, &share_count_disp); 58162306a36Sopenharmony_ci hws[IMX8MM_CLK_DISP_AXI_ROOT] = imx_clk_hw_gate2_shared2("disp_axi_root_clk", "disp_axi", base + 0x45d0, 0, &share_count_disp); 58262306a36Sopenharmony_ci hws[IMX8MM_CLK_DISP_APB_ROOT] = imx_clk_hw_gate2_shared2("disp_apb_root_clk", "disp_apb", base + 0x45d0, 0, &share_count_disp); 58362306a36Sopenharmony_ci hws[IMX8MM_CLK_DISP_RTRM_ROOT] = imx_clk_hw_gate2_shared2("disp_rtrm_root_clk", "disp_rtrm", base + 0x45d0, 0, &share_count_disp); 58462306a36Sopenharmony_ci hws[IMX8MM_CLK_USDHC3_ROOT] = imx_clk_hw_gate4("usdhc3_root_clk", "usdhc3", base + 0x45e0, 0); 58562306a36Sopenharmony_ci hws[IMX8MM_CLK_TMU_ROOT] = imx_clk_hw_gate4("tmu_root_clk", "ipg_root", base + 0x4620, 0); 58662306a36Sopenharmony_ci hws[IMX8MM_CLK_VPU_DEC_ROOT] = imx_clk_hw_gate4("vpu_dec_root_clk", "vpu_bus", base + 0x4630, 0); 58762306a36Sopenharmony_ci hws[IMX8MM_CLK_SDMA1_ROOT] = imx_clk_hw_gate4("sdma1_clk", "ipg_root", base + 0x43a0, 0); 58862306a36Sopenharmony_ci hws[IMX8MM_CLK_SDMA2_ROOT] = imx_clk_hw_gate4("sdma2_clk", "ipg_audio_root", base + 0x43b0, 0); 58962306a36Sopenharmony_ci hws[IMX8MM_CLK_SDMA3_ROOT] = imx_clk_hw_gate4("sdma3_clk", "ipg_audio_root", base + 0x45f0, 0); 59062306a36Sopenharmony_ci hws[IMX8MM_CLK_GPU2D_ROOT] = imx_clk_hw_gate4("gpu2d_root_clk", "gpu2d_core", base + 0x4660, 0); 59162306a36Sopenharmony_ci hws[IMX8MM_CLK_CSI1_ROOT] = imx_clk_hw_gate4("csi1_root_clk", "csi1_core", base + 0x4650, 0); 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci hws[IMX8MM_CLK_GPT_3M] = imx_clk_hw_fixed_factor("gpt_3m", "osc_24m", 1, 8); 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci hws[IMX8MM_CLK_DRAM_ALT_ROOT] = imx_clk_hw_fixed_factor("dram_alt_root", "dram_alt", 1, 4); 59662306a36Sopenharmony_ci hws[IMX8MM_CLK_DRAM_CORE] = imx_clk_hw_mux2_flags("dram_core_clk", base + 0x9800, 24, 1, imx8mm_dram_core_sels, ARRAY_SIZE(imx8mm_dram_core_sels), CLK_IS_CRITICAL); 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_ci hws[IMX8MM_CLK_ARM] = imx_clk_hw_cpu("arm", "arm_a53_core", 59962306a36Sopenharmony_ci hws[IMX8MM_CLK_A53_CORE]->clk, 60062306a36Sopenharmony_ci hws[IMX8MM_CLK_A53_CORE]->clk, 60162306a36Sopenharmony_ci hws[IMX8MM_ARM_PLL_OUT]->clk, 60262306a36Sopenharmony_ci hws[IMX8MM_CLK_A53_DIV]->clk); 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci imx_check_clk_hws(hws, IMX8MM_CLK_END); 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_ci ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data); 60762306a36Sopenharmony_ci if (ret < 0) { 60862306a36Sopenharmony_ci dev_err(dev, "failed to register clks for i.MX8MM\n"); 60962306a36Sopenharmony_ci goto unregister_hws; 61062306a36Sopenharmony_ci } 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci imx_register_uart_clocks(); 61362306a36Sopenharmony_ci 61462306a36Sopenharmony_ci return 0; 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_ciunregister_hws: 61762306a36Sopenharmony_ci imx_unregister_hw_clocks(hws, IMX8MM_CLK_END); 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_ci return ret; 62062306a36Sopenharmony_ci} 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_cistatic const struct of_device_id imx8mm_clk_of_match[] = { 62362306a36Sopenharmony_ci { .compatible = "fsl,imx8mm-ccm" }, 62462306a36Sopenharmony_ci { /* Sentinel */ }, 62562306a36Sopenharmony_ci}; 62662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, imx8mm_clk_of_match); 62762306a36Sopenharmony_ci 62862306a36Sopenharmony_cistatic struct platform_driver imx8mm_clk_driver = { 62962306a36Sopenharmony_ci .probe = imx8mm_clocks_probe, 63062306a36Sopenharmony_ci .driver = { 63162306a36Sopenharmony_ci .name = "imx8mm-ccm", 63262306a36Sopenharmony_ci /* 63362306a36Sopenharmony_ci * Disable bind attributes: clocks are not removed and 63462306a36Sopenharmony_ci * reloading the driver will crash or break devices. 63562306a36Sopenharmony_ci */ 63662306a36Sopenharmony_ci .suppress_bind_attrs = true, 63762306a36Sopenharmony_ci .of_match_table = imx8mm_clk_of_match, 63862306a36Sopenharmony_ci }, 63962306a36Sopenharmony_ci}; 64062306a36Sopenharmony_cimodule_platform_driver(imx8mm_clk_driver); 64162306a36Sopenharmony_cimodule_param(mcore_booted, bool, S_IRUGO); 64262306a36Sopenharmony_ciMODULE_PARM_DESC(mcore_booted, "See Cortex-M core is booted or not"); 64362306a36Sopenharmony_ci 64462306a36Sopenharmony_ciMODULE_AUTHOR("Bai Ping <ping.bai@nxp.com>"); 64562306a36Sopenharmony_ciMODULE_DESCRIPTION("NXP i.MX8MM clock driver"); 64662306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 647