162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2014-2015 Freescale Semiconductor, Inc. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <dt-bindings/clock/imx7d-clock.h> 762306a36Sopenharmony_ci#include <linux/bits.h> 862306a36Sopenharmony_ci#include <linux/clk.h> 962306a36Sopenharmony_ci#include <linux/clkdev.h> 1062306a36Sopenharmony_ci#include <linux/clk-provider.h> 1162306a36Sopenharmony_ci#include <linux/err.h> 1262306a36Sopenharmony_ci#include <linux/init.h> 1362306a36Sopenharmony_ci#include <linux/io.h> 1462306a36Sopenharmony_ci#include <linux/of.h> 1562306a36Sopenharmony_ci#include <linux/of_address.h> 1662306a36Sopenharmony_ci#include <linux/of_irq.h> 1762306a36Sopenharmony_ci#include <linux/types.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include "clk.h" 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_cistatic u32 share_count_sai1; 2262306a36Sopenharmony_cistatic u32 share_count_sai2; 2362306a36Sopenharmony_cistatic u32 share_count_sai3; 2462306a36Sopenharmony_cistatic u32 share_count_nand; 2562306a36Sopenharmony_cistatic u32 share_count_enet1; 2662306a36Sopenharmony_cistatic u32 share_count_enet2; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic const struct clk_div_table test_div_table[] = { 2962306a36Sopenharmony_ci { .val = 3, .div = 1, }, 3062306a36Sopenharmony_ci { .val = 2, .div = 1, }, 3162306a36Sopenharmony_ci { .val = 1, .div = 2, }, 3262306a36Sopenharmony_ci { .val = 0, .div = 4, }, 3362306a36Sopenharmony_ci { } 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic const struct clk_div_table post_div_table[] = { 3762306a36Sopenharmony_ci { .val = 3, .div = 4, }, 3862306a36Sopenharmony_ci { .val = 2, .div = 1, }, 3962306a36Sopenharmony_ci { .val = 1, .div = 2, }, 4062306a36Sopenharmony_ci { .val = 0, .div = 1, }, 4162306a36Sopenharmony_ci { } 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic const char *arm_a7_sel[] = { "osc", "pll_arm_main_clk", 4562306a36Sopenharmony_ci "pll_enet_500m_clk", "pll_dram_main_clk", 4662306a36Sopenharmony_ci "pll_sys_main_clk", "pll_sys_pfd0_392m_clk", "pll_audio_post_div", 4762306a36Sopenharmony_ci "pll_usb_main_clk", }; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic const char *arm_m4_sel[] = { "osc", "pll_sys_main_240m_clk", 5062306a36Sopenharmony_ci "pll_enet_250m_clk", "pll_sys_pfd2_270m_clk", 5162306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_audio_post_div", "pll_video_post_div", 5262306a36Sopenharmony_ci "pll_usb_main_clk", }; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic const char *axi_sel[] = { "osc", "pll_sys_pfd1_332m_clk", 5562306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_enet_250m_clk", "pll_sys_pfd5_clk", 5662306a36Sopenharmony_ci "pll_audio_post_div", "pll_video_post_div", "pll_sys_pfd7_clk", }; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cistatic const char *disp_axi_sel[] = { "osc", "pll_sys_pfd1_332m_clk", 5962306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_enet_250m_clk", "pll_sys_pfd6_clk", 6062306a36Sopenharmony_ci "pll_sys_pfd7_clk", "pll_audio_post_div", "pll_video_post_div", }; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic const char *enet_axi_sel[] = { "osc", "pll_sys_pfd2_270m_clk", 6362306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_enet_250m_clk", 6462306a36Sopenharmony_ci "pll_sys_main_240m_clk", "pll_audio_post_div", "pll_video_post_div", 6562306a36Sopenharmony_ci "pll_sys_pfd4_clk", }; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic const char *nand_usdhc_bus_sel[] = { "osc", "pll_sys_pfd2_270m_clk", 6862306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_sys_main_240m_clk", 6962306a36Sopenharmony_ci "pll_sys_pfd2_135m_clk", "pll_sys_pfd6_clk", "pll_enet_250m_clk", 7062306a36Sopenharmony_ci "pll_audio_post_div", }; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_cistatic const char *ahb_channel_sel[] = { "osc", "pll_sys_pfd2_270m_clk", 7362306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_sys_pfd0_392m_clk", 7462306a36Sopenharmony_ci "pll_enet_250m_clk", "pll_usb_main_clk", "pll_audio_post_div", 7562306a36Sopenharmony_ci "pll_video_post_div", }; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic const char *dram_phym_sel[] = { "pll_dram_main_clk", 7862306a36Sopenharmony_ci "dram_phym_alt_clk", }; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic const char *dram_sel[] = { "pll_dram_main_clk", 8162306a36Sopenharmony_ci "dram_alt_root_clk", }; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_cistatic const char *dram_phym_alt_sel[] = { "osc", "pll_dram_533m_clk", 8462306a36Sopenharmony_ci "pll_sys_main_clk", "pll_enet_500m_clk", 8562306a36Sopenharmony_ci "pll_usb_main_clk", "pll_sys_pfd7_clk", "pll_audio_post_div", 8662306a36Sopenharmony_ci "pll_video_post_div", }; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic const char *dram_alt_sel[] = { "osc", "pll_dram_533m_clk", 8962306a36Sopenharmony_ci "pll_sys_main_clk", "pll_enet_500m_clk", 9062306a36Sopenharmony_ci "pll_enet_250m_clk", "pll_sys_pfd0_392m_clk", 9162306a36Sopenharmony_ci "pll_audio_post_div", "pll_sys_pfd2_270m_clk", }; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic const char *usb_hsic_sel[] = { "osc", "pll_sys_main_clk", 9462306a36Sopenharmony_ci "pll_usb_main_clk", "pll_sys_pfd3_clk", "pll_sys_pfd4_clk", 9562306a36Sopenharmony_ci "pll_sys_pfd5_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", }; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_cistatic const char *pcie_ctrl_sel[] = { "osc", "pll_enet_250m_clk", 9862306a36Sopenharmony_ci "pll_sys_main_240m_clk", "pll_sys_pfd2_270m_clk", 9962306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_enet_500m_clk", 10062306a36Sopenharmony_ci "pll_sys_pfd1_332m_clk", "pll_sys_pfd6_clk", }; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic const char *pcie_phy_sel[] = { "osc", "pll_enet_100m_clk", 10362306a36Sopenharmony_ci "pll_enet_500m_clk", "ext_clk_1", "ext_clk_2", "ext_clk_3", 10462306a36Sopenharmony_ci "ext_clk_4", "pll_sys_pfd0_392m_clk", }; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic const char *epdc_pixel_sel[] = { "osc", "pll_sys_pfd1_332m_clk", 10762306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_sys_main_clk", "pll_sys_pfd5_clk", 10862306a36Sopenharmony_ci "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", "pll_video_post_div", }; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic const char *lcdif_pixel_sel[] = { "osc", "pll_sys_pfd5_clk", 11162306a36Sopenharmony_ci "pll_dram_533m_clk", "ext_clk_3", "pll_sys_pfd4_clk", 11262306a36Sopenharmony_ci "pll_sys_pfd2_270m_clk", "pll_video_post_div", 11362306a36Sopenharmony_ci "pll_usb_main_clk", }; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_cistatic const char *mipi_dsi_sel[] = { "osc", "pll_sys_pfd5_clk", 11662306a36Sopenharmony_ci "pll_sys_pfd3_clk", "pll_sys_main_clk", "pll_sys_pfd0_196m_clk", 11762306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_video_post_div", "pll_audio_post_div", }; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic const char *mipi_csi_sel[] = { "osc", "pll_sys_pfd4_clk", 12062306a36Sopenharmony_ci "pll_sys_pfd3_clk", "pll_sys_main_clk", "pll_sys_pfd0_196m_clk", 12162306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_video_post_div", "pll_audio_post_div", }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_cistatic const char *mipi_dphy_sel[] = { "osc", "pll_sys_main_120m_clk", 12462306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_sys_pfd5_clk", "ref_1m_clk", "ext_clk_2", 12562306a36Sopenharmony_ci "pll_video_post_div", "ext_clk_3", }; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_cistatic const char *sai1_sel[] = { "osc", "pll_sys_pfd2_135m_clk", 12862306a36Sopenharmony_ci "pll_audio_post_div", "pll_dram_533m_clk", "pll_video_post_div", 12962306a36Sopenharmony_ci "pll_sys_pfd4_clk", "pll_enet_125m_clk", "ext_clk_2", }; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic const char *sai2_sel[] = { "osc", "pll_sys_pfd2_135m_clk", 13262306a36Sopenharmony_ci "pll_audio_post_div", "pll_dram_533m_clk", "pll_video_post_div", 13362306a36Sopenharmony_ci "pll_sys_pfd4_clk", "pll_enet_125m_clk", "ext_clk_2", }; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic const char *sai3_sel[] = { "osc", "pll_sys_pfd2_135m_clk", 13662306a36Sopenharmony_ci "pll_audio_post_div", "pll_dram_533m_clk", "pll_video_post_div", 13762306a36Sopenharmony_ci "pll_sys_pfd4_clk", "pll_enet_125m_clk", "ext_clk_3", }; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic const char *spdif_sel[] = { "osc", "pll_sys_pfd2_135m_clk", 14062306a36Sopenharmony_ci "pll_audio_post_div", "pll_dram_533m_clk", "pll_video_post_div", 14162306a36Sopenharmony_ci "pll_sys_pfd4_clk", "pll_enet_125m_clk", "ext_3_clk", }; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic const char *enet1_ref_sel[] = { "osc", "pll_enet_125m_clk", 14462306a36Sopenharmony_ci "pll_enet_50m_clk", "pll_enet_25m_clk", 14562306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_audio_post_div", "pll_video_post_div", 14662306a36Sopenharmony_ci "ext_clk_4", }; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic const char *enet1_time_sel[] = { "osc", "pll_enet_100m_clk", 14962306a36Sopenharmony_ci "pll_audio_post_div", "ext_clk_1", "ext_clk_2", "ext_clk_3", 15062306a36Sopenharmony_ci "ext_clk_4", "pll_video_post_div", }; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic const char *enet2_ref_sel[] = { "osc", "pll_enet_125m_clk", 15362306a36Sopenharmony_ci "pll_enet_50m_clk", "pll_enet_25m_clk", 15462306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_audio_post_div", "pll_video_post_div", 15562306a36Sopenharmony_ci "ext_clk_4", }; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_cistatic const char *enet2_time_sel[] = { "osc", "pll_enet_100m_clk", 15862306a36Sopenharmony_ci "pll_audio_post_div", "ext_clk_1", "ext_clk_2", "ext_clk_3", 15962306a36Sopenharmony_ci "ext_clk_4", "pll_video_post_div", }; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic const char *enet_phy_ref_sel[] = { "osc", "pll_enet_25m_clk", 16262306a36Sopenharmony_ci "pll_enet_50m_clk", "pll_enet_125m_clk", 16362306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_audio_post_div", "pll_video_post_div", 16462306a36Sopenharmony_ci "pll_sys_pfd3_clk", }; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_cistatic const char *eim_sel[] = { "osc", "pll_sys_pfd2_135m_clk", 16762306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_dram_533m_clk", 16862306a36Sopenharmony_ci "pll_sys_pfd2_270m_clk", "pll_sys_pfd3_clk", "pll_enet_125m_clk", 16962306a36Sopenharmony_ci "pll_usb_main_clk", }; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cistatic const char *nand_sel[] = { "osc", "pll_sys_main_clk", 17262306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_sys_pfd0_392m_clk", "pll_sys_pfd3_clk", 17362306a36Sopenharmony_ci "pll_enet_500m_clk", "pll_enet_250m_clk", 17462306a36Sopenharmony_ci "pll_video_post_div", }; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic const char *qspi_sel[] = { "osc", "pll_sys_pfd4_clk", 17762306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_enet_500m_clk", "pll_sys_pfd3_clk", 17862306a36Sopenharmony_ci "pll_sys_pfd2_270m_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", }; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic const char *usdhc1_sel[] = { "osc", "pll_sys_pfd0_392m_clk", 18162306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_enet_500m_clk", "pll_sys_pfd4_clk", 18262306a36Sopenharmony_ci "pll_sys_pfd2_270m_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", }; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_cistatic const char *usdhc2_sel[] = { "osc", "pll_sys_pfd0_392m_clk", 18562306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_enet_500m_clk", "pll_sys_pfd4_clk", 18662306a36Sopenharmony_ci "pll_sys_pfd2_270m_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", }; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic const char *usdhc3_sel[] = { "osc", "pll_sys_pfd0_392m_clk", 18962306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_enet_500m_clk", "pll_sys_pfd4_clk", 19062306a36Sopenharmony_ci "pll_sys_pfd2_270m_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", }; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_cistatic const char *can1_sel[] = { "osc", "pll_sys_main_120m_clk", 19362306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_sys_main_clk", 19462306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_usb_main_clk", "ext_clk_1", 19562306a36Sopenharmony_ci "ext_clk_4", }; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic const char *can2_sel[] = { "osc", "pll_sys_main_120m_clk", 19862306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_sys_main_clk", 19962306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_usb_main_clk", "ext_clk_1", 20062306a36Sopenharmony_ci "ext_clk_3", }; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic const char *i2c1_sel[] = { "osc", "pll_sys_main_120m_clk", 20362306a36Sopenharmony_ci "pll_enet_50m_clk", "pll_dram_533m_clk", 20462306a36Sopenharmony_ci "pll_audio_post_div", "pll_video_post_div", "pll_usb_main_clk", 20562306a36Sopenharmony_ci "pll_sys_pfd2_135m_clk", }; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cistatic const char *i2c2_sel[] = { "osc", "pll_sys_main_120m_clk", 20862306a36Sopenharmony_ci "pll_enet_50m_clk", "pll_dram_533m_clk", 20962306a36Sopenharmony_ci "pll_audio_post_div", "pll_video_post_div", "pll_usb_main_clk", 21062306a36Sopenharmony_ci "pll_sys_pfd2_135m_clk", }; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic const char *i2c3_sel[] = { "osc", "pll_sys_main_120m_clk", 21362306a36Sopenharmony_ci "pll_enet_50m_clk", "pll_dram_533m_clk", 21462306a36Sopenharmony_ci "pll_audio_post_div", "pll_video_post_div", "pll_usb_main_clk", 21562306a36Sopenharmony_ci "pll_sys_pfd2_135m_clk", }; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistatic const char *i2c4_sel[] = { "osc", "pll_sys_main_120m_clk", 21862306a36Sopenharmony_ci "pll_enet_50m_clk", "pll_dram_533m_clk", 21962306a36Sopenharmony_ci "pll_audio_post_div", "pll_video_post_div", "pll_usb_main_clk", 22062306a36Sopenharmony_ci "pll_sys_pfd2_135m_clk", }; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic const char *uart1_sel[] = { "osc", "pll_sys_main_240m_clk", 22362306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_enet_100m_clk", 22462306a36Sopenharmony_ci "pll_sys_main_clk", "ext_clk_2", "ext_clk_4", 22562306a36Sopenharmony_ci "pll_usb_main_clk", }; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_cistatic const char *uart2_sel[] = { "osc", "pll_sys_main_240m_clk", 22862306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_enet_100m_clk", 22962306a36Sopenharmony_ci "pll_sys_main_clk", "ext_clk_2", "ext_clk_3", 23062306a36Sopenharmony_ci "pll_usb_main_clk", }; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic const char *uart3_sel[] = { "osc", "pll_sys_main_240m_clk", 23362306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_enet_100m_clk", 23462306a36Sopenharmony_ci "pll_sys_main_clk", "ext_clk_2", "ext_clk_4", 23562306a36Sopenharmony_ci "pll_usb_main_clk", }; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_cistatic const char *uart4_sel[] = { "osc", "pll_sys_main_240m_clk", 23862306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_enet_100m_clk", 23962306a36Sopenharmony_ci "pll_sys_main_clk", "ext_clk_2", "ext_clk_3", 24062306a36Sopenharmony_ci "pll_usb_main_clk", }; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_cistatic const char *uart5_sel[] = { "osc", "pll_sys_main_240m_clk", 24362306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_enet_100m_clk", 24462306a36Sopenharmony_ci "pll_sys_main_clk", "ext_clk_2", "ext_clk_4", 24562306a36Sopenharmony_ci "pll_usb_main_clk", }; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_cistatic const char *uart6_sel[] = { "osc", "pll_sys_main_240m_clk", 24862306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_enet_100m_clk", 24962306a36Sopenharmony_ci "pll_sys_main_clk", "ext_clk_2", "ext_clk_3", 25062306a36Sopenharmony_ci "pll_usb_main_clk", }; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_cistatic const char *uart7_sel[] = { "osc", "pll_sys_main_240m_clk", 25362306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_enet_100m_clk", 25462306a36Sopenharmony_ci "pll_sys_main_clk", "ext_clk_2", "ext_clk_4", 25562306a36Sopenharmony_ci "pll_usb_main_clk", }; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic const char *ecspi1_sel[] = { "osc", "pll_sys_main_240m_clk", 25862306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_sys_main_120m_clk", 25962306a36Sopenharmony_ci "pll_sys_main_clk", "pll_sys_pfd4_clk", "pll_enet_250m_clk", 26062306a36Sopenharmony_ci "pll_usb_main_clk", }; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_cistatic const char *ecspi2_sel[] = { "osc", "pll_sys_main_240m_clk", 26362306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_sys_main_120m_clk", 26462306a36Sopenharmony_ci "pll_sys_main_clk", "pll_sys_pfd4_clk", "pll_enet_250m_clk", 26562306a36Sopenharmony_ci "pll_usb_main_clk", }; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_cistatic const char *ecspi3_sel[] = { "osc", "pll_sys_main_240m_clk", 26862306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_sys_main_120m_clk", 26962306a36Sopenharmony_ci "pll_sys_main_clk", "pll_sys_pfd4_clk", "pll_enet_250m_clk", 27062306a36Sopenharmony_ci "pll_usb_main_clk", }; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_cistatic const char *ecspi4_sel[] = { "osc", "pll_sys_main_240m_clk", 27362306a36Sopenharmony_ci "pll_enet_40m_clk", "pll_sys_main_120m_clk", 27462306a36Sopenharmony_ci "pll_sys_main_clk", "pll_sys_pfd4_clk", "pll_enet_250m_clk", 27562306a36Sopenharmony_ci "pll_usb_main_clk", }; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_cistatic const char *pwm1_sel[] = { "osc", "pll_enet_100m_clk", 27862306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div", 27962306a36Sopenharmony_ci "ext_clk_1", "ref_1m_clk", "pll_video_post_div", }; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_cistatic const char *pwm2_sel[] = { "osc", "pll_enet_100m_clk", 28262306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div", 28362306a36Sopenharmony_ci "ext_clk_1", "ref_1m_clk", "pll_video_post_div", }; 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_cistatic const char *pwm3_sel[] = { "osc", "pll_enet_100m_clk", 28662306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div", 28762306a36Sopenharmony_ci "ext_clk_2", "ref_1m_clk", "pll_video_post_div", }; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_cistatic const char *pwm4_sel[] = { "osc", "pll_enet_100m_clk", 29062306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div", 29162306a36Sopenharmony_ci "ext_clk_2", "ref_1m_clk", "pll_video_post_div", }; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_cistatic const char *flextimer1_sel[] = { "osc", "pll_enet_100m_clk", 29462306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div", 29562306a36Sopenharmony_ci "ext_clk_3", "ref_1m_clk", "pll_video_post_div", }; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic const char *flextimer2_sel[] = { "osc", "pll_enet_100m_clk", 29862306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div", 29962306a36Sopenharmony_ci "ext_clk_3", "ref_1m_clk", "pll_video_post_div", }; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_cistatic const char *sim1_sel[] = { "osc", "pll_sys_pfd2_135m_clk", 30262306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_dram_533m_clk", 30362306a36Sopenharmony_ci "pll_usb_main_clk", "pll_audio_post_div", "pll_enet_125m_clk", 30462306a36Sopenharmony_ci "pll_sys_pfd7_clk", }; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_cistatic const char *sim2_sel[] = { "osc", "pll_sys_pfd2_135m_clk", 30762306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_dram_533m_clk", 30862306a36Sopenharmony_ci "pll_usb_main_clk", "pll_video_post_div", "pll_enet_125m_clk", 30962306a36Sopenharmony_ci "pll_sys_pfd7_clk", }; 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_cistatic const char *gpt1_sel[] = { "osc", "pll_enet_100m_clk", 31262306a36Sopenharmony_ci "pll_sys_pfd0_392m_clk", "pll_enet_40m_clk", "pll_video_post_div", 31362306a36Sopenharmony_ci "ref_1m_clk", "pll_audio_post_div", "ext_clk_1", }; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_cistatic const char *gpt2_sel[] = { "osc", "pll_enet_100m_clk", 31662306a36Sopenharmony_ci "pll_sys_pfd0_392m_clk", "pll_enet_40m_clk", "pll_video_post_div", 31762306a36Sopenharmony_ci "ref_1m_clk", "pll_audio_post_div", "ext_clk_2", }; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_cistatic const char *gpt3_sel[] = { "osc", "pll_enet_100m_clk", 32062306a36Sopenharmony_ci "pll_sys_pfd0_392m_clk", "pll_enet_40m_clk", "pll_video_post_div", 32162306a36Sopenharmony_ci "ref_1m_clk", "pll_audio_post_div", "ext_clk_3", }; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_cistatic const char *gpt4_sel[] = { "osc", "pll_enet_100m_clk", 32462306a36Sopenharmony_ci "pll_sys_pfd0_392m_clk", "pll_enet_40m_clk", "pll_video_post_div", 32562306a36Sopenharmony_ci "ref_1m_clk", "pll_audio_post_div", "ext_clk_4", }; 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_cistatic const char *trace_sel[] = { "osc", "pll_sys_pfd2_135m_clk", 32862306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_dram_533m_clk", 32962306a36Sopenharmony_ci "pll_enet_125m_clk", "pll_usb_main_clk", "ext_clk_2", 33062306a36Sopenharmony_ci "ext_clk_3", }; 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_cistatic const char *wdog_sel[] = { "osc", "pll_sys_pfd2_135m_clk", 33362306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_dram_533m_clk", 33462306a36Sopenharmony_ci "pll_enet_125m_clk", "pll_usb_main_clk", "ref_1m_clk", 33562306a36Sopenharmony_ci "pll_sys_pfd1_166m_clk", }; 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_cistatic const char *csi_mclk_sel[] = { "osc", "pll_sys_pfd2_135m_clk", 33862306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_dram_533m_clk", 33962306a36Sopenharmony_ci "pll_enet_125m_clk", "pll_audio_post_div", "pll_video_post_div", 34062306a36Sopenharmony_ci "pll_usb_main_clk", }; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_cistatic const char *audio_mclk_sel[] = { "osc", "pll_sys_pfd2_135m_clk", 34362306a36Sopenharmony_ci "pll_sys_main_120m_clk", "pll_dram_533m_clk", 34462306a36Sopenharmony_ci "pll_enet_125m_clk", "pll_audio_post_div", "pll_video_post_div", 34562306a36Sopenharmony_ci "pll_usb_main_clk", }; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_cistatic const char *wrclk_sel[] = { "osc", "pll_enet_40m_clk", 34862306a36Sopenharmony_ci "pll_dram_533m_clk", "pll_usb_main_clk", 34962306a36Sopenharmony_ci "pll_sys_main_240m_clk", "pll_sys_pfd2_270m_clk", 35062306a36Sopenharmony_ci "pll_enet_500m_clk", "pll_sys_pfd7_clk", }; 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_cistatic const char *clko1_sel[] = { "osc", "pll_sys_main_clk", 35362306a36Sopenharmony_ci "pll_sys_main_240m_clk", "pll_sys_pfd0_196m_clk", "pll_sys_pfd3_clk", 35462306a36Sopenharmony_ci "pll_enet_500m_clk", "pll_dram_533m_clk", "ref_1m_clk", }; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_cistatic const char *clko2_sel[] = { "osc", "pll_sys_main_240m_clk", 35762306a36Sopenharmony_ci "pll_sys_pfd0_392m_clk", "pll_sys_pfd1_166m_clk", "pll_sys_pfd4_clk", 35862306a36Sopenharmony_ci "pll_audio_post_div", "pll_video_post_div", "ckil", }; 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_cistatic const char *lvds1_sel[] = { "pll_arm_main_clk", 36162306a36Sopenharmony_ci "pll_sys_main_clk", "pll_sys_pfd0_392m_clk", "pll_sys_pfd1_332m_clk", 36262306a36Sopenharmony_ci "pll_sys_pfd2_270m_clk", "pll_sys_pfd3_clk", "pll_sys_pfd4_clk", 36362306a36Sopenharmony_ci "pll_sys_pfd5_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", 36462306a36Sopenharmony_ci "pll_audio_post_div", "pll_video_post_div", "pll_enet_500m_clk", 36562306a36Sopenharmony_ci "pll_enet_250m_clk", "pll_enet_125m_clk", "pll_enet_100m_clk", 36662306a36Sopenharmony_ci "pll_enet_50m_clk", "pll_enet_40m_clk", "pll_enet_25m_clk", 36762306a36Sopenharmony_ci "pll_dram_main_clk", }; 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_cistatic const char *pll_bypass_src_sel[] = { "osc", "dummy", }; 37062306a36Sopenharmony_cistatic const char *pll_arm_bypass_sel[] = { "pll_arm_main", "pll_arm_main_src", }; 37162306a36Sopenharmony_cistatic const char *pll_dram_bypass_sel[] = { "pll_dram_main", "pll_dram_main_src", }; 37262306a36Sopenharmony_cistatic const char *pll_sys_bypass_sel[] = { "pll_sys_main", "pll_sys_main_src", }; 37362306a36Sopenharmony_cistatic const char *pll_enet_bypass_sel[] = { "pll_enet_main", "pll_enet_main_src", }; 37462306a36Sopenharmony_cistatic const char *pll_audio_bypass_sel[] = { "pll_audio_main", "pll_audio_main_src", }; 37562306a36Sopenharmony_cistatic const char *pll_video_bypass_sel[] = { "pll_video_main", "pll_video_main_src", }; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_cistatic struct clk_hw **hws; 37862306a36Sopenharmony_cistatic struct clk_hw_onecell_data *clk_hw_data; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_cistatic void __init imx7d_clocks_init(struct device_node *ccm_node) 38162306a36Sopenharmony_ci{ 38262306a36Sopenharmony_ci struct device_node *np; 38362306a36Sopenharmony_ci void __iomem *base; 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci clk_hw_data = kzalloc(struct_size(clk_hw_data, hws, 38662306a36Sopenharmony_ci IMX7D_CLK_END), GFP_KERNEL); 38762306a36Sopenharmony_ci if (WARN_ON(!clk_hw_data)) 38862306a36Sopenharmony_ci return; 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci clk_hw_data->num = IMX7D_CLK_END; 39162306a36Sopenharmony_ci hws = clk_hw_data->hws; 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci hws[IMX7D_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0); 39462306a36Sopenharmony_ci hws[IMX7D_OSC_24M_CLK] = imx_get_clk_hw_by_name(ccm_node, "osc"); 39562306a36Sopenharmony_ci hws[IMX7D_CKIL] = imx_get_clk_hw_by_name(ccm_node, "ckil"); 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci np = of_find_compatible_node(NULL, NULL, "fsl,imx7d-anatop"); 39862306a36Sopenharmony_ci base = of_iomap(np, 0); 39962306a36Sopenharmony_ci WARN_ON(!base); 40062306a36Sopenharmony_ci of_node_put(np); 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci hws[IMX7D_PLL_ARM_MAIN_SRC] = imx_clk_hw_mux("pll_arm_main_src", base + 0x60, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel)); 40362306a36Sopenharmony_ci hws[IMX7D_PLL_DRAM_MAIN_SRC] = imx_clk_hw_mux("pll_dram_main_src", base + 0x70, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel)); 40462306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_MAIN_SRC] = imx_clk_hw_mux("pll_sys_main_src", base + 0xb0, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel)); 40562306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_SRC] = imx_clk_hw_mux("pll_enet_main_src", base + 0xe0, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel)); 40662306a36Sopenharmony_ci hws[IMX7D_PLL_AUDIO_MAIN_SRC] = imx_clk_hw_mux("pll_audio_main_src", base + 0xf0, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel)); 40762306a36Sopenharmony_ci hws[IMX7D_PLL_VIDEO_MAIN_SRC] = imx_clk_hw_mux("pll_video_main_src", base + 0x130, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel)); 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci hws[IMX7D_PLL_ARM_MAIN] = imx_clk_hw_pllv3(IMX_PLLV3_SYS, "pll_arm_main", "osc", base + 0x60, 0x7f); 41062306a36Sopenharmony_ci hws[IMX7D_PLL_DRAM_MAIN] = imx_clk_hw_pllv3(IMX_PLLV3_DDR_IMX7, "pll_dram_main", "osc", base + 0x70, 0x7f); 41162306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_MAIN] = imx_clk_hw_pllv3(IMX_PLLV3_GENERIC, "pll_sys_main", "osc", base + 0xb0, 0x1); 41262306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN] = imx_clk_hw_pllv3(IMX_PLLV3_ENET_IMX7, "pll_enet_main", "osc", base + 0xe0, 0x0); 41362306a36Sopenharmony_ci hws[IMX7D_PLL_AUDIO_MAIN] = imx_clk_hw_pllv3(IMX_PLLV3_AV_IMX7, "pll_audio_main", "osc", base + 0xf0, 0x7f); 41462306a36Sopenharmony_ci hws[IMX7D_PLL_VIDEO_MAIN] = imx_clk_hw_pllv3(IMX_PLLV3_AV_IMX7, "pll_video_main", "osc", base + 0x130, 0x7f); 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci hws[IMX7D_PLL_ARM_MAIN_BYPASS] = imx_clk_hw_mux_flags("pll_arm_main_bypass", base + 0x60, 16, 1, pll_arm_bypass_sel, ARRAY_SIZE(pll_arm_bypass_sel), CLK_SET_RATE_PARENT); 41762306a36Sopenharmony_ci hws[IMX7D_PLL_DRAM_MAIN_BYPASS] = imx_clk_hw_mux_flags("pll_dram_main_bypass", base + 0x70, 16, 1, pll_dram_bypass_sel, ARRAY_SIZE(pll_dram_bypass_sel), CLK_SET_RATE_PARENT); 41862306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_MAIN_BYPASS] = imx_clk_hw_mux_flags("pll_sys_main_bypass", base + 0xb0, 16, 1, pll_sys_bypass_sel, ARRAY_SIZE(pll_sys_bypass_sel), CLK_SET_RATE_PARENT); 41962306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_BYPASS] = imx_clk_hw_mux_flags("pll_enet_main_bypass", base + 0xe0, 16, 1, pll_enet_bypass_sel, ARRAY_SIZE(pll_enet_bypass_sel), CLK_SET_RATE_PARENT); 42062306a36Sopenharmony_ci hws[IMX7D_PLL_AUDIO_MAIN_BYPASS] = imx_clk_hw_mux_flags("pll_audio_main_bypass", base + 0xf0, 16, 1, pll_audio_bypass_sel, ARRAY_SIZE(pll_audio_bypass_sel), CLK_SET_RATE_PARENT); 42162306a36Sopenharmony_ci hws[IMX7D_PLL_VIDEO_MAIN_BYPASS] = imx_clk_hw_mux_flags("pll_video_main_bypass", base + 0x130, 16, 1, pll_video_bypass_sel, ARRAY_SIZE(pll_video_bypass_sel), CLK_SET_RATE_PARENT); 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci hws[IMX7D_PLL_ARM_MAIN_CLK] = imx_clk_hw_gate("pll_arm_main_clk", "pll_arm_main_bypass", base + 0x60, 13); 42462306a36Sopenharmony_ci hws[IMX7D_PLL_DRAM_MAIN_CLK] = imx_clk_hw_gate("pll_dram_main_clk", "pll_dram_test_div", base + 0x70, 13); 42562306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_MAIN_CLK] = imx_clk_hw_gate("pll_sys_main_clk", "pll_sys_main_bypass", base + 0xb0, 13); 42662306a36Sopenharmony_ci hws[IMX7D_PLL_AUDIO_MAIN_CLK] = imx_clk_hw_gate("pll_audio_main_clk", "pll_audio_main_bypass", base + 0xf0, 13); 42762306a36Sopenharmony_ci hws[IMX7D_PLL_VIDEO_MAIN_CLK] = imx_clk_hw_gate("pll_video_main_clk", "pll_video_main_bypass", base + 0x130, 13); 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci hws[IMX7D_PLL_DRAM_TEST_DIV] = clk_hw_register_divider_table(NULL, "pll_dram_test_div", "pll_dram_main_bypass", 43062306a36Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x70, 21, 2, 0, test_div_table, &imx_ccm_lock); 43162306a36Sopenharmony_ci hws[IMX7D_PLL_AUDIO_TEST_DIV] = clk_hw_register_divider_table(NULL, "pll_audio_test_div", "pll_audio_main_clk", 43262306a36Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0xf0, 19, 2, 0, test_div_table, &imx_ccm_lock); 43362306a36Sopenharmony_ci hws[IMX7D_PLL_AUDIO_POST_DIV] = clk_hw_register_divider_table(NULL, "pll_audio_post_div", "pll_audio_test_div", 43462306a36Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0xf0, 22, 2, 0, post_div_table, &imx_ccm_lock); 43562306a36Sopenharmony_ci hws[IMX7D_PLL_VIDEO_TEST_DIV] = clk_hw_register_divider_table(NULL, "pll_video_test_div", "pll_video_main_clk", 43662306a36Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x130, 19, 2, 0, test_div_table, &imx_ccm_lock); 43762306a36Sopenharmony_ci hws[IMX7D_PLL_VIDEO_POST_DIV] = clk_hw_register_divider_table(NULL, "pll_video_post_div", "pll_video_test_div", 43862306a36Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x130, 22, 2, 0, post_div_table, &imx_ccm_lock); 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD0_392M_CLK] = imx_clk_hw_pfd("pll_sys_pfd0_392m_clk", "pll_sys_main_clk", base + 0xc0, 0); 44162306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD1_332M_CLK] = imx_clk_hw_pfd("pll_sys_pfd1_332m_clk", "pll_sys_main_clk", base + 0xc0, 1); 44262306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD2_270M_CLK] = imx_clk_hw_pfd("pll_sys_pfd2_270m_clk", "pll_sys_main_clk", base + 0xc0, 2); 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD3_CLK] = imx_clk_hw_pfd("pll_sys_pfd3_clk", "pll_sys_main_clk", base + 0xc0, 3); 44562306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD4_CLK] = imx_clk_hw_pfd("pll_sys_pfd4_clk", "pll_sys_main_clk", base + 0xd0, 0); 44662306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD5_CLK] = imx_clk_hw_pfd("pll_sys_pfd5_clk", "pll_sys_main_clk", base + 0xd0, 1); 44762306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD6_CLK] = imx_clk_hw_pfd("pll_sys_pfd6_clk", "pll_sys_main_clk", base + 0xd0, 2); 44862306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD7_CLK] = imx_clk_hw_pfd("pll_sys_pfd7_clk", "pll_sys_main_clk", base + 0xd0, 3); 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_MAIN_480M] = imx_clk_hw_fixed_factor("pll_sys_main_480m", "pll_sys_main_clk", 1, 1); 45162306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_MAIN_240M] = imx_clk_hw_fixed_factor("pll_sys_main_240m", "pll_sys_main_clk", 1, 2); 45262306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_MAIN_120M] = imx_clk_hw_fixed_factor("pll_sys_main_120m", "pll_sys_main_clk", 1, 4); 45362306a36Sopenharmony_ci hws[IMX7D_PLL_DRAM_MAIN_533M] = imx_clk_hw_fixed_factor("pll_dram_533m", "pll_dram_main_clk", 1, 2); 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_MAIN_480M_CLK] = imx_clk_hw_gate_dis_flags("pll_sys_main_480m_clk", "pll_sys_main_480m", base + 0xb0, 4, CLK_IS_CRITICAL); 45662306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_MAIN_240M_CLK] = imx_clk_hw_gate_dis("pll_sys_main_240m_clk", "pll_sys_main_240m", base + 0xb0, 5); 45762306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_MAIN_120M_CLK] = imx_clk_hw_gate_dis("pll_sys_main_120m_clk", "pll_sys_main_120m", base + 0xb0, 6); 45862306a36Sopenharmony_ci hws[IMX7D_PLL_DRAM_MAIN_533M_CLK] = imx_clk_hw_gate("pll_dram_533m_clk", "pll_dram_533m", base + 0x70, 12); 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD0_196M] = imx_clk_hw_fixed_factor("pll_sys_pfd0_196m", "pll_sys_pfd0_392m_clk", 1, 2); 46162306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD1_166M] = imx_clk_hw_fixed_factor("pll_sys_pfd1_166m", "pll_sys_pfd1_332m_clk", 1, 2); 46262306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD2_135M] = imx_clk_hw_fixed_factor("pll_sys_pfd2_135m", "pll_sys_pfd2_270m_clk", 1, 2); 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD0_196M_CLK] = imx_clk_hw_gate_dis("pll_sys_pfd0_196m_clk", "pll_sys_pfd0_196m", base + 0xb0, 26); 46562306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD1_166M_CLK] = imx_clk_hw_gate_dis("pll_sys_pfd1_166m_clk", "pll_sys_pfd1_166m", base + 0xb0, 27); 46662306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_PFD2_135M_CLK] = imx_clk_hw_gate_dis("pll_sys_pfd2_135m_clk", "pll_sys_pfd2_135m", base + 0xb0, 28); 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_CLK] = imx_clk_hw_fixed_factor("pll_enet_main_clk", "pll_enet_main_bypass", 1, 1); 46962306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_500M] = imx_clk_hw_fixed_factor("pll_enet_500m", "pll_enet_main_clk", 1, 2); 47062306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_250M] = imx_clk_hw_fixed_factor("pll_enet_250m", "pll_enet_main_clk", 1, 4); 47162306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_125M] = imx_clk_hw_fixed_factor("pll_enet_125m", "pll_enet_main_clk", 1, 8); 47262306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_100M] = imx_clk_hw_fixed_factor("pll_enet_100m", "pll_enet_main_clk", 1, 10); 47362306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_50M] = imx_clk_hw_fixed_factor("pll_enet_50m", "pll_enet_main_clk", 1, 20); 47462306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_40M] = imx_clk_hw_fixed_factor("pll_enet_40m", "pll_enet_main_clk", 1, 25); 47562306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_25M] = imx_clk_hw_fixed_factor("pll_enet_25m", "pll_enet_main_clk", 1, 40); 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_500M_CLK] = imx_clk_hw_gate("pll_enet_500m_clk", "pll_enet_500m", base + 0xe0, 12); 47862306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_250M_CLK] = imx_clk_hw_gate("pll_enet_250m_clk", "pll_enet_250m", base + 0xe0, 11); 47962306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_125M_CLK] = imx_clk_hw_gate("pll_enet_125m_clk", "pll_enet_125m", base + 0xe0, 10); 48062306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_100M_CLK] = imx_clk_hw_gate("pll_enet_100m_clk", "pll_enet_100m", base + 0xe0, 9); 48162306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_50M_CLK] = imx_clk_hw_gate("pll_enet_50m_clk", "pll_enet_50m", base + 0xe0, 8); 48262306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_40M_CLK] = imx_clk_hw_gate("pll_enet_40m_clk", "pll_enet_40m", base + 0xe0, 7); 48362306a36Sopenharmony_ci hws[IMX7D_PLL_ENET_MAIN_25M_CLK] = imx_clk_hw_gate("pll_enet_25m_clk", "pll_enet_25m", base + 0xe0, 6); 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci hws[IMX7D_LVDS1_OUT_SEL] = imx_clk_hw_mux("lvds1_sel", base + 0x170, 0, 5, lvds1_sel, ARRAY_SIZE(lvds1_sel)); 48662306a36Sopenharmony_ci hws[IMX7D_LVDS1_OUT_CLK] = imx_clk_hw_gate_exclusive("lvds1_out", "lvds1_sel", base + 0x170, 5, BIT(6)); 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_ci np = ccm_node; 48962306a36Sopenharmony_ci base = of_iomap(np, 0); 49062306a36Sopenharmony_ci WARN_ON(!base); 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci hws[IMX7D_ARM_A7_ROOT_SRC] = imx_clk_hw_mux2("arm_a7_src", base + 0x8000, 24, 3, arm_a7_sel, ARRAY_SIZE(arm_a7_sel)); 49362306a36Sopenharmony_ci hws[IMX7D_ARM_M4_ROOT_SRC] = imx_clk_hw_mux2("arm_m4_src", base + 0x8080, 24, 3, arm_m4_sel, ARRAY_SIZE(arm_m4_sel)); 49462306a36Sopenharmony_ci hws[IMX7D_MAIN_AXI_ROOT_SRC] = imx_clk_hw_mux2("axi_src", base + 0x8800, 24, 3, axi_sel, ARRAY_SIZE(axi_sel)); 49562306a36Sopenharmony_ci hws[IMX7D_DISP_AXI_ROOT_SRC] = imx_clk_hw_mux2("disp_axi_src", base + 0x8880, 24, 3, disp_axi_sel, ARRAY_SIZE(disp_axi_sel)); 49662306a36Sopenharmony_ci hws[IMX7D_AHB_CHANNEL_ROOT_SRC] = imx_clk_hw_mux2("ahb_src", base + 0x9000, 24, 3, ahb_channel_sel, ARRAY_SIZE(ahb_channel_sel)); 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_ci hws[IMX7D_ENET_AXI_ROOT_SRC] = imx_clk_hw_mux2_flags("enet_axi_src", base + 0x8900, 24, 3, enet_axi_sel, ARRAY_SIZE(enet_axi_sel), CLK_SET_PARENT_GATE); 49962306a36Sopenharmony_ci hws[IMX7D_NAND_USDHC_BUS_ROOT_SRC] = imx_clk_hw_mux2_flags("nand_usdhc_src", base + 0x8980, 24, 3, nand_usdhc_bus_sel, ARRAY_SIZE(nand_usdhc_bus_sel), CLK_SET_PARENT_GATE); 50062306a36Sopenharmony_ci hws[IMX7D_DRAM_PHYM_ROOT_SRC] = imx_clk_hw_mux2_flags("dram_phym_src", base + 0x9800, 24, 1, dram_phym_sel, ARRAY_SIZE(dram_phym_sel), CLK_SET_PARENT_GATE); 50162306a36Sopenharmony_ci hws[IMX7D_DRAM_ROOT_SRC] = imx_clk_hw_mux2_flags("dram_src", base + 0x9880, 24, 1, dram_sel, ARRAY_SIZE(dram_sel), CLK_SET_PARENT_GATE); 50262306a36Sopenharmony_ci hws[IMX7D_DRAM_PHYM_ALT_ROOT_SRC] = imx_clk_hw_mux2_flags("dram_phym_alt_src", base + 0xa000, 24, 3, dram_phym_alt_sel, ARRAY_SIZE(dram_phym_alt_sel), CLK_SET_PARENT_GATE); 50362306a36Sopenharmony_ci hws[IMX7D_DRAM_ALT_ROOT_SRC] = imx_clk_hw_mux2_flags("dram_alt_src", base + 0xa080, 24, 3, dram_alt_sel, ARRAY_SIZE(dram_alt_sel), CLK_SET_PARENT_GATE); 50462306a36Sopenharmony_ci hws[IMX7D_USB_HSIC_ROOT_SRC] = imx_clk_hw_mux2_flags("usb_hsic_src", base + 0xa100, 24, 3, usb_hsic_sel, ARRAY_SIZE(usb_hsic_sel), CLK_SET_PARENT_GATE); 50562306a36Sopenharmony_ci hws[IMX7D_PCIE_CTRL_ROOT_SRC] = imx_clk_hw_mux2_flags("pcie_ctrl_src", base + 0xa180, 24, 3, pcie_ctrl_sel, ARRAY_SIZE(pcie_ctrl_sel), CLK_SET_PARENT_GATE); 50662306a36Sopenharmony_ci hws[IMX7D_PCIE_PHY_ROOT_SRC] = imx_clk_hw_mux2_flags("pcie_phy_src", base + 0xa200, 24, 3, pcie_phy_sel, ARRAY_SIZE(pcie_phy_sel), CLK_SET_PARENT_GATE); 50762306a36Sopenharmony_ci hws[IMX7D_EPDC_PIXEL_ROOT_SRC] = imx_clk_hw_mux2_flags("epdc_pixel_src", base + 0xa280, 24, 3, epdc_pixel_sel, ARRAY_SIZE(epdc_pixel_sel), CLK_SET_PARENT_GATE); 50862306a36Sopenharmony_ci hws[IMX7D_LCDIF_PIXEL_ROOT_SRC] = imx_clk_hw_mux2_flags("lcdif_pixel_src", base + 0xa300, 24, 3, lcdif_pixel_sel, ARRAY_SIZE(lcdif_pixel_sel), CLK_SET_PARENT_GATE); 50962306a36Sopenharmony_ci hws[IMX7D_MIPI_DSI_ROOT_SRC] = imx_clk_hw_mux2_flags("mipi_dsi_src", base + 0xa380, 24, 3, mipi_dsi_sel, ARRAY_SIZE(mipi_dsi_sel), CLK_SET_PARENT_GATE); 51062306a36Sopenharmony_ci hws[IMX7D_MIPI_CSI_ROOT_SRC] = imx_clk_hw_mux2_flags("mipi_csi_src", base + 0xa400, 24, 3, mipi_csi_sel, ARRAY_SIZE(mipi_csi_sel), CLK_SET_PARENT_GATE); 51162306a36Sopenharmony_ci hws[IMX7D_MIPI_DPHY_ROOT_SRC] = imx_clk_hw_mux2_flags("mipi_dphy_src", base + 0xa480, 24, 3, mipi_dphy_sel, ARRAY_SIZE(mipi_dphy_sel), CLK_SET_PARENT_GATE); 51262306a36Sopenharmony_ci hws[IMX7D_SAI1_ROOT_SRC] = imx_clk_hw_mux2_flags("sai1_src", base + 0xa500, 24, 3, sai1_sel, ARRAY_SIZE(sai1_sel), CLK_SET_PARENT_GATE); 51362306a36Sopenharmony_ci hws[IMX7D_SAI2_ROOT_SRC] = imx_clk_hw_mux2_flags("sai2_src", base + 0xa580, 24, 3, sai2_sel, ARRAY_SIZE(sai2_sel), CLK_SET_PARENT_GATE); 51462306a36Sopenharmony_ci hws[IMX7D_SAI3_ROOT_SRC] = imx_clk_hw_mux2_flags("sai3_src", base + 0xa600, 24, 3, sai3_sel, ARRAY_SIZE(sai3_sel), CLK_SET_PARENT_GATE); 51562306a36Sopenharmony_ci hws[IMX7D_SPDIF_ROOT_SRC] = imx_clk_hw_mux2_flags("spdif_src", base + 0xa680, 24, 3, spdif_sel, ARRAY_SIZE(spdif_sel), CLK_SET_PARENT_GATE); 51662306a36Sopenharmony_ci hws[IMX7D_ENET1_REF_ROOT_SRC] = imx_clk_hw_mux2_flags("enet1_ref_src", base + 0xa700, 24, 3, enet1_ref_sel, ARRAY_SIZE(enet1_ref_sel), CLK_SET_PARENT_GATE); 51762306a36Sopenharmony_ci hws[IMX7D_ENET1_TIME_ROOT_SRC] = imx_clk_hw_mux2_flags("enet1_time_src", base + 0xa780, 24, 3, enet1_time_sel, ARRAY_SIZE(enet1_time_sel), CLK_SET_PARENT_GATE); 51862306a36Sopenharmony_ci hws[IMX7D_ENET2_REF_ROOT_SRC] = imx_clk_hw_mux2_flags("enet2_ref_src", base + 0xa800, 24, 3, enet2_ref_sel, ARRAY_SIZE(enet2_ref_sel), CLK_SET_PARENT_GATE); 51962306a36Sopenharmony_ci hws[IMX7D_ENET2_TIME_ROOT_SRC] = imx_clk_hw_mux2_flags("enet2_time_src", base + 0xa880, 24, 3, enet2_time_sel, ARRAY_SIZE(enet2_time_sel), CLK_SET_PARENT_GATE); 52062306a36Sopenharmony_ci hws[IMX7D_ENET_PHY_REF_ROOT_SRC] = imx_clk_hw_mux2_flags("enet_phy_ref_src", base + 0xa900, 24, 3, enet_phy_ref_sel, ARRAY_SIZE(enet_phy_ref_sel), CLK_SET_PARENT_GATE); 52162306a36Sopenharmony_ci hws[IMX7D_EIM_ROOT_SRC] = imx_clk_hw_mux2_flags("eim_src", base + 0xa980, 24, 3, eim_sel, ARRAY_SIZE(eim_sel), CLK_SET_PARENT_GATE); 52262306a36Sopenharmony_ci hws[IMX7D_NAND_ROOT_SRC] = imx_clk_hw_mux2_flags("nand_src", base + 0xaa00, 24, 3, nand_sel, ARRAY_SIZE(nand_sel), CLK_SET_PARENT_GATE); 52362306a36Sopenharmony_ci hws[IMX7D_QSPI_ROOT_SRC] = imx_clk_hw_mux2_flags("qspi_src", base + 0xaa80, 24, 3, qspi_sel, ARRAY_SIZE(qspi_sel), CLK_SET_PARENT_GATE); 52462306a36Sopenharmony_ci hws[IMX7D_USDHC1_ROOT_SRC] = imx_clk_hw_mux2_flags("usdhc1_src", base + 0xab00, 24, 3, usdhc1_sel, ARRAY_SIZE(usdhc1_sel), CLK_SET_PARENT_GATE); 52562306a36Sopenharmony_ci hws[IMX7D_USDHC2_ROOT_SRC] = imx_clk_hw_mux2_flags("usdhc2_src", base + 0xab80, 24, 3, usdhc2_sel, ARRAY_SIZE(usdhc2_sel), CLK_SET_PARENT_GATE); 52662306a36Sopenharmony_ci hws[IMX7D_USDHC3_ROOT_SRC] = imx_clk_hw_mux2_flags("usdhc3_src", base + 0xac00, 24, 3, usdhc3_sel, ARRAY_SIZE(usdhc3_sel), CLK_SET_PARENT_GATE); 52762306a36Sopenharmony_ci hws[IMX7D_CAN1_ROOT_SRC] = imx_clk_hw_mux2_flags("can1_src", base + 0xac80, 24, 3, can1_sel, ARRAY_SIZE(can1_sel), CLK_SET_PARENT_GATE); 52862306a36Sopenharmony_ci hws[IMX7D_CAN2_ROOT_SRC] = imx_clk_hw_mux2_flags("can2_src", base + 0xad00, 24, 3, can2_sel, ARRAY_SIZE(can2_sel), CLK_SET_PARENT_GATE); 52962306a36Sopenharmony_ci hws[IMX7D_I2C1_ROOT_SRC] = imx_clk_hw_mux2_flags("i2c1_src", base + 0xad80, 24, 3, i2c1_sel, ARRAY_SIZE(i2c1_sel), CLK_SET_PARENT_GATE); 53062306a36Sopenharmony_ci hws[IMX7D_I2C2_ROOT_SRC] = imx_clk_hw_mux2_flags("i2c2_src", base + 0xae00, 24, 3, i2c2_sel, ARRAY_SIZE(i2c2_sel), CLK_SET_PARENT_GATE); 53162306a36Sopenharmony_ci hws[IMX7D_I2C3_ROOT_SRC] = imx_clk_hw_mux2_flags("i2c3_src", base + 0xae80, 24, 3, i2c3_sel, ARRAY_SIZE(i2c3_sel), CLK_SET_PARENT_GATE); 53262306a36Sopenharmony_ci hws[IMX7D_I2C4_ROOT_SRC] = imx_clk_hw_mux2_flags("i2c4_src", base + 0xaf00, 24, 3, i2c4_sel, ARRAY_SIZE(i2c4_sel), CLK_SET_PARENT_GATE); 53362306a36Sopenharmony_ci hws[IMX7D_UART1_ROOT_SRC] = imx_clk_hw_mux2_flags("uart1_src", base + 0xaf80, 24, 3, uart1_sel, ARRAY_SIZE(uart1_sel), CLK_SET_PARENT_GATE); 53462306a36Sopenharmony_ci hws[IMX7D_UART2_ROOT_SRC] = imx_clk_hw_mux2_flags("uart2_src", base + 0xb000, 24, 3, uart2_sel, ARRAY_SIZE(uart2_sel), CLK_SET_PARENT_GATE); 53562306a36Sopenharmony_ci hws[IMX7D_UART3_ROOT_SRC] = imx_clk_hw_mux2_flags("uart3_src", base + 0xb080, 24, 3, uart3_sel, ARRAY_SIZE(uart3_sel), CLK_SET_PARENT_GATE); 53662306a36Sopenharmony_ci hws[IMX7D_UART4_ROOT_SRC] = imx_clk_hw_mux2_flags("uart4_src", base + 0xb100, 24, 3, uart4_sel, ARRAY_SIZE(uart4_sel), CLK_SET_PARENT_GATE); 53762306a36Sopenharmony_ci hws[IMX7D_UART5_ROOT_SRC] = imx_clk_hw_mux2_flags("uart5_src", base + 0xb180, 24, 3, uart5_sel, ARRAY_SIZE(uart5_sel), CLK_SET_PARENT_GATE); 53862306a36Sopenharmony_ci hws[IMX7D_UART6_ROOT_SRC] = imx_clk_hw_mux2_flags("uart6_src", base + 0xb200, 24, 3, uart6_sel, ARRAY_SIZE(uart6_sel), CLK_SET_PARENT_GATE); 53962306a36Sopenharmony_ci hws[IMX7D_UART7_ROOT_SRC] = imx_clk_hw_mux2_flags("uart7_src", base + 0xb280, 24, 3, uart7_sel, ARRAY_SIZE(uart7_sel), CLK_SET_PARENT_GATE); 54062306a36Sopenharmony_ci hws[IMX7D_ECSPI1_ROOT_SRC] = imx_clk_hw_mux2_flags("ecspi1_src", base + 0xb300, 24, 3, ecspi1_sel, ARRAY_SIZE(ecspi1_sel), CLK_SET_PARENT_GATE); 54162306a36Sopenharmony_ci hws[IMX7D_ECSPI2_ROOT_SRC] = imx_clk_hw_mux2_flags("ecspi2_src", base + 0xb380, 24, 3, ecspi2_sel, ARRAY_SIZE(ecspi2_sel), CLK_SET_PARENT_GATE); 54262306a36Sopenharmony_ci hws[IMX7D_ECSPI3_ROOT_SRC] = imx_clk_hw_mux2_flags("ecspi3_src", base + 0xb400, 24, 3, ecspi3_sel, ARRAY_SIZE(ecspi3_sel), CLK_SET_PARENT_GATE); 54362306a36Sopenharmony_ci hws[IMX7D_ECSPI4_ROOT_SRC] = imx_clk_hw_mux2_flags("ecspi4_src", base + 0xb480, 24, 3, ecspi4_sel, ARRAY_SIZE(ecspi4_sel), CLK_SET_PARENT_GATE); 54462306a36Sopenharmony_ci hws[IMX7D_PWM1_ROOT_SRC] = imx_clk_hw_mux2_flags("pwm1_src", base + 0xb500, 24, 3, pwm1_sel, ARRAY_SIZE(pwm1_sel), CLK_SET_PARENT_GATE); 54562306a36Sopenharmony_ci hws[IMX7D_PWM2_ROOT_SRC] = imx_clk_hw_mux2_flags("pwm2_src", base + 0xb580, 24, 3, pwm2_sel, ARRAY_SIZE(pwm2_sel), CLK_SET_PARENT_GATE); 54662306a36Sopenharmony_ci hws[IMX7D_PWM3_ROOT_SRC] = imx_clk_hw_mux2_flags("pwm3_src", base + 0xb600, 24, 3, pwm3_sel, ARRAY_SIZE(pwm3_sel), CLK_SET_PARENT_GATE); 54762306a36Sopenharmony_ci hws[IMX7D_PWM4_ROOT_SRC] = imx_clk_hw_mux2_flags("pwm4_src", base + 0xb680, 24, 3, pwm4_sel, ARRAY_SIZE(pwm4_sel), CLK_SET_PARENT_GATE); 54862306a36Sopenharmony_ci hws[IMX7D_FLEXTIMER1_ROOT_SRC] = imx_clk_hw_mux2_flags("flextimer1_src", base + 0xb700, 24, 3, flextimer1_sel, ARRAY_SIZE(flextimer1_sel), CLK_SET_PARENT_GATE); 54962306a36Sopenharmony_ci hws[IMX7D_FLEXTIMER2_ROOT_SRC] = imx_clk_hw_mux2_flags("flextimer2_src", base + 0xb780, 24, 3, flextimer2_sel, ARRAY_SIZE(flextimer2_sel), CLK_SET_PARENT_GATE); 55062306a36Sopenharmony_ci hws[IMX7D_SIM1_ROOT_SRC] = imx_clk_hw_mux2_flags("sim1_src", base + 0xb800, 24, 3, sim1_sel, ARRAY_SIZE(sim1_sel), CLK_SET_PARENT_GATE); 55162306a36Sopenharmony_ci hws[IMX7D_SIM2_ROOT_SRC] = imx_clk_hw_mux2_flags("sim2_src", base + 0xb880, 24, 3, sim2_sel, ARRAY_SIZE(sim2_sel), CLK_SET_PARENT_GATE); 55262306a36Sopenharmony_ci hws[IMX7D_GPT1_ROOT_SRC] = imx_clk_hw_mux2_flags("gpt1_src", base + 0xb900, 24, 3, gpt1_sel, ARRAY_SIZE(gpt1_sel), CLK_SET_PARENT_GATE); 55362306a36Sopenharmony_ci hws[IMX7D_GPT2_ROOT_SRC] = imx_clk_hw_mux2_flags("gpt2_src", base + 0xb980, 24, 3, gpt2_sel, ARRAY_SIZE(gpt2_sel), CLK_SET_PARENT_GATE); 55462306a36Sopenharmony_ci hws[IMX7D_GPT3_ROOT_SRC] = imx_clk_hw_mux2_flags("gpt3_src", base + 0xba00, 24, 3, gpt3_sel, ARRAY_SIZE(gpt3_sel), CLK_SET_PARENT_GATE); 55562306a36Sopenharmony_ci hws[IMX7D_GPT4_ROOT_SRC] = imx_clk_hw_mux2_flags("gpt4_src", base + 0xba80, 24, 3, gpt4_sel, ARRAY_SIZE(gpt4_sel), CLK_SET_PARENT_GATE); 55662306a36Sopenharmony_ci hws[IMX7D_TRACE_ROOT_SRC] = imx_clk_hw_mux2_flags("trace_src", base + 0xbb00, 24, 3, trace_sel, ARRAY_SIZE(trace_sel), CLK_SET_PARENT_GATE); 55762306a36Sopenharmony_ci hws[IMX7D_WDOG_ROOT_SRC] = imx_clk_hw_mux2_flags("wdog_src", base + 0xbb80, 24, 3, wdog_sel, ARRAY_SIZE(wdog_sel), CLK_SET_PARENT_GATE); 55862306a36Sopenharmony_ci hws[IMX7D_CSI_MCLK_ROOT_SRC] = imx_clk_hw_mux2_flags("csi_mclk_src", base + 0xbc00, 24, 3, csi_mclk_sel, ARRAY_SIZE(csi_mclk_sel), CLK_SET_PARENT_GATE); 55962306a36Sopenharmony_ci hws[IMX7D_AUDIO_MCLK_ROOT_SRC] = imx_clk_hw_mux2_flags("audio_mclk_src", base + 0xbc80, 24, 3, audio_mclk_sel, ARRAY_SIZE(audio_mclk_sel), CLK_SET_PARENT_GATE); 56062306a36Sopenharmony_ci hws[IMX7D_WRCLK_ROOT_SRC] = imx_clk_hw_mux2_flags("wrclk_src", base + 0xbd00, 24, 3, wrclk_sel, ARRAY_SIZE(wrclk_sel), CLK_SET_PARENT_GATE); 56162306a36Sopenharmony_ci hws[IMX7D_CLKO1_ROOT_SRC] = imx_clk_hw_mux2_flags("clko1_src", base + 0xbd80, 24, 3, clko1_sel, ARRAY_SIZE(clko1_sel), CLK_SET_PARENT_GATE); 56262306a36Sopenharmony_ci hws[IMX7D_CLKO2_ROOT_SRC] = imx_clk_hw_mux2_flags("clko2_src", base + 0xbe00, 24, 3, clko2_sel, ARRAY_SIZE(clko2_sel), CLK_SET_PARENT_GATE); 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci hws[IMX7D_ARM_A7_ROOT_CG] = imx_clk_hw_gate3("arm_a7_cg", "arm_a7_src", base + 0x8000, 28); 56562306a36Sopenharmony_ci hws[IMX7D_ARM_M4_ROOT_CG] = imx_clk_hw_gate3("arm_m4_cg", "arm_m4_src", base + 0x8080, 28); 56662306a36Sopenharmony_ci hws[IMX7D_MAIN_AXI_ROOT_CG] = imx_clk_hw_gate3("axi_cg", "axi_src", base + 0x8800, 28); 56762306a36Sopenharmony_ci hws[IMX7D_DISP_AXI_ROOT_CG] = imx_clk_hw_gate3("disp_axi_cg", "disp_axi_src", base + 0x8880, 28); 56862306a36Sopenharmony_ci hws[IMX7D_ENET_AXI_ROOT_CG] = imx_clk_hw_gate3("enet_axi_cg", "enet_axi_src", base + 0x8900, 28); 56962306a36Sopenharmony_ci hws[IMX7D_NAND_USDHC_BUS_ROOT_CG] = imx_clk_hw_gate3("nand_usdhc_cg", "nand_usdhc_src", base + 0x8980, 28); 57062306a36Sopenharmony_ci hws[IMX7D_AHB_CHANNEL_ROOT_CG] = imx_clk_hw_gate3("ahb_cg", "ahb_src", base + 0x9000, 28); 57162306a36Sopenharmony_ci hws[IMX7D_DRAM_PHYM_ROOT_CG] = imx_clk_hw_gate3("dram_phym_cg", "dram_phym_src", base + 0x9800, 28); 57262306a36Sopenharmony_ci hws[IMX7D_DRAM_ROOT_CG] = imx_clk_hw_gate3("dram_cg", "dram_src", base + 0x9880, 28); 57362306a36Sopenharmony_ci hws[IMX7D_DRAM_PHYM_ALT_ROOT_CG] = imx_clk_hw_gate3("dram_phym_alt_cg", "dram_phym_alt_src", base + 0xa000, 28); 57462306a36Sopenharmony_ci hws[IMX7D_DRAM_ALT_ROOT_CG] = imx_clk_hw_gate3("dram_alt_cg", "dram_alt_src", base + 0xa080, 28); 57562306a36Sopenharmony_ci hws[IMX7D_USB_HSIC_ROOT_CG] = imx_clk_hw_gate3("usb_hsic_cg", "usb_hsic_src", base + 0xa100, 28); 57662306a36Sopenharmony_ci hws[IMX7D_PCIE_CTRL_ROOT_CG] = imx_clk_hw_gate3("pcie_ctrl_cg", "pcie_ctrl_src", base + 0xa180, 28); 57762306a36Sopenharmony_ci hws[IMX7D_PCIE_PHY_ROOT_CG] = imx_clk_hw_gate3("pcie_phy_cg", "pcie_phy_src", base + 0xa200, 28); 57862306a36Sopenharmony_ci hws[IMX7D_EPDC_PIXEL_ROOT_CG] = imx_clk_hw_gate3("epdc_pixel_cg", "epdc_pixel_src", base + 0xa280, 28); 57962306a36Sopenharmony_ci hws[IMX7D_LCDIF_PIXEL_ROOT_CG] = imx_clk_hw_gate3("lcdif_pixel_cg", "lcdif_pixel_src", base + 0xa300, 28); 58062306a36Sopenharmony_ci hws[IMX7D_MIPI_DSI_ROOT_CG] = imx_clk_hw_gate3("mipi_dsi_cg", "mipi_dsi_src", base + 0xa380, 28); 58162306a36Sopenharmony_ci hws[IMX7D_MIPI_CSI_ROOT_CG] = imx_clk_hw_gate3("mipi_csi_cg", "mipi_csi_src", base + 0xa400, 28); 58262306a36Sopenharmony_ci hws[IMX7D_MIPI_DPHY_ROOT_CG] = imx_clk_hw_gate3("mipi_dphy_cg", "mipi_dphy_src", base + 0xa480, 28); 58362306a36Sopenharmony_ci hws[IMX7D_SAI1_ROOT_CG] = imx_clk_hw_gate3("sai1_cg", "sai1_src", base + 0xa500, 28); 58462306a36Sopenharmony_ci hws[IMX7D_SAI2_ROOT_CG] = imx_clk_hw_gate3("sai2_cg", "sai2_src", base + 0xa580, 28); 58562306a36Sopenharmony_ci hws[IMX7D_SAI3_ROOT_CG] = imx_clk_hw_gate3("sai3_cg", "sai3_src", base + 0xa600, 28); 58662306a36Sopenharmony_ci hws[IMX7D_SPDIF_ROOT_CG] = imx_clk_hw_gate3("spdif_cg", "spdif_src", base + 0xa680, 28); 58762306a36Sopenharmony_ci hws[IMX7D_ENET1_REF_ROOT_CG] = imx_clk_hw_gate3("enet1_ref_cg", "enet1_ref_src", base + 0xa700, 28); 58862306a36Sopenharmony_ci hws[IMX7D_ENET1_TIME_ROOT_CG] = imx_clk_hw_gate3("enet1_time_cg", "enet1_time_src", base + 0xa780, 28); 58962306a36Sopenharmony_ci hws[IMX7D_ENET2_REF_ROOT_CG] = imx_clk_hw_gate3("enet2_ref_cg", "enet2_ref_src", base + 0xa800, 28); 59062306a36Sopenharmony_ci hws[IMX7D_ENET2_TIME_ROOT_CG] = imx_clk_hw_gate3("enet2_time_cg", "enet2_time_src", base + 0xa880, 28); 59162306a36Sopenharmony_ci hws[IMX7D_ENET_PHY_REF_ROOT_CG] = imx_clk_hw_gate3("enet_phy_ref_cg", "enet_phy_ref_src", base + 0xa900, 28); 59262306a36Sopenharmony_ci hws[IMX7D_EIM_ROOT_CG] = imx_clk_hw_gate3("eim_cg", "eim_src", base + 0xa980, 28); 59362306a36Sopenharmony_ci hws[IMX7D_NAND_ROOT_CG] = imx_clk_hw_gate3("nand_cg", "nand_src", base + 0xaa00, 28); 59462306a36Sopenharmony_ci hws[IMX7D_QSPI_ROOT_CG] = imx_clk_hw_gate3("qspi_cg", "qspi_src", base + 0xaa80, 28); 59562306a36Sopenharmony_ci hws[IMX7D_USDHC1_ROOT_CG] = imx_clk_hw_gate3("usdhc1_cg", "usdhc1_src", base + 0xab00, 28); 59662306a36Sopenharmony_ci hws[IMX7D_USDHC2_ROOT_CG] = imx_clk_hw_gate3("usdhc2_cg", "usdhc2_src", base + 0xab80, 28); 59762306a36Sopenharmony_ci hws[IMX7D_USDHC3_ROOT_CG] = imx_clk_hw_gate3("usdhc3_cg", "usdhc3_src", base + 0xac00, 28); 59862306a36Sopenharmony_ci hws[IMX7D_CAN1_ROOT_CG] = imx_clk_hw_gate3("can1_cg", "can1_src", base + 0xac80, 28); 59962306a36Sopenharmony_ci hws[IMX7D_CAN2_ROOT_CG] = imx_clk_hw_gate3("can2_cg", "can2_src", base + 0xad00, 28); 60062306a36Sopenharmony_ci hws[IMX7D_I2C1_ROOT_CG] = imx_clk_hw_gate3("i2c1_cg", "i2c1_src", base + 0xad80, 28); 60162306a36Sopenharmony_ci hws[IMX7D_I2C2_ROOT_CG] = imx_clk_hw_gate3("i2c2_cg", "i2c2_src", base + 0xae00, 28); 60262306a36Sopenharmony_ci hws[IMX7D_I2C3_ROOT_CG] = imx_clk_hw_gate3("i2c3_cg", "i2c3_src", base + 0xae80, 28); 60362306a36Sopenharmony_ci hws[IMX7D_I2C4_ROOT_CG] = imx_clk_hw_gate3("i2c4_cg", "i2c4_src", base + 0xaf00, 28); 60462306a36Sopenharmony_ci hws[IMX7D_UART1_ROOT_CG] = imx_clk_hw_gate3("uart1_cg", "uart1_src", base + 0xaf80, 28); 60562306a36Sopenharmony_ci hws[IMX7D_UART2_ROOT_CG] = imx_clk_hw_gate3("uart2_cg", "uart2_src", base + 0xb000, 28); 60662306a36Sopenharmony_ci hws[IMX7D_UART3_ROOT_CG] = imx_clk_hw_gate3("uart3_cg", "uart3_src", base + 0xb080, 28); 60762306a36Sopenharmony_ci hws[IMX7D_UART4_ROOT_CG] = imx_clk_hw_gate3("uart4_cg", "uart4_src", base + 0xb100, 28); 60862306a36Sopenharmony_ci hws[IMX7D_UART5_ROOT_CG] = imx_clk_hw_gate3("uart5_cg", "uart5_src", base + 0xb180, 28); 60962306a36Sopenharmony_ci hws[IMX7D_UART6_ROOT_CG] = imx_clk_hw_gate3("uart6_cg", "uart6_src", base + 0xb200, 28); 61062306a36Sopenharmony_ci hws[IMX7D_UART7_ROOT_CG] = imx_clk_hw_gate3("uart7_cg", "uart7_src", base + 0xb280, 28); 61162306a36Sopenharmony_ci hws[IMX7D_ECSPI1_ROOT_CG] = imx_clk_hw_gate3("ecspi1_cg", "ecspi1_src", base + 0xb300, 28); 61262306a36Sopenharmony_ci hws[IMX7D_ECSPI2_ROOT_CG] = imx_clk_hw_gate3("ecspi2_cg", "ecspi2_src", base + 0xb380, 28); 61362306a36Sopenharmony_ci hws[IMX7D_ECSPI3_ROOT_CG] = imx_clk_hw_gate3("ecspi3_cg", "ecspi3_src", base + 0xb400, 28); 61462306a36Sopenharmony_ci hws[IMX7D_ECSPI4_ROOT_CG] = imx_clk_hw_gate3("ecspi4_cg", "ecspi4_src", base + 0xb480, 28); 61562306a36Sopenharmony_ci hws[IMX7D_PWM1_ROOT_CG] = imx_clk_hw_gate3("pwm1_cg", "pwm1_src", base + 0xb500, 28); 61662306a36Sopenharmony_ci hws[IMX7D_PWM2_ROOT_CG] = imx_clk_hw_gate3("pwm2_cg", "pwm2_src", base + 0xb580, 28); 61762306a36Sopenharmony_ci hws[IMX7D_PWM3_ROOT_CG] = imx_clk_hw_gate3("pwm3_cg", "pwm3_src", base + 0xb600, 28); 61862306a36Sopenharmony_ci hws[IMX7D_PWM4_ROOT_CG] = imx_clk_hw_gate3("pwm4_cg", "pwm4_src", base + 0xb680, 28); 61962306a36Sopenharmony_ci hws[IMX7D_FLEXTIMER1_ROOT_CG] = imx_clk_hw_gate3("flextimer1_cg", "flextimer1_src", base + 0xb700, 28); 62062306a36Sopenharmony_ci hws[IMX7D_FLEXTIMER2_ROOT_CG] = imx_clk_hw_gate3("flextimer2_cg", "flextimer2_src", base + 0xb780, 28); 62162306a36Sopenharmony_ci hws[IMX7D_SIM1_ROOT_CG] = imx_clk_hw_gate3("sim1_cg", "sim1_src", base + 0xb800, 28); 62262306a36Sopenharmony_ci hws[IMX7D_SIM2_ROOT_CG] = imx_clk_hw_gate3("sim2_cg", "sim2_src", base + 0xb880, 28); 62362306a36Sopenharmony_ci hws[IMX7D_GPT1_ROOT_CG] = imx_clk_hw_gate3("gpt1_cg", "gpt1_src", base + 0xb900, 28); 62462306a36Sopenharmony_ci hws[IMX7D_GPT2_ROOT_CG] = imx_clk_hw_gate3("gpt2_cg", "gpt2_src", base + 0xb980, 28); 62562306a36Sopenharmony_ci hws[IMX7D_GPT3_ROOT_CG] = imx_clk_hw_gate3("gpt3_cg", "gpt3_src", base + 0xbA00, 28); 62662306a36Sopenharmony_ci hws[IMX7D_GPT4_ROOT_CG] = imx_clk_hw_gate3("gpt4_cg", "gpt4_src", base + 0xbA80, 28); 62762306a36Sopenharmony_ci hws[IMX7D_TRACE_ROOT_CG] = imx_clk_hw_gate3("trace_cg", "trace_src", base + 0xbb00, 28); 62862306a36Sopenharmony_ci hws[IMX7D_WDOG_ROOT_CG] = imx_clk_hw_gate3("wdog_cg", "wdog_src", base + 0xbb80, 28); 62962306a36Sopenharmony_ci hws[IMX7D_CSI_MCLK_ROOT_CG] = imx_clk_hw_gate3("csi_mclk_cg", "csi_mclk_src", base + 0xbc00, 28); 63062306a36Sopenharmony_ci hws[IMX7D_AUDIO_MCLK_ROOT_CG] = imx_clk_hw_gate3("audio_mclk_cg", "audio_mclk_src", base + 0xbc80, 28); 63162306a36Sopenharmony_ci hws[IMX7D_WRCLK_ROOT_CG] = imx_clk_hw_gate3("wrclk_cg", "wrclk_src", base + 0xbd00, 28); 63262306a36Sopenharmony_ci hws[IMX7D_CLKO1_ROOT_CG] = imx_clk_hw_gate3("clko1_cg", "clko1_src", base + 0xbd80, 28); 63362306a36Sopenharmony_ci hws[IMX7D_CLKO2_ROOT_CG] = imx_clk_hw_gate3("clko2_cg", "clko2_src", base + 0xbe00, 28); 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci hws[IMX7D_MAIN_AXI_ROOT_PRE_DIV] = imx_clk_hw_divider2("axi_pre_div", "axi_cg", base + 0x8800, 16, 3); 63662306a36Sopenharmony_ci hws[IMX7D_DISP_AXI_ROOT_PRE_DIV] = imx_clk_hw_divider2("disp_axi_pre_div", "disp_axi_cg", base + 0x8880, 16, 3); 63762306a36Sopenharmony_ci hws[IMX7D_ENET_AXI_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet_axi_pre_div", "enet_axi_cg", base + 0x8900, 16, 3); 63862306a36Sopenharmony_ci hws[IMX7D_NAND_USDHC_BUS_ROOT_PRE_DIV] = imx_clk_hw_divider2("nand_usdhc_pre_div", "nand_usdhc_cg", base + 0x8980, 16, 3); 63962306a36Sopenharmony_ci hws[IMX7D_AHB_CHANNEL_ROOT_PRE_DIV] = imx_clk_hw_divider2("ahb_pre_div", "ahb_cg", base + 0x9000, 16, 3); 64062306a36Sopenharmony_ci hws[IMX7D_DRAM_PHYM_ALT_ROOT_PRE_DIV] = imx_clk_hw_divider2("dram_phym_alt_pre_div", "dram_phym_alt_cg", base + 0xa000, 16, 3); 64162306a36Sopenharmony_ci hws[IMX7D_DRAM_ALT_ROOT_PRE_DIV] = imx_clk_hw_divider2("dram_alt_pre_div", "dram_alt_cg", base + 0xa080, 16, 3); 64262306a36Sopenharmony_ci hws[IMX7D_USB_HSIC_ROOT_PRE_DIV] = imx_clk_hw_divider2("usb_hsic_pre_div", "usb_hsic_cg", base + 0xa100, 16, 3); 64362306a36Sopenharmony_ci hws[IMX7D_PCIE_CTRL_ROOT_PRE_DIV] = imx_clk_hw_divider2("pcie_ctrl_pre_div", "pcie_ctrl_cg", base + 0xa180, 16, 3); 64462306a36Sopenharmony_ci hws[IMX7D_PCIE_PHY_ROOT_PRE_DIV] = imx_clk_hw_divider2("pcie_phy_pre_div", "pcie_phy_cg", base + 0xa200, 16, 3); 64562306a36Sopenharmony_ci hws[IMX7D_EPDC_PIXEL_ROOT_PRE_DIV] = imx_clk_hw_divider2("epdc_pixel_pre_div", "epdc_pixel_cg", base + 0xa280, 16, 3); 64662306a36Sopenharmony_ci hws[IMX7D_LCDIF_PIXEL_ROOT_PRE_DIV] = imx_clk_hw_divider2("lcdif_pixel_pre_div", "lcdif_pixel_cg", base + 0xa300, 16, 3); 64762306a36Sopenharmony_ci hws[IMX7D_MIPI_DSI_ROOT_PRE_DIV] = imx_clk_hw_divider2("mipi_dsi_pre_div", "mipi_dsi_cg", base + 0xa380, 16, 3); 64862306a36Sopenharmony_ci hws[IMX7D_MIPI_CSI_ROOT_PRE_DIV] = imx_clk_hw_divider2("mipi_csi_pre_div", "mipi_csi_cg", base + 0xa400, 16, 3); 64962306a36Sopenharmony_ci hws[IMX7D_MIPI_DPHY_ROOT_PRE_DIV] = imx_clk_hw_divider2("mipi_dphy_pre_div", "mipi_dphy_cg", base + 0xa480, 16, 3); 65062306a36Sopenharmony_ci hws[IMX7D_SAI1_ROOT_PRE_DIV] = imx_clk_hw_divider2("sai1_pre_div", "sai1_cg", base + 0xa500, 16, 3); 65162306a36Sopenharmony_ci hws[IMX7D_SAI2_ROOT_PRE_DIV] = imx_clk_hw_divider2("sai2_pre_div", "sai2_cg", base + 0xa580, 16, 3); 65262306a36Sopenharmony_ci hws[IMX7D_SAI3_ROOT_PRE_DIV] = imx_clk_hw_divider2("sai3_pre_div", "sai3_cg", base + 0xa600, 16, 3); 65362306a36Sopenharmony_ci hws[IMX7D_SPDIF_ROOT_PRE_DIV] = imx_clk_hw_divider2("spdif_pre_div", "spdif_cg", base + 0xa680, 16, 3); 65462306a36Sopenharmony_ci hws[IMX7D_ENET1_REF_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet1_ref_pre_div", "enet1_ref_cg", base + 0xa700, 16, 3); 65562306a36Sopenharmony_ci hws[IMX7D_ENET1_TIME_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet1_time_pre_div", "enet1_time_cg", base + 0xa780, 16, 3); 65662306a36Sopenharmony_ci hws[IMX7D_ENET2_REF_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet2_ref_pre_div", "enet2_ref_cg", base + 0xa800, 16, 3); 65762306a36Sopenharmony_ci hws[IMX7D_ENET2_TIME_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet2_time_pre_div", "enet2_time_cg", base + 0xa880, 16, 3); 65862306a36Sopenharmony_ci hws[IMX7D_ENET_PHY_REF_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet_phy_ref_pre_div", "enet_phy_ref_cg", base + 0xa900, 16, 3); 65962306a36Sopenharmony_ci hws[IMX7D_EIM_ROOT_PRE_DIV] = imx_clk_hw_divider2("eim_pre_div", "eim_cg", base + 0xa980, 16, 3); 66062306a36Sopenharmony_ci hws[IMX7D_NAND_ROOT_PRE_DIV] = imx_clk_hw_divider2("nand_pre_div", "nand_cg", base + 0xaa00, 16, 3); 66162306a36Sopenharmony_ci hws[IMX7D_QSPI_ROOT_PRE_DIV] = imx_clk_hw_divider2("qspi_pre_div", "qspi_cg", base + 0xaa80, 16, 3); 66262306a36Sopenharmony_ci hws[IMX7D_USDHC1_ROOT_PRE_DIV] = imx_clk_hw_divider2("usdhc1_pre_div", "usdhc1_cg", base + 0xab00, 16, 3); 66362306a36Sopenharmony_ci hws[IMX7D_USDHC2_ROOT_PRE_DIV] = imx_clk_hw_divider2("usdhc2_pre_div", "usdhc2_cg", base + 0xab80, 16, 3); 66462306a36Sopenharmony_ci hws[IMX7D_USDHC3_ROOT_PRE_DIV] = imx_clk_hw_divider2("usdhc3_pre_div", "usdhc3_cg", base + 0xac00, 16, 3); 66562306a36Sopenharmony_ci hws[IMX7D_CAN1_ROOT_PRE_DIV] = imx_clk_hw_divider2("can1_pre_div", "can1_cg", base + 0xac80, 16, 3); 66662306a36Sopenharmony_ci hws[IMX7D_CAN2_ROOT_PRE_DIV] = imx_clk_hw_divider2("can2_pre_div", "can2_cg", base + 0xad00, 16, 3); 66762306a36Sopenharmony_ci hws[IMX7D_I2C1_ROOT_PRE_DIV] = imx_clk_hw_divider2("i2c1_pre_div", "i2c1_cg", base + 0xad80, 16, 3); 66862306a36Sopenharmony_ci hws[IMX7D_I2C2_ROOT_PRE_DIV] = imx_clk_hw_divider2("i2c2_pre_div", "i2c2_cg", base + 0xae00, 16, 3); 66962306a36Sopenharmony_ci hws[IMX7D_I2C3_ROOT_PRE_DIV] = imx_clk_hw_divider2("i2c3_pre_div", "i2c3_cg", base + 0xae80, 16, 3); 67062306a36Sopenharmony_ci hws[IMX7D_I2C4_ROOT_PRE_DIV] = imx_clk_hw_divider2("i2c4_pre_div", "i2c4_cg", base + 0xaf00, 16, 3); 67162306a36Sopenharmony_ci hws[IMX7D_UART1_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart1_pre_div", "uart1_cg", base + 0xaf80, 16, 3); 67262306a36Sopenharmony_ci hws[IMX7D_UART2_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart2_pre_div", "uart2_cg", base + 0xb000, 16, 3); 67362306a36Sopenharmony_ci hws[IMX7D_UART3_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart3_pre_div", "uart3_cg", base + 0xb080, 16, 3); 67462306a36Sopenharmony_ci hws[IMX7D_UART4_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart4_pre_div", "uart4_cg", base + 0xb100, 16, 3); 67562306a36Sopenharmony_ci hws[IMX7D_UART5_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart5_pre_div", "uart5_cg", base + 0xb180, 16, 3); 67662306a36Sopenharmony_ci hws[IMX7D_UART6_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart6_pre_div", "uart6_cg", base + 0xb200, 16, 3); 67762306a36Sopenharmony_ci hws[IMX7D_UART7_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart7_pre_div", "uart7_cg", base + 0xb280, 16, 3); 67862306a36Sopenharmony_ci hws[IMX7D_ECSPI1_ROOT_PRE_DIV] = imx_clk_hw_divider2("ecspi1_pre_div", "ecspi1_cg", base + 0xb300, 16, 3); 67962306a36Sopenharmony_ci hws[IMX7D_ECSPI2_ROOT_PRE_DIV] = imx_clk_hw_divider2("ecspi2_pre_div", "ecspi2_cg", base + 0xb380, 16, 3); 68062306a36Sopenharmony_ci hws[IMX7D_ECSPI3_ROOT_PRE_DIV] = imx_clk_hw_divider2("ecspi3_pre_div", "ecspi3_cg", base + 0xb400, 16, 3); 68162306a36Sopenharmony_ci hws[IMX7D_ECSPI4_ROOT_PRE_DIV] = imx_clk_hw_divider2("ecspi4_pre_div", "ecspi4_cg", base + 0xb480, 16, 3); 68262306a36Sopenharmony_ci hws[IMX7D_PWM1_ROOT_PRE_DIV] = imx_clk_hw_divider2("pwm1_pre_div", "pwm1_cg", base + 0xb500, 16, 3); 68362306a36Sopenharmony_ci hws[IMX7D_PWM2_ROOT_PRE_DIV] = imx_clk_hw_divider2("pwm2_pre_div", "pwm2_cg", base + 0xb580, 16, 3); 68462306a36Sopenharmony_ci hws[IMX7D_PWM3_ROOT_PRE_DIV] = imx_clk_hw_divider2("pwm3_pre_div", "pwm3_cg", base + 0xb600, 16, 3); 68562306a36Sopenharmony_ci hws[IMX7D_PWM4_ROOT_PRE_DIV] = imx_clk_hw_divider2("pwm4_pre_div", "pwm4_cg", base + 0xb680, 16, 3); 68662306a36Sopenharmony_ci hws[IMX7D_FLEXTIMER1_ROOT_PRE_DIV] = imx_clk_hw_divider2("flextimer1_pre_div", "flextimer1_cg", base + 0xb700, 16, 3); 68762306a36Sopenharmony_ci hws[IMX7D_FLEXTIMER2_ROOT_PRE_DIV] = imx_clk_hw_divider2("flextimer2_pre_div", "flextimer2_cg", base + 0xb780, 16, 3); 68862306a36Sopenharmony_ci hws[IMX7D_SIM1_ROOT_PRE_DIV] = imx_clk_hw_divider2("sim1_pre_div", "sim1_cg", base + 0xb800, 16, 3); 68962306a36Sopenharmony_ci hws[IMX7D_SIM2_ROOT_PRE_DIV] = imx_clk_hw_divider2("sim2_pre_div", "sim2_cg", base + 0xb880, 16, 3); 69062306a36Sopenharmony_ci hws[IMX7D_GPT1_ROOT_PRE_DIV] = imx_clk_hw_divider2("gpt1_pre_div", "gpt1_cg", base + 0xb900, 16, 3); 69162306a36Sopenharmony_ci hws[IMX7D_GPT2_ROOT_PRE_DIV] = imx_clk_hw_divider2("gpt2_pre_div", "gpt2_cg", base + 0xb980, 16, 3); 69262306a36Sopenharmony_ci hws[IMX7D_GPT3_ROOT_PRE_DIV] = imx_clk_hw_divider2("gpt3_pre_div", "gpt3_cg", base + 0xba00, 16, 3); 69362306a36Sopenharmony_ci hws[IMX7D_GPT4_ROOT_PRE_DIV] = imx_clk_hw_divider2("gpt4_pre_div", "gpt4_cg", base + 0xba80, 16, 3); 69462306a36Sopenharmony_ci hws[IMX7D_TRACE_ROOT_PRE_DIV] = imx_clk_hw_divider2("trace_pre_div", "trace_cg", base + 0xbb00, 16, 3); 69562306a36Sopenharmony_ci hws[IMX7D_WDOG_ROOT_PRE_DIV] = imx_clk_hw_divider2("wdog_pre_div", "wdog_cg", base + 0xbb80, 16, 3); 69662306a36Sopenharmony_ci hws[IMX7D_CSI_MCLK_ROOT_PRE_DIV] = imx_clk_hw_divider2("csi_mclk_pre_div", "csi_mclk_cg", base + 0xbc00, 16, 3); 69762306a36Sopenharmony_ci hws[IMX7D_AUDIO_MCLK_ROOT_PRE_DIV] = imx_clk_hw_divider2("audio_mclk_pre_div", "audio_mclk_cg", base + 0xbc80, 16, 3); 69862306a36Sopenharmony_ci hws[IMX7D_WRCLK_ROOT_PRE_DIV] = imx_clk_hw_divider2("wrclk_pre_div", "wrclk_cg", base + 0xbd00, 16, 3); 69962306a36Sopenharmony_ci hws[IMX7D_CLKO1_ROOT_PRE_DIV] = imx_clk_hw_divider2("clko1_pre_div", "clko1_cg", base + 0xbd80, 16, 3); 70062306a36Sopenharmony_ci hws[IMX7D_CLKO2_ROOT_PRE_DIV] = imx_clk_hw_divider2("clko2_pre_div", "clko2_cg", base + 0xbe00, 16, 3); 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci hws[IMX7D_ARM_A7_ROOT_DIV] = imx_clk_hw_divider2("arm_a7_div", "arm_a7_cg", base + 0x8000, 0, 3); 70362306a36Sopenharmony_ci hws[IMX7D_ARM_M4_ROOT_DIV] = imx_clk_hw_divider2("arm_m4_div", "arm_m4_cg", base + 0x8080, 0, 3); 70462306a36Sopenharmony_ci hws[IMX7D_MAIN_AXI_ROOT_DIV] = imx_clk_hw_divider2("axi_post_div", "axi_pre_div", base + 0x8800, 0, 6); 70562306a36Sopenharmony_ci hws[IMX7D_DISP_AXI_ROOT_DIV] = imx_clk_hw_divider2("disp_axi_post_div", "disp_axi_pre_div", base + 0x8880, 0, 6); 70662306a36Sopenharmony_ci hws[IMX7D_ENET_AXI_ROOT_DIV] = imx_clk_hw_divider2("enet_axi_post_div", "enet_axi_pre_div", base + 0x8900, 0, 6); 70762306a36Sopenharmony_ci hws[IMX7D_NAND_USDHC_BUS_ROOT_CLK] = imx_clk_hw_divider2("nand_usdhc_root_clk", "nand_usdhc_pre_div", base + 0x8980, 0, 6); 70862306a36Sopenharmony_ci hws[IMX7D_AHB_CHANNEL_ROOT_DIV] = imx_clk_hw_divider2("ahb_root_clk", "ahb_pre_div", base + 0x9000, 0, 6); 70962306a36Sopenharmony_ci hws[IMX7D_IPG_ROOT_CLK] = imx_clk_hw_divider_flags("ipg_root_clk", "ahb_root_clk", base + 0x9080, 0, 2, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_PARENT); 71062306a36Sopenharmony_ci hws[IMX7D_DRAM_ROOT_DIV] = imx_clk_hw_divider2("dram_post_div", "dram_cg", base + 0x9880, 0, 3); 71162306a36Sopenharmony_ci hws[IMX7D_DRAM_PHYM_ALT_ROOT_DIV] = imx_clk_hw_divider2("dram_phym_alt_post_div", "dram_phym_alt_pre_div", base + 0xa000, 0, 3); 71262306a36Sopenharmony_ci hws[IMX7D_DRAM_ALT_ROOT_DIV] = imx_clk_hw_divider2("dram_alt_post_div", "dram_alt_pre_div", base + 0xa080, 0, 3); 71362306a36Sopenharmony_ci hws[IMX7D_USB_HSIC_ROOT_DIV] = imx_clk_hw_divider2("usb_hsic_post_div", "usb_hsic_pre_div", base + 0xa100, 0, 6); 71462306a36Sopenharmony_ci hws[IMX7D_PCIE_CTRL_ROOT_DIV] = imx_clk_hw_divider2("pcie_ctrl_post_div", "pcie_ctrl_pre_div", base + 0xa180, 0, 6); 71562306a36Sopenharmony_ci hws[IMX7D_PCIE_PHY_ROOT_DIV] = imx_clk_hw_divider2("pcie_phy_post_div", "pcie_phy_pre_div", base + 0xa200, 0, 6); 71662306a36Sopenharmony_ci hws[IMX7D_EPDC_PIXEL_ROOT_DIV] = imx_clk_hw_divider2("epdc_pixel_post_div", "epdc_pixel_pre_div", base + 0xa280, 0, 6); 71762306a36Sopenharmony_ci hws[IMX7D_LCDIF_PIXEL_ROOT_DIV] = imx_clk_hw_divider2("lcdif_pixel_post_div", "lcdif_pixel_pre_div", base + 0xa300, 0, 6); 71862306a36Sopenharmony_ci hws[IMX7D_MIPI_DSI_ROOT_DIV] = imx_clk_hw_divider2("mipi_dsi_post_div", "mipi_dsi_pre_div", base + 0xa380, 0, 6); 71962306a36Sopenharmony_ci hws[IMX7D_MIPI_CSI_ROOT_DIV] = imx_clk_hw_divider2("mipi_csi_post_div", "mipi_csi_pre_div", base + 0xa400, 0, 6); 72062306a36Sopenharmony_ci hws[IMX7D_MIPI_DPHY_ROOT_DIV] = imx_clk_hw_divider2("mipi_dphy_post_div", "mipi_dphy_pre_div", base + 0xa480, 0, 6); 72162306a36Sopenharmony_ci hws[IMX7D_SAI1_ROOT_DIV] = imx_clk_hw_divider2("sai1_post_div", "sai1_pre_div", base + 0xa500, 0, 6); 72262306a36Sopenharmony_ci hws[IMX7D_SAI2_ROOT_DIV] = imx_clk_hw_divider2("sai2_post_div", "sai2_pre_div", base + 0xa580, 0, 6); 72362306a36Sopenharmony_ci hws[IMX7D_SAI3_ROOT_DIV] = imx_clk_hw_divider2("sai3_post_div", "sai3_pre_div", base + 0xa600, 0, 6); 72462306a36Sopenharmony_ci hws[IMX7D_SPDIF_ROOT_DIV] = imx_clk_hw_divider2("spdif_post_div", "spdif_pre_div", base + 0xa680, 0, 6); 72562306a36Sopenharmony_ci hws[IMX7D_ENET1_REF_ROOT_DIV] = imx_clk_hw_divider2("enet1_ref_post_div", "enet1_ref_pre_div", base + 0xa700, 0, 6); 72662306a36Sopenharmony_ci hws[IMX7D_ENET1_TIME_ROOT_DIV] = imx_clk_hw_divider2("enet1_time_post_div", "enet1_time_pre_div", base + 0xa780, 0, 6); 72762306a36Sopenharmony_ci hws[IMX7D_ENET2_REF_ROOT_DIV] = imx_clk_hw_divider2("enet2_ref_post_div", "enet2_ref_pre_div", base + 0xa800, 0, 6); 72862306a36Sopenharmony_ci hws[IMX7D_ENET2_TIME_ROOT_DIV] = imx_clk_hw_divider2("enet2_time_post_div", "enet2_time_pre_div", base + 0xa880, 0, 6); 72962306a36Sopenharmony_ci hws[IMX7D_ENET_PHY_REF_ROOT_CLK] = imx_clk_hw_divider2("enet_phy_ref_root_clk", "enet_phy_ref_pre_div", base + 0xa900, 0, 6); 73062306a36Sopenharmony_ci hws[IMX7D_EIM_ROOT_DIV] = imx_clk_hw_divider2("eim_post_div", "eim_pre_div", base + 0xa980, 0, 6); 73162306a36Sopenharmony_ci hws[IMX7D_NAND_ROOT_CLK] = imx_clk_hw_divider2("nand_root_clk", "nand_pre_div", base + 0xaa00, 0, 6); 73262306a36Sopenharmony_ci hws[IMX7D_QSPI_ROOT_DIV] = imx_clk_hw_divider2("qspi_post_div", "qspi_pre_div", base + 0xaa80, 0, 6); 73362306a36Sopenharmony_ci hws[IMX7D_USDHC1_ROOT_DIV] = imx_clk_hw_divider2("usdhc1_post_div", "usdhc1_pre_div", base + 0xab00, 0, 6); 73462306a36Sopenharmony_ci hws[IMX7D_USDHC2_ROOT_DIV] = imx_clk_hw_divider2("usdhc2_post_div", "usdhc2_pre_div", base + 0xab80, 0, 6); 73562306a36Sopenharmony_ci hws[IMX7D_USDHC3_ROOT_DIV] = imx_clk_hw_divider2("usdhc3_post_div", "usdhc3_pre_div", base + 0xac00, 0, 6); 73662306a36Sopenharmony_ci hws[IMX7D_CAN1_ROOT_DIV] = imx_clk_hw_divider2("can1_post_div", "can1_pre_div", base + 0xac80, 0, 6); 73762306a36Sopenharmony_ci hws[IMX7D_CAN2_ROOT_DIV] = imx_clk_hw_divider2("can2_post_div", "can2_pre_div", base + 0xad00, 0, 6); 73862306a36Sopenharmony_ci hws[IMX7D_I2C1_ROOT_DIV] = imx_clk_hw_divider2("i2c1_post_div", "i2c1_pre_div", base + 0xad80, 0, 6); 73962306a36Sopenharmony_ci hws[IMX7D_I2C2_ROOT_DIV] = imx_clk_hw_divider2("i2c2_post_div", "i2c2_pre_div", base + 0xae00, 0, 6); 74062306a36Sopenharmony_ci hws[IMX7D_I2C3_ROOT_DIV] = imx_clk_hw_divider2("i2c3_post_div", "i2c3_pre_div", base + 0xae80, 0, 6); 74162306a36Sopenharmony_ci hws[IMX7D_I2C4_ROOT_DIV] = imx_clk_hw_divider2("i2c4_post_div", "i2c4_pre_div", base + 0xaf00, 0, 6); 74262306a36Sopenharmony_ci hws[IMX7D_UART1_ROOT_DIV] = imx_clk_hw_divider2("uart1_post_div", "uart1_pre_div", base + 0xaf80, 0, 6); 74362306a36Sopenharmony_ci hws[IMX7D_UART2_ROOT_DIV] = imx_clk_hw_divider2("uart2_post_div", "uart2_pre_div", base + 0xb000, 0, 6); 74462306a36Sopenharmony_ci hws[IMX7D_UART3_ROOT_DIV] = imx_clk_hw_divider2("uart3_post_div", "uart3_pre_div", base + 0xb080, 0, 6); 74562306a36Sopenharmony_ci hws[IMX7D_UART4_ROOT_DIV] = imx_clk_hw_divider2("uart4_post_div", "uart4_pre_div", base + 0xb100, 0, 6); 74662306a36Sopenharmony_ci hws[IMX7D_UART5_ROOT_DIV] = imx_clk_hw_divider2("uart5_post_div", "uart5_pre_div", base + 0xb180, 0, 6); 74762306a36Sopenharmony_ci hws[IMX7D_UART6_ROOT_DIV] = imx_clk_hw_divider2("uart6_post_div", "uart6_pre_div", base + 0xb200, 0, 6); 74862306a36Sopenharmony_ci hws[IMX7D_UART7_ROOT_DIV] = imx_clk_hw_divider2("uart7_post_div", "uart7_pre_div", base + 0xb280, 0, 6); 74962306a36Sopenharmony_ci hws[IMX7D_ECSPI1_ROOT_DIV] = imx_clk_hw_divider2("ecspi1_post_div", "ecspi1_pre_div", base + 0xb300, 0, 6); 75062306a36Sopenharmony_ci hws[IMX7D_ECSPI2_ROOT_DIV] = imx_clk_hw_divider2("ecspi2_post_div", "ecspi2_pre_div", base + 0xb380, 0, 6); 75162306a36Sopenharmony_ci hws[IMX7D_ECSPI3_ROOT_DIV] = imx_clk_hw_divider2("ecspi3_post_div", "ecspi3_pre_div", base + 0xb400, 0, 6); 75262306a36Sopenharmony_ci hws[IMX7D_ECSPI4_ROOT_DIV] = imx_clk_hw_divider2("ecspi4_post_div", "ecspi4_pre_div", base + 0xb480, 0, 6); 75362306a36Sopenharmony_ci hws[IMX7D_PWM1_ROOT_DIV] = imx_clk_hw_divider2("pwm1_post_div", "pwm1_pre_div", base + 0xb500, 0, 6); 75462306a36Sopenharmony_ci hws[IMX7D_PWM2_ROOT_DIV] = imx_clk_hw_divider2("pwm2_post_div", "pwm2_pre_div", base + 0xb580, 0, 6); 75562306a36Sopenharmony_ci hws[IMX7D_PWM3_ROOT_DIV] = imx_clk_hw_divider2("pwm3_post_div", "pwm3_pre_div", base + 0xb600, 0, 6); 75662306a36Sopenharmony_ci hws[IMX7D_PWM4_ROOT_DIV] = imx_clk_hw_divider2("pwm4_post_div", "pwm4_pre_div", base + 0xb680, 0, 6); 75762306a36Sopenharmony_ci hws[IMX7D_FLEXTIMER1_ROOT_DIV] = imx_clk_hw_divider2("flextimer1_post_div", "flextimer1_pre_div", base + 0xb700, 0, 6); 75862306a36Sopenharmony_ci hws[IMX7D_FLEXTIMER2_ROOT_DIV] = imx_clk_hw_divider2("flextimer2_post_div", "flextimer2_pre_div", base + 0xb780, 0, 6); 75962306a36Sopenharmony_ci hws[IMX7D_SIM1_ROOT_DIV] = imx_clk_hw_divider2("sim1_post_div", "sim1_pre_div", base + 0xb800, 0, 6); 76062306a36Sopenharmony_ci hws[IMX7D_SIM2_ROOT_DIV] = imx_clk_hw_divider2("sim2_post_div", "sim2_pre_div", base + 0xb880, 0, 6); 76162306a36Sopenharmony_ci hws[IMX7D_GPT1_ROOT_DIV] = imx_clk_hw_divider2("gpt1_post_div", "gpt1_pre_div", base + 0xb900, 0, 6); 76262306a36Sopenharmony_ci hws[IMX7D_GPT2_ROOT_DIV] = imx_clk_hw_divider2("gpt2_post_div", "gpt2_pre_div", base + 0xb980, 0, 6); 76362306a36Sopenharmony_ci hws[IMX7D_GPT3_ROOT_DIV] = imx_clk_hw_divider2("gpt3_post_div", "gpt3_pre_div", base + 0xba00, 0, 6); 76462306a36Sopenharmony_ci hws[IMX7D_GPT4_ROOT_DIV] = imx_clk_hw_divider2("gpt4_post_div", "gpt4_pre_div", base + 0xba80, 0, 6); 76562306a36Sopenharmony_ci hws[IMX7D_TRACE_ROOT_DIV] = imx_clk_hw_divider2("trace_post_div", "trace_pre_div", base + 0xbb00, 0, 6); 76662306a36Sopenharmony_ci hws[IMX7D_WDOG_ROOT_DIV] = imx_clk_hw_divider2("wdog_post_div", "wdog_pre_div", base + 0xbb80, 0, 6); 76762306a36Sopenharmony_ci hws[IMX7D_CSI_MCLK_ROOT_DIV] = imx_clk_hw_divider2("csi_mclk_post_div", "csi_mclk_pre_div", base + 0xbc00, 0, 6); 76862306a36Sopenharmony_ci hws[IMX7D_AUDIO_MCLK_ROOT_DIV] = imx_clk_hw_divider2("audio_mclk_post_div", "audio_mclk_pre_div", base + 0xbc80, 0, 6); 76962306a36Sopenharmony_ci hws[IMX7D_WRCLK_ROOT_DIV] = imx_clk_hw_divider2("wrclk_post_div", "wrclk_pre_div", base + 0xbd00, 0, 6); 77062306a36Sopenharmony_ci hws[IMX7D_CLKO1_ROOT_DIV] = imx_clk_hw_divider2("clko1_post_div", "clko1_pre_div", base + 0xbd80, 0, 6); 77162306a36Sopenharmony_ci hws[IMX7D_CLKO2_ROOT_DIV] = imx_clk_hw_divider2("clko2_post_div", "clko2_pre_div", base + 0xbe00, 0, 6); 77262306a36Sopenharmony_ci 77362306a36Sopenharmony_ci hws[IMX7D_ARM_A7_ROOT_CLK] = imx_clk_hw_gate2_flags("arm_a7_root_clk", "arm_a7_div", base + 0x4000, 0, CLK_OPS_PARENT_ENABLE); 77462306a36Sopenharmony_ci hws[IMX7D_ARM_M4_ROOT_CLK] = imx_clk_hw_gate4("arm_m4_root_clk", "arm_m4_div", base + 0x4010, 0); 77562306a36Sopenharmony_ci hws[IMX7D_MAIN_AXI_ROOT_CLK] = imx_clk_hw_gate2_flags("main_axi_root_clk", "axi_post_div", base + 0x4040, 0, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE); 77662306a36Sopenharmony_ci hws[IMX7D_DISP_AXI_ROOT_CLK] = imx_clk_hw_gate4("disp_axi_root_clk", "disp_axi_post_div", base + 0x4050, 0); 77762306a36Sopenharmony_ci hws[IMX7D_ENET_AXI_ROOT_CLK] = imx_clk_hw_gate4("enet_axi_root_clk", "enet_axi_post_div", base + 0x4060, 0); 77862306a36Sopenharmony_ci hws[IMX7D_OCRAM_CLK] = imx_clk_hw_gate4("ocram_clk", "main_axi_root_clk", base + 0x4110, 0); 77962306a36Sopenharmony_ci hws[IMX7D_OCRAM_S_CLK] = imx_clk_hw_gate4("ocram_s_clk", "ahb_root_clk", base + 0x4120, 0); 78062306a36Sopenharmony_ci hws[IMX7D_DRAM_ROOT_CLK] = imx_clk_hw_gate2_flags("dram_root_clk", "dram_post_div", base + 0x4130, 0, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE); 78162306a36Sopenharmony_ci hws[IMX7D_DRAM_PHYM_ROOT_CLK] = imx_clk_hw_gate2_flags("dram_phym_root_clk", "dram_phym_cg", base + 0x4130, 0, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE); 78262306a36Sopenharmony_ci hws[IMX7D_DRAM_PHYM_ALT_ROOT_CLK] = imx_clk_hw_gate2_flags("dram_phym_alt_root_clk", "dram_phym_alt_post_div", base + 0x4130, 0, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE); 78362306a36Sopenharmony_ci hws[IMX7D_DRAM_ALT_ROOT_CLK] = imx_clk_hw_gate2_flags("dram_alt_root_clk", "dram_alt_post_div", base + 0x4130, 0, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE); 78462306a36Sopenharmony_ci hws[IMX7D_OCOTP_CLK] = imx_clk_hw_gate4("ocotp_clk", "ipg_root_clk", base + 0x4230, 0); 78562306a36Sopenharmony_ci hws[IMX7D_MU_ROOT_CLK] = imx_clk_hw_gate4("mu_root_clk", "ipg_root_clk", base + 0x4270, 0); 78662306a36Sopenharmony_ci hws[IMX7D_CAAM_CLK] = imx_clk_hw_gate4("caam_clk", "ipg_root_clk", base + 0x4240, 0); 78762306a36Sopenharmony_ci hws[IMX7D_USB_HSIC_ROOT_CLK] = imx_clk_hw_gate4("usb_hsic_root_clk", "usb_hsic_post_div", base + 0x4690, 0); 78862306a36Sopenharmony_ci hws[IMX7D_SDMA_CORE_CLK] = imx_clk_hw_gate4("sdma_root_clk", "ahb_root_clk", base + 0x4480, 0); 78962306a36Sopenharmony_ci hws[IMX7D_PCIE_CTRL_ROOT_CLK] = imx_clk_hw_gate4("pcie_ctrl_root_clk", "pcie_ctrl_post_div", base + 0x4600, 0); 79062306a36Sopenharmony_ci hws[IMX7D_PCIE_PHY_ROOT_CLK] = imx_clk_hw_gate4("pcie_phy_root_clk", "pcie_phy_post_div", base + 0x4600, 0); 79162306a36Sopenharmony_ci hws[IMX7D_EPDC_PIXEL_ROOT_CLK] = imx_clk_hw_gate4("epdc_pixel_root_clk", "epdc_pixel_post_div", base + 0x44a0, 0); 79262306a36Sopenharmony_ci hws[IMX7D_LCDIF_PIXEL_ROOT_CLK] = imx_clk_hw_gate4("lcdif_pixel_root_clk", "lcdif_pixel_post_div", base + 0x44b0, 0); 79362306a36Sopenharmony_ci hws[IMX7D_PXP_CLK] = imx_clk_hw_gate4("pxp_clk", "main_axi_root_clk", base + 0x44c0, 0); 79462306a36Sopenharmony_ci hws[IMX7D_MIPI_DSI_ROOT_CLK] = imx_clk_hw_gate4("mipi_dsi_root_clk", "mipi_dsi_post_div", base + 0x4650, 0); 79562306a36Sopenharmony_ci hws[IMX7D_MIPI_CSI_ROOT_CLK] = imx_clk_hw_gate4("mipi_csi_root_clk", "mipi_csi_post_div", base + 0x4640, 0); 79662306a36Sopenharmony_ci hws[IMX7D_MIPI_DPHY_ROOT_CLK] = imx_clk_hw_gate4("mipi_dphy_root_clk", "mipi_dphy_post_div", base + 0x4660, 0); 79762306a36Sopenharmony_ci hws[IMX7D_ENET1_IPG_ROOT_CLK] = imx_clk_hw_gate2_shared2("enet1_ipg_root_clk", "enet_axi_post_div", base + 0x4700, 0, &share_count_enet1); 79862306a36Sopenharmony_ci hws[IMX7D_ENET1_TIME_ROOT_CLK] = imx_clk_hw_gate2_shared2("enet1_time_root_clk", "enet1_time_post_div", base + 0x4700, 0, &share_count_enet1); 79962306a36Sopenharmony_ci hws[IMX7D_ENET2_IPG_ROOT_CLK] = imx_clk_hw_gate2_shared2("enet2_ipg_root_clk", "enet_axi_post_div", base + 0x4710, 0, &share_count_enet2); 80062306a36Sopenharmony_ci hws[IMX7D_ENET2_TIME_ROOT_CLK] = imx_clk_hw_gate2_shared2("enet2_time_root_clk", "enet2_time_post_div", base + 0x4710, 0, &share_count_enet2); 80162306a36Sopenharmony_ci hws[IMX7D_SAI1_ROOT_CLK] = imx_clk_hw_gate2_shared2("sai1_root_clk", "sai1_post_div", base + 0x48c0, 0, &share_count_sai1); 80262306a36Sopenharmony_ci hws[IMX7D_SAI1_IPG_CLK] = imx_clk_hw_gate2_shared2("sai1_ipg_clk", "ipg_root_clk", base + 0x48c0, 0, &share_count_sai1); 80362306a36Sopenharmony_ci hws[IMX7D_SAI2_ROOT_CLK] = imx_clk_hw_gate2_shared2("sai2_root_clk", "sai2_post_div", base + 0x48d0, 0, &share_count_sai2); 80462306a36Sopenharmony_ci hws[IMX7D_SAI2_IPG_CLK] = imx_clk_hw_gate2_shared2("sai2_ipg_clk", "ipg_root_clk", base + 0x48d0, 0, &share_count_sai2); 80562306a36Sopenharmony_ci hws[IMX7D_SAI3_ROOT_CLK] = imx_clk_hw_gate2_shared2("sai3_root_clk", "sai3_post_div", base + 0x48e0, 0, &share_count_sai3); 80662306a36Sopenharmony_ci hws[IMX7D_SAI3_IPG_CLK] = imx_clk_hw_gate2_shared2("sai3_ipg_clk", "ipg_root_clk", base + 0x48e0, 0, &share_count_sai3); 80762306a36Sopenharmony_ci hws[IMX7D_SPDIF_ROOT_CLK] = imx_clk_hw_gate4("spdif_root_clk", "spdif_post_div", base + 0x44d0, 0); 80862306a36Sopenharmony_ci hws[IMX7D_EIM_ROOT_CLK] = imx_clk_hw_gate4("eim_root_clk", "eim_post_div", base + 0x4160, 0); 80962306a36Sopenharmony_ci hws[IMX7D_NAND_RAWNAND_CLK] = imx_clk_hw_gate2_shared2("nand_rawnand_clk", "nand_root_clk", base + 0x4140, 0, &share_count_nand); 81062306a36Sopenharmony_ci hws[IMX7D_NAND_USDHC_BUS_RAWNAND_CLK] = imx_clk_hw_gate2_shared2("nand_usdhc_rawnand_clk", "nand_usdhc_root_clk", base + 0x4140, 0, &share_count_nand); 81162306a36Sopenharmony_ci hws[IMX7D_QSPI_ROOT_CLK] = imx_clk_hw_gate4("qspi_root_clk", "qspi_post_div", base + 0x4150, 0); 81262306a36Sopenharmony_ci hws[IMX7D_USDHC1_ROOT_CLK] = imx_clk_hw_gate4("usdhc1_root_clk", "usdhc1_post_div", base + 0x46c0, 0); 81362306a36Sopenharmony_ci hws[IMX7D_USDHC2_ROOT_CLK] = imx_clk_hw_gate4("usdhc2_root_clk", "usdhc2_post_div", base + 0x46d0, 0); 81462306a36Sopenharmony_ci hws[IMX7D_USDHC3_ROOT_CLK] = imx_clk_hw_gate4("usdhc3_root_clk", "usdhc3_post_div", base + 0x46e0, 0); 81562306a36Sopenharmony_ci hws[IMX7D_CAN1_ROOT_CLK] = imx_clk_hw_gate4("can1_root_clk", "can1_post_div", base + 0x4740, 0); 81662306a36Sopenharmony_ci hws[IMX7D_CAN2_ROOT_CLK] = imx_clk_hw_gate4("can2_root_clk", "can2_post_div", base + 0x4750, 0); 81762306a36Sopenharmony_ci hws[IMX7D_I2C1_ROOT_CLK] = imx_clk_hw_gate4("i2c1_root_clk", "i2c1_post_div", base + 0x4880, 0); 81862306a36Sopenharmony_ci hws[IMX7D_I2C2_ROOT_CLK] = imx_clk_hw_gate4("i2c2_root_clk", "i2c2_post_div", base + 0x4890, 0); 81962306a36Sopenharmony_ci hws[IMX7D_I2C3_ROOT_CLK] = imx_clk_hw_gate4("i2c3_root_clk", "i2c3_post_div", base + 0x48a0, 0); 82062306a36Sopenharmony_ci hws[IMX7D_I2C4_ROOT_CLK] = imx_clk_hw_gate4("i2c4_root_clk", "i2c4_post_div", base + 0x48b0, 0); 82162306a36Sopenharmony_ci hws[IMX7D_UART1_ROOT_CLK] = imx_clk_hw_gate4("uart1_root_clk", "uart1_post_div", base + 0x4940, 0); 82262306a36Sopenharmony_ci hws[IMX7D_UART2_ROOT_CLK] = imx_clk_hw_gate4("uart2_root_clk", "uart2_post_div", base + 0x4950, 0); 82362306a36Sopenharmony_ci hws[IMX7D_UART3_ROOT_CLK] = imx_clk_hw_gate4("uart3_root_clk", "uart3_post_div", base + 0x4960, 0); 82462306a36Sopenharmony_ci hws[IMX7D_UART4_ROOT_CLK] = imx_clk_hw_gate4("uart4_root_clk", "uart4_post_div", base + 0x4970, 0); 82562306a36Sopenharmony_ci hws[IMX7D_UART5_ROOT_CLK] = imx_clk_hw_gate4("uart5_root_clk", "uart5_post_div", base + 0x4980, 0); 82662306a36Sopenharmony_ci hws[IMX7D_UART6_ROOT_CLK] = imx_clk_hw_gate4("uart6_root_clk", "uart6_post_div", base + 0x4990, 0); 82762306a36Sopenharmony_ci hws[IMX7D_UART7_ROOT_CLK] = imx_clk_hw_gate4("uart7_root_clk", "uart7_post_div", base + 0x49a0, 0); 82862306a36Sopenharmony_ci hws[IMX7D_ECSPI1_ROOT_CLK] = imx_clk_hw_gate4("ecspi1_root_clk", "ecspi1_post_div", base + 0x4780, 0); 82962306a36Sopenharmony_ci hws[IMX7D_ECSPI2_ROOT_CLK] = imx_clk_hw_gate4("ecspi2_root_clk", "ecspi2_post_div", base + 0x4790, 0); 83062306a36Sopenharmony_ci hws[IMX7D_ECSPI3_ROOT_CLK] = imx_clk_hw_gate4("ecspi3_root_clk", "ecspi3_post_div", base + 0x47a0, 0); 83162306a36Sopenharmony_ci hws[IMX7D_ECSPI4_ROOT_CLK] = imx_clk_hw_gate4("ecspi4_root_clk", "ecspi4_post_div", base + 0x47b0, 0); 83262306a36Sopenharmony_ci hws[IMX7D_PWM1_ROOT_CLK] = imx_clk_hw_gate4("pwm1_root_clk", "pwm1_post_div", base + 0x4840, 0); 83362306a36Sopenharmony_ci hws[IMX7D_PWM2_ROOT_CLK] = imx_clk_hw_gate4("pwm2_root_clk", "pwm2_post_div", base + 0x4850, 0); 83462306a36Sopenharmony_ci hws[IMX7D_PWM3_ROOT_CLK] = imx_clk_hw_gate4("pwm3_root_clk", "pwm3_post_div", base + 0x4860, 0); 83562306a36Sopenharmony_ci hws[IMX7D_PWM4_ROOT_CLK] = imx_clk_hw_gate4("pwm4_root_clk", "pwm4_post_div", base + 0x4870, 0); 83662306a36Sopenharmony_ci hws[IMX7D_FLEXTIMER1_ROOT_CLK] = imx_clk_hw_gate4("flextimer1_root_clk", "flextimer1_post_div", base + 0x4800, 0); 83762306a36Sopenharmony_ci hws[IMX7D_FLEXTIMER2_ROOT_CLK] = imx_clk_hw_gate4("flextimer2_root_clk", "flextimer2_post_div", base + 0x4810, 0); 83862306a36Sopenharmony_ci hws[IMX7D_SIM1_ROOT_CLK] = imx_clk_hw_gate4("sim1_root_clk", "sim1_post_div", base + 0x4900, 0); 83962306a36Sopenharmony_ci hws[IMX7D_SIM2_ROOT_CLK] = imx_clk_hw_gate4("sim2_root_clk", "sim2_post_div", base + 0x4910, 0); 84062306a36Sopenharmony_ci hws[IMX7D_GPT1_ROOT_CLK] = imx_clk_hw_gate4("gpt1_root_clk", "gpt1_post_div", base + 0x47c0, 0); 84162306a36Sopenharmony_ci hws[IMX7D_GPT2_ROOT_CLK] = imx_clk_hw_gate4("gpt2_root_clk", "gpt2_post_div", base + 0x47d0, 0); 84262306a36Sopenharmony_ci hws[IMX7D_GPT3_ROOT_CLK] = imx_clk_hw_gate4("gpt3_root_clk", "gpt3_post_div", base + 0x47e0, 0); 84362306a36Sopenharmony_ci hws[IMX7D_GPT4_ROOT_CLK] = imx_clk_hw_gate4("gpt4_root_clk", "gpt4_post_div", base + 0x47f0, 0); 84462306a36Sopenharmony_ci hws[IMX7D_TRACE_ROOT_CLK] = imx_clk_hw_gate4("trace_root_clk", "trace_post_div", base + 0x4300, 0); 84562306a36Sopenharmony_ci hws[IMX7D_WDOG1_ROOT_CLK] = imx_clk_hw_gate4("wdog1_root_clk", "wdog_post_div", base + 0x49c0, 0); 84662306a36Sopenharmony_ci hws[IMX7D_WDOG2_ROOT_CLK] = imx_clk_hw_gate4("wdog2_root_clk", "wdog_post_div", base + 0x49d0, 0); 84762306a36Sopenharmony_ci hws[IMX7D_WDOG3_ROOT_CLK] = imx_clk_hw_gate4("wdog3_root_clk", "wdog_post_div", base + 0x49e0, 0); 84862306a36Sopenharmony_ci hws[IMX7D_WDOG4_ROOT_CLK] = imx_clk_hw_gate4("wdog4_root_clk", "wdog_post_div", base + 0x49f0, 0); 84962306a36Sopenharmony_ci hws[IMX7D_KPP_ROOT_CLK] = imx_clk_hw_gate4("kpp_root_clk", "ipg_root_clk", base + 0x4aa0, 0); 85062306a36Sopenharmony_ci hws[IMX7D_CSI_MCLK_ROOT_CLK] = imx_clk_hw_gate4("csi_mclk_root_clk", "csi_mclk_post_div", base + 0x4490, 0); 85162306a36Sopenharmony_ci hws[IMX7D_WRCLK_ROOT_CLK] = imx_clk_hw_gate4("wrclk_root_clk", "wrclk_post_div", base + 0x47a0, 0); 85262306a36Sopenharmony_ci hws[IMX7D_USB_CTRL_CLK] = imx_clk_hw_gate4("usb_ctrl_clk", "ahb_root_clk", base + 0x4680, 0); 85362306a36Sopenharmony_ci hws[IMX7D_USB_PHY1_CLK] = imx_clk_hw_gate4("usb_phy1_clk", "pll_usb1_main_clk", base + 0x46a0, 0); 85462306a36Sopenharmony_ci hws[IMX7D_USB_PHY2_CLK] = imx_clk_hw_gate4("usb_phy2_clk", "pll_usb_main_clk", base + 0x46b0, 0); 85562306a36Sopenharmony_ci hws[IMX7D_ADC_ROOT_CLK] = imx_clk_hw_gate4("adc_root_clk", "ipg_root_clk", base + 0x4200, 0); 85662306a36Sopenharmony_ci 85762306a36Sopenharmony_ci hws[IMX7D_GPT_3M_CLK] = imx_clk_hw_fixed_factor("gpt_3m", "osc", 1, 8); 85862306a36Sopenharmony_ci 85962306a36Sopenharmony_ci hws[IMX7D_CLK_ARM] = imx_clk_hw_cpu("arm", "arm_a7_root_clk", 86062306a36Sopenharmony_ci hws[IMX7D_ARM_A7_ROOT_CLK]->clk, 86162306a36Sopenharmony_ci hws[IMX7D_ARM_A7_ROOT_SRC]->clk, 86262306a36Sopenharmony_ci hws[IMX7D_PLL_ARM_MAIN_CLK]->clk, 86362306a36Sopenharmony_ci hws[IMX7D_PLL_SYS_MAIN_CLK]->clk); 86462306a36Sopenharmony_ci 86562306a36Sopenharmony_ci imx_check_clk_hws(hws, IMX7D_CLK_END); 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_ci of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data); 86862306a36Sopenharmony_ci 86962306a36Sopenharmony_ci clk_set_parent(hws[IMX7D_PLL_ARM_MAIN_BYPASS]->clk, hws[IMX7D_PLL_ARM_MAIN]->clk); 87062306a36Sopenharmony_ci clk_set_parent(hws[IMX7D_PLL_DRAM_MAIN_BYPASS]->clk, hws[IMX7D_PLL_DRAM_MAIN]->clk); 87162306a36Sopenharmony_ci clk_set_parent(hws[IMX7D_PLL_SYS_MAIN_BYPASS]->clk, hws[IMX7D_PLL_SYS_MAIN]->clk); 87262306a36Sopenharmony_ci clk_set_parent(hws[IMX7D_PLL_ENET_MAIN_BYPASS]->clk, hws[IMX7D_PLL_ENET_MAIN]->clk); 87362306a36Sopenharmony_ci clk_set_parent(hws[IMX7D_PLL_AUDIO_MAIN_BYPASS]->clk, hws[IMX7D_PLL_AUDIO_MAIN]->clk); 87462306a36Sopenharmony_ci clk_set_parent(hws[IMX7D_PLL_VIDEO_MAIN_BYPASS]->clk, hws[IMX7D_PLL_VIDEO_MAIN]->clk); 87562306a36Sopenharmony_ci 87662306a36Sopenharmony_ci clk_set_parent(hws[IMX7D_MIPI_CSI_ROOT_SRC]->clk, hws[IMX7D_PLL_SYS_PFD3_CLK]->clk); 87762306a36Sopenharmony_ci 87862306a36Sopenharmony_ci /* use old gpt clk setting, gpt1 root clk must be twice as gpt counter freq */ 87962306a36Sopenharmony_ci clk_set_parent(hws[IMX7D_GPT1_ROOT_SRC]->clk, hws[IMX7D_OSC_24M_CLK]->clk); 88062306a36Sopenharmony_ci 88162306a36Sopenharmony_ci /* Set clock rate for USBPHY, the USB_PLL at CCM is from USBOTG2 */ 88262306a36Sopenharmony_ci hws[IMX7D_USB1_MAIN_480M_CLK] = imx_clk_hw_fixed_factor("pll_usb1_main_clk", "osc", 20, 1); 88362306a36Sopenharmony_ci hws[IMX7D_USB_MAIN_480M_CLK] = imx_clk_hw_fixed_factor("pll_usb_main_clk", "osc", 20, 1); 88462306a36Sopenharmony_ci 88562306a36Sopenharmony_ci imx_register_uart_clocks(); 88662306a36Sopenharmony_ci 88762306a36Sopenharmony_ci} 88862306a36Sopenharmony_ciCLK_OF_DECLARE(imx7d, "fsl,imx7d-ccm", imx7d_clocks_init); 889