162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2013-2014 Freescale Semiconductor, Inc. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/bits.h> 762306a36Sopenharmony_ci#include <linux/clk.h> 862306a36Sopenharmony_ci#include <linux/clkdev.h> 962306a36Sopenharmony_ci#include <linux/clk/imx.h> 1062306a36Sopenharmony_ci#include <linux/err.h> 1162306a36Sopenharmony_ci#include <linux/of.h> 1262306a36Sopenharmony_ci#include <linux/of_address.h> 1362306a36Sopenharmony_ci#include <linux/of_irq.h> 1462306a36Sopenharmony_ci#include <dt-bindings/clock/imx6sl-clock.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include "clk.h" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#define CCSR 0xc 1962306a36Sopenharmony_ci#define BM_CCSR_PLL1_SW_CLK_SEL BIT(2) 2062306a36Sopenharmony_ci#define CACRR 0x10 2162306a36Sopenharmony_ci#define CDHIPR 0x48 2262306a36Sopenharmony_ci#define BM_CDHIPR_ARM_PODF_BUSY BIT(16) 2362306a36Sopenharmony_ci#define ARM_WAIT_DIV_396M 2 2462306a36Sopenharmony_ci#define ARM_WAIT_DIV_792M 4 2562306a36Sopenharmony_ci#define ARM_WAIT_DIV_996M 6 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define PLL_ARM 0x0 2862306a36Sopenharmony_ci#define BM_PLL_ARM_DIV_SELECT 0x7f 2962306a36Sopenharmony_ci#define BM_PLL_ARM_POWERDOWN BIT(12) 3062306a36Sopenharmony_ci#define BM_PLL_ARM_ENABLE BIT(13) 3162306a36Sopenharmony_ci#define BM_PLL_ARM_LOCK BIT(31) 3262306a36Sopenharmony_ci#define PLL_ARM_DIV_792M 66 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistatic const char *step_sels[] = { "osc", "pll2_pfd2", }; 3562306a36Sopenharmony_cistatic const char *pll1_sw_sels[] = { "pll1_sys", "step", }; 3662306a36Sopenharmony_cistatic const char *ocram_alt_sels[] = { "pll2_pfd2", "pll3_pfd1", }; 3762306a36Sopenharmony_cistatic const char *ocram_sels[] = { "periph", "ocram_alt_sels", }; 3862306a36Sopenharmony_cistatic const char *pre_periph_sels[] = { "pll2_bus", "pll2_pfd2", "pll2_pfd0", "pll2_198m", }; 3962306a36Sopenharmony_cistatic const char *periph_clk2_sels[] = { "pll3_usb_otg", "osc", "osc", "dummy", }; 4062306a36Sopenharmony_cistatic const char *periph2_clk2_sels[] = { "pll3_usb_otg", "pll2_bus", }; 4162306a36Sopenharmony_cistatic const char *periph_sels[] = { "pre_periph_sel", "periph_clk2_podf", }; 4262306a36Sopenharmony_cistatic const char *periph2_sels[] = { "pre_periph2_sel", "periph2_clk2_podf", }; 4362306a36Sopenharmony_cistatic const char *csi_sels[] = { "osc", "pll2_pfd2", "pll3_120m", "pll3_pfd1", }; 4462306a36Sopenharmony_cistatic const char *lcdif_axi_sels[] = { "pll2_bus", "pll2_pfd2", "pll3_usb_otg", "pll3_pfd1", }; 4562306a36Sopenharmony_cistatic const char *usdhc_sels[] = { "pll2_pfd2", "pll2_pfd0", }; 4662306a36Sopenharmony_cistatic const char *ssi_sels[] = { "pll3_pfd2", "pll3_pfd3", "pll4_audio_div", "dummy", }; 4762306a36Sopenharmony_cistatic const char *perclk_sels[] = { "ipg", "osc", }; 4862306a36Sopenharmony_cistatic const char *pxp_axi_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd2", "pll3_pfd3", }; 4962306a36Sopenharmony_cistatic const char *epdc_axi_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd2", "pll3_pfd2", }; 5062306a36Sopenharmony_cistatic const char *gpu2d_ovg_sels[] = { "pll3_pfd1", "pll3_usb_otg", "pll2_bus", "pll2_pfd2", }; 5162306a36Sopenharmony_cistatic const char *gpu2d_sels[] = { "pll2_pfd2", "pll3_usb_otg", "pll3_pfd1", "pll2_bus", }; 5262306a36Sopenharmony_cistatic const char *lcdif_pix_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll3_pfd0", "pll3_pfd1", }; 5362306a36Sopenharmony_cistatic const char *epdc_pix_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd1", "pll3_pfd1", }; 5462306a36Sopenharmony_cistatic const char *audio_sels[] = { "pll4_audio_div", "pll3_pfd2", "pll3_pfd3", "pll3_usb_otg", }; 5562306a36Sopenharmony_cistatic const char *ecspi_sels[] = { "pll3_60m", "osc", }; 5662306a36Sopenharmony_cistatic const char *uart_sels[] = { "pll3_80m", "osc", }; 5762306a36Sopenharmony_cistatic const char *lvds_sels[] = { 5862306a36Sopenharmony_ci "pll1_sys", "pll2_bus", "pll2_pfd0", "pll2_pfd1", "pll2_pfd2", "dummy", "pll4_audio", "pll5_video", 5962306a36Sopenharmony_ci "dummy", "enet_ref", "dummy", "dummy", "pll3_usb_otg", "pll7_usb_host", "pll3_pfd0", "pll3_pfd1", 6062306a36Sopenharmony_ci "pll3_pfd2", "pll3_pfd3", "osc", "dummy", "dummy", "dummy", "dummy", "dummy", 6162306a36Sopenharmony_ci "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", 6262306a36Sopenharmony_ci}; 6362306a36Sopenharmony_cistatic const char *pll_bypass_src_sels[] = { "osc", "lvds1_in", }; 6462306a36Sopenharmony_cistatic const char *pll1_bypass_sels[] = { "pll1", "pll1_bypass_src", }; 6562306a36Sopenharmony_cistatic const char *pll2_bypass_sels[] = { "pll2", "pll2_bypass_src", }; 6662306a36Sopenharmony_cistatic const char *pll3_bypass_sels[] = { "pll3", "pll3_bypass_src", }; 6762306a36Sopenharmony_cistatic const char *pll4_bypass_sels[] = { "pll4", "pll4_bypass_src", }; 6862306a36Sopenharmony_cistatic const char *pll5_bypass_sels[] = { "pll5", "pll5_bypass_src", }; 6962306a36Sopenharmony_cistatic const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", }; 7062306a36Sopenharmony_cistatic const char *pll7_bypass_sels[] = { "pll7", "pll7_bypass_src", }; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_cistatic const struct clk_div_table clk_enet_ref_table[] = { 7362306a36Sopenharmony_ci { .val = 0, .div = 20, }, 7462306a36Sopenharmony_ci { .val = 1, .div = 10, }, 7562306a36Sopenharmony_ci { .val = 2, .div = 5, }, 7662306a36Sopenharmony_ci { .val = 3, .div = 4, }, 7762306a36Sopenharmony_ci { } 7862306a36Sopenharmony_ci}; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic const struct clk_div_table post_div_table[] = { 8162306a36Sopenharmony_ci { .val = 2, .div = 1, }, 8262306a36Sopenharmony_ci { .val = 1, .div = 2, }, 8362306a36Sopenharmony_ci { .val = 0, .div = 4, }, 8462306a36Sopenharmony_ci { } 8562306a36Sopenharmony_ci}; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistatic const struct clk_div_table video_div_table[] = { 8862306a36Sopenharmony_ci { .val = 0, .div = 1, }, 8962306a36Sopenharmony_ci { .val = 1, .div = 2, }, 9062306a36Sopenharmony_ci { .val = 2, .div = 1, }, 9162306a36Sopenharmony_ci { .val = 3, .div = 4, }, 9262306a36Sopenharmony_ci { } 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic unsigned int share_count_ssi1; 9662306a36Sopenharmony_cistatic unsigned int share_count_ssi2; 9762306a36Sopenharmony_cistatic unsigned int share_count_ssi3; 9862306a36Sopenharmony_cistatic unsigned int share_count_spdif; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_cistatic struct clk_hw **hws; 10162306a36Sopenharmony_cistatic struct clk_hw_onecell_data *clk_hw_data; 10262306a36Sopenharmony_cistatic void __iomem *ccm_base; 10362306a36Sopenharmony_cistatic void __iomem *anatop_base; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci/* 10662306a36Sopenharmony_ci * ERR005311 CCM: After exit from WAIT mode, unwanted interrupt(s) taken 10762306a36Sopenharmony_ci * during WAIT mode entry process could cause cache memory 10862306a36Sopenharmony_ci * corruption. 10962306a36Sopenharmony_ci * 11062306a36Sopenharmony_ci * Software workaround: 11162306a36Sopenharmony_ci * To prevent this issue from occurring, software should ensure that the 11262306a36Sopenharmony_ci * ARM to IPG clock ratio is less than 12:5 (that is < 2.4x), before 11362306a36Sopenharmony_ci * entering WAIT mode. 11462306a36Sopenharmony_ci * 11562306a36Sopenharmony_ci * This function will set the ARM clk to max value within the 12:5 limit. 11662306a36Sopenharmony_ci * As IPG clock is fixed at 66MHz(so ARM freq must not exceed 158.4MHz), 11762306a36Sopenharmony_ci * ARM freq are one of below setpoints: 396MHz, 792MHz and 996MHz, since 11862306a36Sopenharmony_ci * the clk APIs can NOT be called in idle thread(may cause kernel schedule 11962306a36Sopenharmony_ci * as there is sleep function in PLL wait function), so here we just slow 12062306a36Sopenharmony_ci * down ARM to below freq according to previous freq: 12162306a36Sopenharmony_ci * 12262306a36Sopenharmony_ci * run mode wait mode 12362306a36Sopenharmony_ci * 396MHz -> 132MHz; 12462306a36Sopenharmony_ci * 792MHz -> 158.4MHz; 12562306a36Sopenharmony_ci * 996MHz -> 142.3MHz; 12662306a36Sopenharmony_ci */ 12762306a36Sopenharmony_cistatic int imx6sl_get_arm_divider_for_wait(void) 12862306a36Sopenharmony_ci{ 12962306a36Sopenharmony_ci if (readl_relaxed(ccm_base + CCSR) & BM_CCSR_PLL1_SW_CLK_SEL) { 13062306a36Sopenharmony_ci return ARM_WAIT_DIV_396M; 13162306a36Sopenharmony_ci } else { 13262306a36Sopenharmony_ci if ((readl_relaxed(anatop_base + PLL_ARM) & 13362306a36Sopenharmony_ci BM_PLL_ARM_DIV_SELECT) == PLL_ARM_DIV_792M) 13462306a36Sopenharmony_ci return ARM_WAIT_DIV_792M; 13562306a36Sopenharmony_ci else 13662306a36Sopenharmony_ci return ARM_WAIT_DIV_996M; 13762306a36Sopenharmony_ci } 13862306a36Sopenharmony_ci} 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic void imx6sl_enable_pll_arm(bool enable) 14162306a36Sopenharmony_ci{ 14262306a36Sopenharmony_ci static u32 saved_pll_arm; 14362306a36Sopenharmony_ci u32 val; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci if (enable) { 14662306a36Sopenharmony_ci saved_pll_arm = val = readl_relaxed(anatop_base + PLL_ARM); 14762306a36Sopenharmony_ci val |= BM_PLL_ARM_ENABLE; 14862306a36Sopenharmony_ci val &= ~BM_PLL_ARM_POWERDOWN; 14962306a36Sopenharmony_ci writel_relaxed(val, anatop_base + PLL_ARM); 15062306a36Sopenharmony_ci while (!(readl_relaxed(anatop_base + PLL_ARM) & BM_PLL_ARM_LOCK)) 15162306a36Sopenharmony_ci ; 15262306a36Sopenharmony_ci } else { 15362306a36Sopenharmony_ci writel_relaxed(saved_pll_arm, anatop_base + PLL_ARM); 15462306a36Sopenharmony_ci } 15562306a36Sopenharmony_ci} 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_civoid imx6sl_set_wait_clk(bool enter) 15862306a36Sopenharmony_ci{ 15962306a36Sopenharmony_ci static unsigned long saved_arm_div; 16062306a36Sopenharmony_ci int arm_div_for_wait = imx6sl_get_arm_divider_for_wait(); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci /* 16362306a36Sopenharmony_ci * According to hardware design, arm podf change need 16462306a36Sopenharmony_ci * PLL1 clock enabled. 16562306a36Sopenharmony_ci */ 16662306a36Sopenharmony_ci if (arm_div_for_wait == ARM_WAIT_DIV_396M) 16762306a36Sopenharmony_ci imx6sl_enable_pll_arm(true); 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci if (enter) { 17062306a36Sopenharmony_ci saved_arm_div = readl_relaxed(ccm_base + CACRR); 17162306a36Sopenharmony_ci writel_relaxed(arm_div_for_wait, ccm_base + CACRR); 17262306a36Sopenharmony_ci } else { 17362306a36Sopenharmony_ci writel_relaxed(saved_arm_div, ccm_base + CACRR); 17462306a36Sopenharmony_ci } 17562306a36Sopenharmony_ci while (__raw_readl(ccm_base + CDHIPR) & BM_CDHIPR_ARM_PODF_BUSY) 17662306a36Sopenharmony_ci ; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci if (arm_div_for_wait == ARM_WAIT_DIV_396M) 17962306a36Sopenharmony_ci imx6sl_enable_pll_arm(false); 18062306a36Sopenharmony_ci} 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic void __init imx6sl_clocks_init(struct device_node *ccm_node) 18362306a36Sopenharmony_ci{ 18462306a36Sopenharmony_ci struct device_node *np; 18562306a36Sopenharmony_ci void __iomem *base; 18662306a36Sopenharmony_ci int ret; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci clk_hw_data = kzalloc(struct_size(clk_hw_data, hws, 18962306a36Sopenharmony_ci IMX6SL_CLK_END), GFP_KERNEL); 19062306a36Sopenharmony_ci if (WARN_ON(!clk_hw_data)) 19162306a36Sopenharmony_ci return; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci clk_hw_data->num = IMX6SL_CLK_END; 19462306a36Sopenharmony_ci hws = clk_hw_data->hws; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci hws[IMX6SL_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0); 19762306a36Sopenharmony_ci hws[IMX6SL_CLK_CKIL] = imx_obtain_fixed_clock_hw("ckil", 0); 19862306a36Sopenharmony_ci hws[IMX6SL_CLK_OSC] = imx_obtain_fixed_clock_hw("osc", 0); 19962306a36Sopenharmony_ci /* Clock source from external clock via CLK1 PAD */ 20062306a36Sopenharmony_ci hws[IMX6SL_CLK_ANACLK1] = imx_obtain_fixed_clock_hw("anaclk1", 0); 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci np = of_find_compatible_node(NULL, NULL, "fsl,imx6sl-anatop"); 20362306a36Sopenharmony_ci base = of_iomap(np, 0); 20462306a36Sopenharmony_ci WARN_ON(!base); 20562306a36Sopenharmony_ci of_node_put(np); 20662306a36Sopenharmony_ci anatop_base = base; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci hws[IMX6SL_PLL1_BYPASS_SRC] = imx_clk_hw_mux("pll1_bypass_src", base + 0x00, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 20962306a36Sopenharmony_ci hws[IMX6SL_PLL2_BYPASS_SRC] = imx_clk_hw_mux("pll2_bypass_src", base + 0x30, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 21062306a36Sopenharmony_ci hws[IMX6SL_PLL3_BYPASS_SRC] = imx_clk_hw_mux("pll3_bypass_src", base + 0x10, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 21162306a36Sopenharmony_ci hws[IMX6SL_PLL4_BYPASS_SRC] = imx_clk_hw_mux("pll4_bypass_src", base + 0x70, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 21262306a36Sopenharmony_ci hws[IMX6SL_PLL5_BYPASS_SRC] = imx_clk_hw_mux("pll5_bypass_src", base + 0xa0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 21362306a36Sopenharmony_ci hws[IMX6SL_PLL6_BYPASS_SRC] = imx_clk_hw_mux("pll6_bypass_src", base + 0xe0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 21462306a36Sopenharmony_ci hws[IMX6SL_PLL7_BYPASS_SRC] = imx_clk_hw_mux("pll7_bypass_src", base + 0x20, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci /* type name parent_name base div_mask */ 21762306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL1] = imx_clk_hw_pllv3(IMX_PLLV3_SYS, "pll1", "osc", base + 0x00, 0x7f); 21862306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL2] = imx_clk_hw_pllv3(IMX_PLLV3_GENERIC, "pll2", "osc", base + 0x30, 0x1); 21962306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL3] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll3", "osc", base + 0x10, 0x3); 22062306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL4] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll4", "osc", base + 0x70, 0x7f); 22162306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL5] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll5", "osc", base + 0xa0, 0x7f); 22262306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL6] = imx_clk_hw_pllv3(IMX_PLLV3_ENET, "pll6", "osc", base + 0xe0, 0x3); 22362306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL7] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll7", "osc", base + 0x20, 0x3); 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci hws[IMX6SL_PLL1_BYPASS] = imx_clk_hw_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT); 22662306a36Sopenharmony_ci hws[IMX6SL_PLL2_BYPASS] = imx_clk_hw_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT); 22762306a36Sopenharmony_ci hws[IMX6SL_PLL3_BYPASS] = imx_clk_hw_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT); 22862306a36Sopenharmony_ci hws[IMX6SL_PLL4_BYPASS] = imx_clk_hw_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT); 22962306a36Sopenharmony_ci hws[IMX6SL_PLL5_BYPASS] = imx_clk_hw_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT); 23062306a36Sopenharmony_ci hws[IMX6SL_PLL6_BYPASS] = imx_clk_hw_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT); 23162306a36Sopenharmony_ci hws[IMX6SL_PLL7_BYPASS] = imx_clk_hw_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT); 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci /* Do not bypass PLLs initially */ 23462306a36Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL1_BYPASS]->clk, hws[IMX6SL_CLK_PLL1]->clk); 23562306a36Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL2_BYPASS]->clk, hws[IMX6SL_CLK_PLL2]->clk); 23662306a36Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL3_BYPASS]->clk, hws[IMX6SL_CLK_PLL3]->clk); 23762306a36Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL4_BYPASS]->clk, hws[IMX6SL_CLK_PLL4]->clk); 23862306a36Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL5_BYPASS]->clk, hws[IMX6SL_CLK_PLL5]->clk); 23962306a36Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL6_BYPASS]->clk, hws[IMX6SL_CLK_PLL6]->clk); 24062306a36Sopenharmony_ci clk_set_parent(hws[IMX6SL_PLL7_BYPASS]->clk, hws[IMX6SL_CLK_PLL7]->clk); 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL1_SYS] = imx_clk_hw_gate("pll1_sys", "pll1_bypass", base + 0x00, 13); 24362306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL2_BUS] = imx_clk_hw_gate("pll2_bus", "pll2_bypass", base + 0x30, 13); 24462306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL3_USB_OTG] = imx_clk_hw_gate("pll3_usb_otg", "pll3_bypass", base + 0x10, 13); 24562306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL4_AUDIO] = imx_clk_hw_gate("pll4_audio", "pll4_bypass", base + 0x70, 13); 24662306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL5_VIDEO] = imx_clk_hw_gate("pll5_video", "pll5_bypass", base + 0xa0, 13); 24762306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL6_ENET] = imx_clk_hw_gate("pll6_enet", "pll6_bypass", base + 0xe0, 13); 24862306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL7_USB_HOST] = imx_clk_hw_gate("pll7_usb_host", "pll7_bypass", base + 0x20, 13); 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci hws[IMX6SL_CLK_LVDS1_SEL] = imx_clk_hw_mux("lvds1_sel", base + 0x160, 0, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); 25162306a36Sopenharmony_ci hws[IMX6SL_CLK_LVDS1_OUT] = imx_clk_hw_gate_exclusive("lvds1_out", "lvds1_sel", base + 0x160, 10, BIT(12)); 25262306a36Sopenharmony_ci hws[IMX6SL_CLK_LVDS1_IN] = imx_clk_hw_gate_exclusive("lvds1_in", "anaclk1", base + 0x160, 12, BIT(10)); 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci /* 25562306a36Sopenharmony_ci * usbphy1 and usbphy2 are implemented as dummy gates using reserve 25662306a36Sopenharmony_ci * bit 20. They are used by phy driver to keep the refcount of 25762306a36Sopenharmony_ci * parent PLL correct. usbphy1_gate and usbphy2_gate only needs to be 25862306a36Sopenharmony_ci * turned on during boot, and software will not need to control it 25962306a36Sopenharmony_ci * anymore after that. 26062306a36Sopenharmony_ci */ 26162306a36Sopenharmony_ci hws[IMX6SL_CLK_USBPHY1] = imx_clk_hw_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20); 26262306a36Sopenharmony_ci hws[IMX6SL_CLK_USBPHY2] = imx_clk_hw_gate("usbphy2", "pll7_usb_host", base + 0x20, 20); 26362306a36Sopenharmony_ci hws[IMX6SL_CLK_USBPHY1_GATE] = imx_clk_hw_gate("usbphy1_gate", "dummy", base + 0x10, 6); 26462306a36Sopenharmony_ci hws[IMX6SL_CLK_USBPHY2_GATE] = imx_clk_hw_gate("usbphy2_gate", "dummy", base + 0x20, 6); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci /* dev name parent_name flags reg shift width div: flags, div_table lock */ 26762306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL4_POST_DIV] = clk_hw_register_divider_table(NULL, "pll4_post_div", "pll4_audio", CLK_SET_RATE_PARENT, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock); 26862306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL4_AUDIO_DIV] = clk_hw_register_divider(NULL, "pll4_audio_div", "pll4_post_div", CLK_SET_RATE_PARENT, base + 0x170, 15, 1, 0, &imx_ccm_lock); 26962306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL5_POST_DIV] = clk_hw_register_divider_table(NULL, "pll5_post_div", "pll5_video", CLK_SET_RATE_PARENT, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock); 27062306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL5_VIDEO_DIV] = clk_hw_register_divider_table(NULL, "pll5_video_div", "pll5_post_div", CLK_SET_RATE_PARENT, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock); 27162306a36Sopenharmony_ci hws[IMX6SL_CLK_ENET_REF] = clk_hw_register_divider_table(NULL, "enet_ref", "pll6_enet", 0, base + 0xe0, 0, 2, 0, clk_enet_ref_table, &imx_ccm_lock); 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci /* name parent_name reg idx */ 27462306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL2_PFD0] = imx_clk_hw_pfd("pll2_pfd0", "pll2_bus", base + 0x100, 0); 27562306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL2_PFD1] = imx_clk_hw_pfd("pll2_pfd1", "pll2_bus", base + 0x100, 1); 27662306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL2_PFD2] = imx_clk_hw_pfd("pll2_pfd2", "pll2_bus", base + 0x100, 2); 27762306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL3_PFD0] = imx_clk_hw_pfd("pll3_pfd0", "pll3_usb_otg", base + 0xf0, 0); 27862306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL3_PFD1] = imx_clk_hw_pfd("pll3_pfd1", "pll3_usb_otg", base + 0xf0, 1); 27962306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL3_PFD2] = imx_clk_hw_pfd("pll3_pfd2", "pll3_usb_otg", base + 0xf0, 2); 28062306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL3_PFD3] = imx_clk_hw_pfd("pll3_pfd3", "pll3_usb_otg", base + 0xf0, 3); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci /* name parent_name mult div */ 28362306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL2_198M] = imx_clk_hw_fixed_factor("pll2_198m", "pll2_pfd2", 1, 2); 28462306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL3_120M] = imx_clk_hw_fixed_factor("pll3_120m", "pll3_usb_otg", 1, 4); 28562306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL3_80M] = imx_clk_hw_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6); 28662306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL3_60M] = imx_clk_hw_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci np = ccm_node; 28962306a36Sopenharmony_ci base = of_iomap(np, 0); 29062306a36Sopenharmony_ci WARN_ON(!base); 29162306a36Sopenharmony_ci ccm_base = base; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci /* name reg shift width parent_names num_parents */ 29462306a36Sopenharmony_ci hws[IMX6SL_CLK_STEP] = imx_clk_hw_mux("step", base + 0xc, 8, 1, step_sels, ARRAY_SIZE(step_sels)); 29562306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL1_SW] = imx_clk_hw_mux("pll1_sw", base + 0xc, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels)); 29662306a36Sopenharmony_ci hws[IMX6SL_CLK_OCRAM_ALT_SEL] = imx_clk_hw_mux("ocram_alt_sel", base + 0x14, 7, 1, ocram_alt_sels, ARRAY_SIZE(ocram_alt_sels)); 29762306a36Sopenharmony_ci hws[IMX6SL_CLK_OCRAM_SEL] = imx_clk_hw_mux("ocram_sel", base + 0x14, 6, 1, ocram_sels, ARRAY_SIZE(ocram_sels)); 29862306a36Sopenharmony_ci hws[IMX6SL_CLK_PRE_PERIPH2_SEL] = imx_clk_hw_mux("pre_periph2_sel", base + 0x18, 21, 2, pre_periph_sels, ARRAY_SIZE(pre_periph_sels)); 29962306a36Sopenharmony_ci hws[IMX6SL_CLK_PRE_PERIPH_SEL] = imx_clk_hw_mux("pre_periph_sel", base + 0x18, 18, 2, pre_periph_sels, ARRAY_SIZE(pre_periph_sels)); 30062306a36Sopenharmony_ci hws[IMX6SL_CLK_PERIPH2_CLK2_SEL] = imx_clk_hw_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels)); 30162306a36Sopenharmony_ci hws[IMX6SL_CLK_PERIPH_CLK2_SEL] = imx_clk_hw_mux("periph_clk2_sel", base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels)); 30262306a36Sopenharmony_ci hws[IMX6SL_CLK_CSI_SEL] = imx_clk_hw_mux("csi_sel", base + 0x3c, 9, 2, csi_sels, ARRAY_SIZE(csi_sels)); 30362306a36Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_AXI_SEL] = imx_clk_hw_mux("lcdif_axi_sel", base + 0x3c, 14, 2, lcdif_axi_sels, ARRAY_SIZE(lcdif_axi_sels)); 30462306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC1_SEL] = imx_clk_hw_fixup_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 30562306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC2_SEL] = imx_clk_hw_fixup_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 30662306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC3_SEL] = imx_clk_hw_fixup_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 30762306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC4_SEL] = imx_clk_hw_fixup_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 30862306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI1_SEL] = imx_clk_hw_fixup_mux("ssi1_sel", base + 0x1c, 10, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); 30962306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI2_SEL] = imx_clk_hw_fixup_mux("ssi2_sel", base + 0x1c, 12, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); 31062306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI3_SEL] = imx_clk_hw_fixup_mux("ssi3_sel", base + 0x1c, 14, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); 31162306a36Sopenharmony_ci hws[IMX6SL_CLK_PERCLK_SEL] = imx_clk_hw_fixup_mux("perclk_sel", base + 0x1c, 6, 1, perclk_sels, ARRAY_SIZE(perclk_sels), imx_cscmr1_fixup); 31262306a36Sopenharmony_ci hws[IMX6SL_CLK_PXP_AXI_SEL] = imx_clk_hw_mux("pxp_axi_sel", base + 0x34, 6, 3, pxp_axi_sels, ARRAY_SIZE(pxp_axi_sels)); 31362306a36Sopenharmony_ci hws[IMX6SL_CLK_EPDC_AXI_SEL] = imx_clk_hw_mux("epdc_axi_sel", base + 0x34, 15, 3, epdc_axi_sels, ARRAY_SIZE(epdc_axi_sels)); 31462306a36Sopenharmony_ci hws[IMX6SL_CLK_GPU2D_OVG_SEL] = imx_clk_hw_mux("gpu2d_ovg_sel", base + 0x18, 4, 2, gpu2d_ovg_sels, ARRAY_SIZE(gpu2d_ovg_sels)); 31562306a36Sopenharmony_ci hws[IMX6SL_CLK_GPU2D_SEL] = imx_clk_hw_mux("gpu2d_sel", base + 0x18, 8, 2, gpu2d_sels, ARRAY_SIZE(gpu2d_sels)); 31662306a36Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_PIX_SEL] = imx_clk_hw_mux("lcdif_pix_sel", base + 0x38, 6, 3, lcdif_pix_sels, ARRAY_SIZE(lcdif_pix_sels)); 31762306a36Sopenharmony_ci hws[IMX6SL_CLK_EPDC_PIX_SEL] = imx_clk_hw_mux("epdc_pix_sel", base + 0x38, 15, 3, epdc_pix_sels, ARRAY_SIZE(epdc_pix_sels)); 31862306a36Sopenharmony_ci hws[IMX6SL_CLK_SPDIF0_SEL] = imx_clk_hw_mux("spdif0_sel", base + 0x30, 20, 2, audio_sels, ARRAY_SIZE(audio_sels)); 31962306a36Sopenharmony_ci hws[IMX6SL_CLK_SPDIF1_SEL] = imx_clk_hw_mux("spdif1_sel", base + 0x30, 7, 2, audio_sels, ARRAY_SIZE(audio_sels)); 32062306a36Sopenharmony_ci hws[IMX6SL_CLK_EXTERN_AUDIO_SEL] = imx_clk_hw_mux("extern_audio_sel", base + 0x20, 19, 2, audio_sels, ARRAY_SIZE(audio_sels)); 32162306a36Sopenharmony_ci hws[IMX6SL_CLK_ECSPI_SEL] = imx_clk_hw_mux("ecspi_sel", base + 0x38, 18, 1, ecspi_sels, ARRAY_SIZE(ecspi_sels)); 32262306a36Sopenharmony_ci hws[IMX6SL_CLK_UART_SEL] = imx_clk_hw_mux("uart_sel", base + 0x24, 6, 1, uart_sels, ARRAY_SIZE(uart_sels)); 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci /* name reg shift width busy: reg, shift parent_names num_parents */ 32562306a36Sopenharmony_ci hws[IMX6SL_CLK_PERIPH] = imx_clk_hw_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels)); 32662306a36Sopenharmony_ci hws[IMX6SL_CLK_PERIPH2] = imx_clk_hw_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels)); 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci /* name parent_name reg shift width */ 32962306a36Sopenharmony_ci hws[IMX6SL_CLK_OCRAM_PODF] = imx_clk_hw_busy_divider("ocram_podf", "ocram_sel", base + 0x14, 16, 3, base + 0x48, 0); 33062306a36Sopenharmony_ci hws[IMX6SL_CLK_PERIPH_CLK2_PODF] = imx_clk_hw_divider("periph_clk2_podf", "periph_clk2_sel", base + 0x14, 27, 3); 33162306a36Sopenharmony_ci hws[IMX6SL_CLK_PERIPH2_CLK2_PODF] = imx_clk_hw_divider("periph2_clk2_podf", "periph2_clk2_sel", base + 0x14, 0, 3); 33262306a36Sopenharmony_ci hws[IMX6SL_CLK_IPG] = imx_clk_hw_divider("ipg", "ahb", base + 0x14, 8, 2); 33362306a36Sopenharmony_ci hws[IMX6SL_CLK_CSI_PODF] = imx_clk_hw_divider("csi_podf", "csi_sel", base + 0x3c, 11, 3); 33462306a36Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_AXI_PODF] = imx_clk_hw_divider("lcdif_axi_podf", "lcdif_axi_sel", base + 0x3c, 16, 3); 33562306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC1_PODF] = imx_clk_hw_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3); 33662306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC2_PODF] = imx_clk_hw_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3); 33762306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC3_PODF] = imx_clk_hw_divider("usdhc3_podf", "usdhc3_sel", base + 0x24, 19, 3); 33862306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC4_PODF] = imx_clk_hw_divider("usdhc4_podf", "usdhc4_sel", base + 0x24, 22, 3); 33962306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI1_PRED] = imx_clk_hw_divider("ssi1_pred", "ssi1_sel", base + 0x28, 6, 3); 34062306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI1_PODF] = imx_clk_hw_divider("ssi1_podf", "ssi1_pred", base + 0x28, 0, 6); 34162306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI2_PRED] = imx_clk_hw_divider("ssi2_pred", "ssi2_sel", base + 0x2c, 6, 3); 34262306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI2_PODF] = imx_clk_hw_divider("ssi2_podf", "ssi2_pred", base + 0x2c, 0, 6); 34362306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI3_PRED] = imx_clk_hw_divider("ssi3_pred", "ssi3_sel", base + 0x28, 22, 3); 34462306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI3_PODF] = imx_clk_hw_divider("ssi3_podf", "ssi3_pred", base + 0x28, 16, 6); 34562306a36Sopenharmony_ci hws[IMX6SL_CLK_PERCLK] = imx_clk_hw_fixup_divider("perclk", "perclk_sel", base + 0x1c, 0, 6, imx_cscmr1_fixup); 34662306a36Sopenharmony_ci hws[IMX6SL_CLK_PXP_AXI_PODF] = imx_clk_hw_divider("pxp_axi_podf", "pxp_axi_sel", base + 0x34, 3, 3); 34762306a36Sopenharmony_ci hws[IMX6SL_CLK_EPDC_AXI_PODF] = imx_clk_hw_divider("epdc_axi_podf", "epdc_axi_sel", base + 0x34, 12, 3); 34862306a36Sopenharmony_ci hws[IMX6SL_CLK_GPU2D_OVG_PODF] = imx_clk_hw_divider("gpu2d_ovg_podf", "gpu2d_ovg_sel", base + 0x18, 26, 3); 34962306a36Sopenharmony_ci hws[IMX6SL_CLK_GPU2D_PODF] = imx_clk_hw_divider("gpu2d_podf", "gpu2d_sel", base + 0x18, 29, 3); 35062306a36Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_PIX_PRED] = imx_clk_hw_divider("lcdif_pix_pred", "lcdif_pix_sel", base + 0x38, 3, 3); 35162306a36Sopenharmony_ci hws[IMX6SL_CLK_EPDC_PIX_PRED] = imx_clk_hw_divider("epdc_pix_pred", "epdc_pix_sel", base + 0x38, 12, 3); 35262306a36Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_PIX_PODF] = imx_clk_hw_fixup_divider("lcdif_pix_podf", "lcdif_pix_pred", base + 0x1c, 20, 3, imx_cscmr1_fixup); 35362306a36Sopenharmony_ci hws[IMX6SL_CLK_EPDC_PIX_PODF] = imx_clk_hw_divider("epdc_pix_podf", "epdc_pix_pred", base + 0x18, 23, 3); 35462306a36Sopenharmony_ci hws[IMX6SL_CLK_SPDIF0_PRED] = imx_clk_hw_divider("spdif0_pred", "spdif0_sel", base + 0x30, 25, 3); 35562306a36Sopenharmony_ci hws[IMX6SL_CLK_SPDIF0_PODF] = imx_clk_hw_divider("spdif0_podf", "spdif0_pred", base + 0x30, 22, 3); 35662306a36Sopenharmony_ci hws[IMX6SL_CLK_SPDIF1_PRED] = imx_clk_hw_divider("spdif1_pred", "spdif1_sel", base + 0x30, 12, 3); 35762306a36Sopenharmony_ci hws[IMX6SL_CLK_SPDIF1_PODF] = imx_clk_hw_divider("spdif1_podf", "spdif1_pred", base + 0x30, 9, 3); 35862306a36Sopenharmony_ci hws[IMX6SL_CLK_EXTERN_AUDIO_PRED] = imx_clk_hw_divider("extern_audio_pred", "extern_audio_sel", base + 0x28, 9, 3); 35962306a36Sopenharmony_ci hws[IMX6SL_CLK_EXTERN_AUDIO_PODF] = imx_clk_hw_divider("extern_audio_podf", "extern_audio_pred", base + 0x28, 25, 3); 36062306a36Sopenharmony_ci hws[IMX6SL_CLK_ECSPI_ROOT] = imx_clk_hw_divider("ecspi_root", "ecspi_sel", base + 0x38, 19, 6); 36162306a36Sopenharmony_ci hws[IMX6SL_CLK_UART_ROOT] = imx_clk_hw_divider("uart_root", "uart_sel", base + 0x24, 0, 6); 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci /* name parent_name reg shift width busy: reg, shift */ 36462306a36Sopenharmony_ci hws[IMX6SL_CLK_AHB] = imx_clk_hw_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1); 36562306a36Sopenharmony_ci hws[IMX6SL_CLK_MMDC_ROOT] = imx_clk_hw_busy_divider("mmdc", "periph2", base + 0x14, 3, 3, base + 0x48, 2); 36662306a36Sopenharmony_ci hws[IMX6SL_CLK_ARM] = imx_clk_hw_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16); 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci /* name parent_name reg shift */ 36962306a36Sopenharmony_ci hws[IMX6SL_CLK_ECSPI1] = imx_clk_hw_gate2("ecspi1", "ecspi_root", base + 0x6c, 0); 37062306a36Sopenharmony_ci hws[IMX6SL_CLK_ECSPI2] = imx_clk_hw_gate2("ecspi2", "ecspi_root", base + 0x6c, 2); 37162306a36Sopenharmony_ci hws[IMX6SL_CLK_ECSPI3] = imx_clk_hw_gate2("ecspi3", "ecspi_root", base + 0x6c, 4); 37262306a36Sopenharmony_ci hws[IMX6SL_CLK_ECSPI4] = imx_clk_hw_gate2("ecspi4", "ecspi_root", base + 0x6c, 6); 37362306a36Sopenharmony_ci hws[IMX6SL_CLK_ENET] = imx_clk_hw_gate2("enet", "ipg", base + 0x6c, 10); 37462306a36Sopenharmony_ci hws[IMX6SL_CLK_EPIT1] = imx_clk_hw_gate2("epit1", "perclk", base + 0x6c, 12); 37562306a36Sopenharmony_ci hws[IMX6SL_CLK_EPIT2] = imx_clk_hw_gate2("epit2", "perclk", base + 0x6c, 14); 37662306a36Sopenharmony_ci hws[IMX6SL_CLK_EXTERN_AUDIO] = imx_clk_hw_gate2("extern_audio", "extern_audio_podf", base + 0x6c, 16); 37762306a36Sopenharmony_ci hws[IMX6SL_CLK_GPT] = imx_clk_hw_gate2("gpt", "perclk", base + 0x6c, 20); 37862306a36Sopenharmony_ci hws[IMX6SL_CLK_GPT_SERIAL] = imx_clk_hw_gate2("gpt_serial", "perclk", base + 0x6c, 22); 37962306a36Sopenharmony_ci hws[IMX6SL_CLK_GPU2D_OVG] = imx_clk_hw_gate2("gpu2d_ovg", "gpu2d_ovg_podf", base + 0x6c, 26); 38062306a36Sopenharmony_ci hws[IMX6SL_CLK_I2C1] = imx_clk_hw_gate2("i2c1", "perclk", base + 0x70, 6); 38162306a36Sopenharmony_ci hws[IMX6SL_CLK_I2C2] = imx_clk_hw_gate2("i2c2", "perclk", base + 0x70, 8); 38262306a36Sopenharmony_ci hws[IMX6SL_CLK_I2C3] = imx_clk_hw_gate2("i2c3", "perclk", base + 0x70, 10); 38362306a36Sopenharmony_ci hws[IMX6SL_CLK_OCOTP] = imx_clk_hw_gate2("ocotp", "ipg", base + 0x70, 12); 38462306a36Sopenharmony_ci hws[IMX6SL_CLK_CSI] = imx_clk_hw_gate2("csi", "csi_podf", base + 0x74, 0); 38562306a36Sopenharmony_ci hws[IMX6SL_CLK_PXP_AXI] = imx_clk_hw_gate2("pxp_axi", "pxp_axi_podf", base + 0x74, 2); 38662306a36Sopenharmony_ci hws[IMX6SL_CLK_EPDC_AXI] = imx_clk_hw_gate2("epdc_axi", "epdc_axi_podf", base + 0x74, 4); 38762306a36Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_AXI] = imx_clk_hw_gate2("lcdif_axi", "lcdif_axi_podf", base + 0x74, 6); 38862306a36Sopenharmony_ci hws[IMX6SL_CLK_LCDIF_PIX] = imx_clk_hw_gate2("lcdif_pix", "lcdif_pix_podf", base + 0x74, 8); 38962306a36Sopenharmony_ci hws[IMX6SL_CLK_EPDC_PIX] = imx_clk_hw_gate2("epdc_pix", "epdc_pix_podf", base + 0x74, 10); 39062306a36Sopenharmony_ci hws[IMX6SL_CLK_MMDC_P0_IPG] = imx_clk_hw_gate2_flags("mmdc_p0_ipg", "ipg", base + 0x74, 24, CLK_IS_CRITICAL); 39162306a36Sopenharmony_ci hws[IMX6SL_CLK_MMDC_P1_IPG] = imx_clk_hw_gate2("mmdc_p1_ipg", "ipg", base + 0x74, 26); 39262306a36Sopenharmony_ci hws[IMX6SL_CLK_OCRAM] = imx_clk_hw_gate2("ocram", "ocram_podf", base + 0x74, 28); 39362306a36Sopenharmony_ci hws[IMX6SL_CLK_PWM1] = imx_clk_hw_gate2("pwm1", "perclk", base + 0x78, 16); 39462306a36Sopenharmony_ci hws[IMX6SL_CLK_PWM2] = imx_clk_hw_gate2("pwm2", "perclk", base + 0x78, 18); 39562306a36Sopenharmony_ci hws[IMX6SL_CLK_PWM3] = imx_clk_hw_gate2("pwm3", "perclk", base + 0x78, 20); 39662306a36Sopenharmony_ci hws[IMX6SL_CLK_PWM4] = imx_clk_hw_gate2("pwm4", "perclk", base + 0x78, 22); 39762306a36Sopenharmony_ci hws[IMX6SL_CLK_SDMA] = imx_clk_hw_gate2("sdma", "ipg", base + 0x7c, 6); 39862306a36Sopenharmony_ci hws[IMX6SL_CLK_SPBA] = imx_clk_hw_gate2("spba", "ipg", base + 0x7c, 12); 39962306a36Sopenharmony_ci hws[IMX6SL_CLK_SPDIF] = imx_clk_hw_gate2_shared("spdif", "spdif0_podf", base + 0x7c, 14, &share_count_spdif); 40062306a36Sopenharmony_ci hws[IMX6SL_CLK_SPDIF_GCLK] = imx_clk_hw_gate2_shared("spdif_gclk", "ipg", base + 0x7c, 14, &share_count_spdif); 40162306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI1_IPG] = imx_clk_hw_gate2_shared("ssi1_ipg", "ipg", base + 0x7c, 18, &share_count_ssi1); 40262306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI2_IPG] = imx_clk_hw_gate2_shared("ssi2_ipg", "ipg", base + 0x7c, 20, &share_count_ssi2); 40362306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI3_IPG] = imx_clk_hw_gate2_shared("ssi3_ipg", "ipg", base + 0x7c, 22, &share_count_ssi3); 40462306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI1] = imx_clk_hw_gate2_shared("ssi1", "ssi1_podf", base + 0x7c, 18, &share_count_ssi1); 40562306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI2] = imx_clk_hw_gate2_shared("ssi2", "ssi2_podf", base + 0x7c, 20, &share_count_ssi2); 40662306a36Sopenharmony_ci hws[IMX6SL_CLK_SSI3] = imx_clk_hw_gate2_shared("ssi3", "ssi3_podf", base + 0x7c, 22, &share_count_ssi3); 40762306a36Sopenharmony_ci hws[IMX6SL_CLK_UART] = imx_clk_hw_gate2("uart", "ipg", base + 0x7c, 24); 40862306a36Sopenharmony_ci hws[IMX6SL_CLK_UART_SERIAL] = imx_clk_hw_gate2("uart_serial", "uart_root", base + 0x7c, 26); 40962306a36Sopenharmony_ci hws[IMX6SL_CLK_USBOH3] = imx_clk_hw_gate2("usboh3", "ipg", base + 0x80, 0); 41062306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC1] = imx_clk_hw_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2); 41162306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC2] = imx_clk_hw_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4); 41262306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC3] = imx_clk_hw_gate2("usdhc3", "usdhc3_podf", base + 0x80, 6); 41362306a36Sopenharmony_ci hws[IMX6SL_CLK_USDHC4] = imx_clk_hw_gate2("usdhc4", "usdhc4_podf", base + 0x80, 8); 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci /* Ensure the MMDC CH0 handshake is bypassed */ 41662306a36Sopenharmony_ci imx_mmdc_mask_handshake(base, 0); 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_ci imx_check_clk_hws(hws, IMX6SL_CLK_END); 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data); 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci /* Ensure the AHB clk is at 132MHz. */ 42362306a36Sopenharmony_ci ret = clk_set_rate(hws[IMX6SL_CLK_AHB]->clk, 132000000); 42462306a36Sopenharmony_ci if (ret) 42562306a36Sopenharmony_ci pr_warn("%s: failed to set AHB clock rate %d!\n", 42662306a36Sopenharmony_ci __func__, ret); 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_ci if (IS_ENABLED(CONFIG_USB_MXS_PHY)) { 42962306a36Sopenharmony_ci clk_prepare_enable(hws[IMX6SL_CLK_USBPHY1_GATE]->clk); 43062306a36Sopenharmony_ci clk_prepare_enable(hws[IMX6SL_CLK_USBPHY2_GATE]->clk); 43162306a36Sopenharmony_ci } 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci /* Audio-related clocks configuration */ 43462306a36Sopenharmony_ci clk_set_parent(hws[IMX6SL_CLK_SPDIF0_SEL]->clk, hws[IMX6SL_CLK_PLL3_PFD3]->clk); 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci /* set PLL5 video as lcdif pix parent clock */ 43762306a36Sopenharmony_ci clk_set_parent(hws[IMX6SL_CLK_LCDIF_PIX_SEL]->clk, 43862306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL5_VIDEO_DIV]->clk); 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci clk_set_parent(hws[IMX6SL_CLK_LCDIF_AXI_SEL]->clk, 44162306a36Sopenharmony_ci hws[IMX6SL_CLK_PLL2_PFD2]->clk); 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci imx_register_uart_clocks(); 44462306a36Sopenharmony_ci} 44562306a36Sopenharmony_ciCLK_OF_DECLARE(imx6sl, "fsl,imx6sl-ccm", imx6sl_clocks_init); 446