162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2011-2013 Freescale Semiconductor, Inc.
462306a36Sopenharmony_ci * Copyright 2011 Linaro Ltd.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/init.h>
862306a36Sopenharmony_ci#include <linux/types.h>
962306a36Sopenharmony_ci#include <linux/bits.h>
1062306a36Sopenharmony_ci#include <linux/clk.h>
1162306a36Sopenharmony_ci#include <linux/clkdev.h>
1262306a36Sopenharmony_ci#include <linux/clk-provider.h>
1362306a36Sopenharmony_ci#include <linux/err.h>
1462306a36Sopenharmony_ci#include <linux/io.h>
1562306a36Sopenharmony_ci#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
1662306a36Sopenharmony_ci#include <linux/of.h>
1762306a36Sopenharmony_ci#include <linux/of_address.h>
1862306a36Sopenharmony_ci#include <linux/of_irq.h>
1962306a36Sopenharmony_ci#include <soc/imx/revision.h>
2062306a36Sopenharmony_ci#include <dt-bindings/clock/imx6qdl-clock.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#include "clk.h"
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_cistatic const char *step_sels[]	= { "osc", "pll2_pfd2_396m", };
2562306a36Sopenharmony_cistatic const char *pll1_sw_sels[]	= { "pll1_sys", "step", };
2662306a36Sopenharmony_cistatic const char *periph_pre_sels[]	= { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll2_198m", };
2762306a36Sopenharmony_cistatic const char *periph_clk2_sels[]	= { "pll3_usb_otg", "osc", "osc", "dummy", };
2862306a36Sopenharmony_cistatic const char *periph2_clk2_sels[]	= { "pll3_usb_otg", "pll2_bus", };
2962306a36Sopenharmony_cistatic const char *periph_sels[]	= { "periph_pre", "periph_clk2", };
3062306a36Sopenharmony_cistatic const char *periph2_sels[]	= { "periph2_pre", "periph2_clk2", };
3162306a36Sopenharmony_cistatic const char *axi_sels[]		= { "periph", "pll2_pfd2_396m", "periph", "pll3_pfd1_540m", };
3262306a36Sopenharmony_cistatic const char *audio_sels[]	= { "pll4_audio_div", "pll3_pfd2_508m", "pll3_pfd3_454m", "pll3_usb_otg", };
3362306a36Sopenharmony_cistatic const char *gpu_axi_sels[]	= { "axi", "ahb", };
3462306a36Sopenharmony_cistatic const char *pre_axi_sels[]	= { "axi", "ahb", };
3562306a36Sopenharmony_cistatic const char *gpu2d_core_sels[]	= { "axi", "pll3_usb_otg", "pll2_pfd0_352m", "pll2_pfd2_396m", };
3662306a36Sopenharmony_cistatic const char *gpu2d_core_sels_2[]	= { "mmdc_ch0_axi", "pll3_usb_otg", "pll2_pfd1_594m", "pll3_pfd0_720m",};
3762306a36Sopenharmony_cistatic const char *gpu3d_core_sels[]	= { "mmdc_ch0_axi", "pll3_usb_otg", "pll2_pfd1_594m", "pll2_pfd2_396m", };
3862306a36Sopenharmony_cistatic const char *gpu3d_shader_sels[] = { "mmdc_ch0_axi", "pll3_usb_otg", "pll2_pfd1_594m", "pll3_pfd0_720m", };
3962306a36Sopenharmony_cistatic const char *ipu_sels[]		= { "mmdc_ch0_axi", "pll2_pfd2_396m", "pll3_120m", "pll3_pfd1_540m", };
4062306a36Sopenharmony_cistatic const char *ldb_di_sels[]	= { "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "mmdc_ch1_axi", "pll3_usb_otg", };
4162306a36Sopenharmony_cistatic const char *ipu_di_pre_sels[]	= { "mmdc_ch0_axi", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd1_540m", };
4262306a36Sopenharmony_cistatic const char *ipu1_di0_sels[]	= { "ipu1_di0_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", };
4362306a36Sopenharmony_cistatic const char *ipu1_di1_sels[]	= { "ipu1_di1_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", };
4462306a36Sopenharmony_cistatic const char *ipu2_di0_sels[]	= { "ipu2_di0_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", };
4562306a36Sopenharmony_cistatic const char *ipu2_di1_sels[]	= { "ipu2_di1_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", };
4662306a36Sopenharmony_cistatic const char *ipu1_di0_sels_2[]	= { "ipu1_di0_pre", "dummy", "dummy", "ldb_di0_podf", "ldb_di1_podf", };
4762306a36Sopenharmony_cistatic const char *ipu1_di1_sels_2[]	= { "ipu1_di1_pre", "dummy", "dummy", "ldb_di0_podf", "ldb_di1_podf", };
4862306a36Sopenharmony_cistatic const char *ipu2_di0_sels_2[]	= { "ipu2_di0_pre", "dummy", "dummy", "ldb_di0_podf", "ldb_di1_podf", };
4962306a36Sopenharmony_cistatic const char *ipu2_di1_sels_2[]	= { "ipu2_di1_pre", "dummy", "dummy", "ldb_di0_podf", "ldb_di1_podf", };
5062306a36Sopenharmony_cistatic const char *hsi_tx_sels[]	= { "pll3_120m", "pll2_pfd2_396m", };
5162306a36Sopenharmony_cistatic const char *pcie_axi_sels[]	= { "axi", "ahb", };
5262306a36Sopenharmony_cistatic const char *ssi_sels[]		= { "pll3_pfd2_508m", "pll3_pfd3_454m", "pll4_audio_div", };
5362306a36Sopenharmony_cistatic const char *usdhc_sels[]	= { "pll2_pfd2_396m", "pll2_pfd0_352m", };
5462306a36Sopenharmony_cistatic const char *enfc_sels[]	= { "pll2_pfd0_352m", "pll2_bus", "pll3_usb_otg", "pll2_pfd2_396m", };
5562306a36Sopenharmony_cistatic const char *enfc_sels_2[] = {"pll2_pfd0_352m", "pll2_bus", "pll3_usb_otg", "pll2_pfd2_396m", "pll3_pfd3_454m", "dummy", };
5662306a36Sopenharmony_cistatic const char *eim_sels[]		= { "pll2_pfd2_396m", "pll3_usb_otg", "axi", "pll2_pfd0_352m", };
5762306a36Sopenharmony_cistatic const char *eim_slow_sels[]      = { "axi", "pll3_usb_otg", "pll2_pfd2_396m", "pll2_pfd0_352m", };
5862306a36Sopenharmony_cistatic const char *vdo_axi_sels[]	= { "axi", "ahb", };
5962306a36Sopenharmony_cistatic const char *vpu_axi_sels[]	= { "axi", "pll2_pfd2_396m", "pll2_pfd0_352m", };
6062306a36Sopenharmony_cistatic const char *uart_sels[] = { "pll3_80m", "osc", };
6162306a36Sopenharmony_cistatic const char *ipg_per_sels[] = { "ipg", "osc", };
6262306a36Sopenharmony_cistatic const char *ecspi_sels[] = { "pll3_60m", "osc", };
6362306a36Sopenharmony_cistatic const char *can_sels[] = { "pll3_60m", "osc", "pll3_80m", };
6462306a36Sopenharmony_cistatic const char *cko1_sels[]	= { "pll3_usb_otg", "pll2_bus", "pll1_sys", "pll5_video_div",
6562306a36Sopenharmony_ci				    "video_27m", "axi", "enfc", "ipu1_di0", "ipu1_di1", "ipu2_di0",
6662306a36Sopenharmony_ci				    "ipu2_di1", "ahb", "ipg", "ipg_per", "ckil", "pll4_audio_div", };
6762306a36Sopenharmony_cistatic const char *cko2_sels[] = {
6862306a36Sopenharmony_ci	"mmdc_ch0_axi", "mmdc_ch1_axi", "usdhc4", "usdhc1",
6962306a36Sopenharmony_ci	"gpu2d_axi", "dummy", "ecspi_root", "gpu3d_axi",
7062306a36Sopenharmony_ci	"usdhc3", "dummy", "arm", "ipu1",
7162306a36Sopenharmony_ci	"ipu2", "vdo_axi", "osc", "gpu2d_core",
7262306a36Sopenharmony_ci	"gpu3d_core", "usdhc2", "ssi1", "ssi2",
7362306a36Sopenharmony_ci	"ssi3", "gpu3d_shader", "vpu_axi", "can_root",
7462306a36Sopenharmony_ci	"ldb_di0", "ldb_di1", "esai_extal", "eim_slow",
7562306a36Sopenharmony_ci	"uart_serial", "spdif", "asrc", "hsi_tx",
7662306a36Sopenharmony_ci};
7762306a36Sopenharmony_cistatic const char *cko_sels[] = { "cko1", "cko2", };
7862306a36Sopenharmony_cistatic const char *lvds_sels[] = {
7962306a36Sopenharmony_ci	"dummy", "dummy", "dummy", "dummy", "dummy", "dummy",
8062306a36Sopenharmony_ci	"pll4_audio", "pll5_video", "pll8_mlb", "enet_ref",
8162306a36Sopenharmony_ci	"pcie_ref_125m", "sata_ref_100m",  "usbphy1", "usbphy2",
8262306a36Sopenharmony_ci	"dummy", "dummy", "dummy", "dummy", "osc",
8362306a36Sopenharmony_ci};
8462306a36Sopenharmony_cistatic const char *pll_bypass_src_sels[] = { "osc", "lvds1_in", "lvds2_in", "dummy", };
8562306a36Sopenharmony_cistatic const char *pll1_bypass_sels[] = { "pll1", "pll1_bypass_src", };
8662306a36Sopenharmony_cistatic const char *pll2_bypass_sels[] = { "pll2", "pll2_bypass_src", };
8762306a36Sopenharmony_cistatic const char *pll3_bypass_sels[] = { "pll3", "pll3_bypass_src", };
8862306a36Sopenharmony_cistatic const char *pll4_bypass_sels[] = { "pll4", "pll4_bypass_src", };
8962306a36Sopenharmony_cistatic const char *pll5_bypass_sels[] = { "pll5", "pll5_bypass_src", };
9062306a36Sopenharmony_cistatic const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", };
9162306a36Sopenharmony_cistatic const char *pll7_bypass_sels[] = { "pll7", "pll7_bypass_src", };
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistatic struct clk_hw **hws;
9462306a36Sopenharmony_cistatic struct clk_hw_onecell_data *clk_hw_data;
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic struct clk_div_table clk_enet_ref_table[] = {
9762306a36Sopenharmony_ci	{ .val = 0, .div = 20, },
9862306a36Sopenharmony_ci	{ .val = 1, .div = 10, },
9962306a36Sopenharmony_ci	{ .val = 2, .div = 5, },
10062306a36Sopenharmony_ci	{ .val = 3, .div = 4, },
10162306a36Sopenharmony_ci	{ /* sentinel */ }
10262306a36Sopenharmony_ci};
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_cistatic struct clk_div_table post_div_table[] = {
10562306a36Sopenharmony_ci	{ .val = 2, .div = 1, },
10662306a36Sopenharmony_ci	{ .val = 1, .div = 2, },
10762306a36Sopenharmony_ci	{ .val = 0, .div = 4, },
10862306a36Sopenharmony_ci	{ /* sentinel */ }
10962306a36Sopenharmony_ci};
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic struct clk_div_table video_div_table[] = {
11262306a36Sopenharmony_ci	{ .val = 0, .div = 1, },
11362306a36Sopenharmony_ci	{ .val = 1, .div = 2, },
11462306a36Sopenharmony_ci	{ .val = 2, .div = 1, },
11562306a36Sopenharmony_ci	{ .val = 3, .div = 4, },
11662306a36Sopenharmony_ci	{ /* sentinel */ }
11762306a36Sopenharmony_ci};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic const char * enet_ref_sels[] = { "enet_ref", "enet_ref_pad", };
12062306a36Sopenharmony_cistatic const u32 enet_ref_sels_table[] = { IMX6Q_GPR1_ENET_CLK_SEL_ANATOP, IMX6Q_GPR1_ENET_CLK_SEL_PAD };
12162306a36Sopenharmony_cistatic const u32 enet_ref_sels_table_mask = IMX6Q_GPR1_ENET_CLK_SEL_ANATOP;
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic unsigned int share_count_esai;
12462306a36Sopenharmony_cistatic unsigned int share_count_asrc;
12562306a36Sopenharmony_cistatic unsigned int share_count_ssi1;
12662306a36Sopenharmony_cistatic unsigned int share_count_ssi2;
12762306a36Sopenharmony_cistatic unsigned int share_count_ssi3;
12862306a36Sopenharmony_cistatic unsigned int share_count_mipi_core_cfg;
12962306a36Sopenharmony_cistatic unsigned int share_count_spdif;
13062306a36Sopenharmony_cistatic unsigned int share_count_prg0;
13162306a36Sopenharmony_cistatic unsigned int share_count_prg1;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_cistatic inline int clk_on_imx6q(void)
13462306a36Sopenharmony_ci{
13562306a36Sopenharmony_ci	return of_machine_is_compatible("fsl,imx6q");
13662306a36Sopenharmony_ci}
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_cistatic inline int clk_on_imx6qp(void)
13962306a36Sopenharmony_ci{
14062306a36Sopenharmony_ci	return of_machine_is_compatible("fsl,imx6qp");
14162306a36Sopenharmony_ci}
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic inline int clk_on_imx6dl(void)
14462306a36Sopenharmony_ci{
14562306a36Sopenharmony_ci	return of_machine_is_compatible("fsl,imx6dl");
14662306a36Sopenharmony_ci}
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_cistatic int ldb_di_sel_by_clock_id(int clock_id)
14962306a36Sopenharmony_ci{
15062306a36Sopenharmony_ci	switch (clock_id) {
15162306a36Sopenharmony_ci	case IMX6QDL_CLK_PLL5_VIDEO_DIV:
15262306a36Sopenharmony_ci		if (clk_on_imx6q() &&
15362306a36Sopenharmony_ci		    imx_get_soc_revision() == IMX_CHIP_REVISION_1_0)
15462306a36Sopenharmony_ci			return -ENOENT;
15562306a36Sopenharmony_ci		return 0;
15662306a36Sopenharmony_ci	case IMX6QDL_CLK_PLL2_PFD0_352M:
15762306a36Sopenharmony_ci		return 1;
15862306a36Sopenharmony_ci	case IMX6QDL_CLK_PLL2_PFD2_396M:
15962306a36Sopenharmony_ci		return 2;
16062306a36Sopenharmony_ci	case IMX6QDL_CLK_MMDC_CH1_AXI:
16162306a36Sopenharmony_ci		return 3;
16262306a36Sopenharmony_ci	case IMX6QDL_CLK_PLL3_USB_OTG:
16362306a36Sopenharmony_ci		return 4;
16462306a36Sopenharmony_ci	default:
16562306a36Sopenharmony_ci		return -ENOENT;
16662306a36Sopenharmony_ci	}
16762306a36Sopenharmony_ci}
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_cistatic void of_assigned_ldb_sels(struct device_node *node,
17062306a36Sopenharmony_ci				 unsigned int *ldb_di0_sel,
17162306a36Sopenharmony_ci				 unsigned int *ldb_di1_sel)
17262306a36Sopenharmony_ci{
17362306a36Sopenharmony_ci	struct of_phandle_args clkspec;
17462306a36Sopenharmony_ci	int index, rc, num_parents;
17562306a36Sopenharmony_ci	int parent, child, sel;
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	num_parents = of_count_phandle_with_args(node, "assigned-clock-parents",
17862306a36Sopenharmony_ci						 "#clock-cells");
17962306a36Sopenharmony_ci	for (index = 0; index < num_parents; index++) {
18062306a36Sopenharmony_ci		rc = of_parse_phandle_with_args(node, "assigned-clock-parents",
18162306a36Sopenharmony_ci					"#clock-cells", index, &clkspec);
18262306a36Sopenharmony_ci		if (rc < 0) {
18362306a36Sopenharmony_ci			/* skip empty (null) phandles */
18462306a36Sopenharmony_ci			if (rc == -ENOENT)
18562306a36Sopenharmony_ci				continue;
18662306a36Sopenharmony_ci			else
18762306a36Sopenharmony_ci				return;
18862306a36Sopenharmony_ci		}
18962306a36Sopenharmony_ci		if (clkspec.np != node || clkspec.args[0] >= IMX6QDL_CLK_END) {
19062306a36Sopenharmony_ci			pr_err("ccm: parent clock %d not in ccm\n", index);
19162306a36Sopenharmony_ci			return;
19262306a36Sopenharmony_ci		}
19362306a36Sopenharmony_ci		parent = clkspec.args[0];
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci		rc = of_parse_phandle_with_args(node, "assigned-clocks",
19662306a36Sopenharmony_ci				"#clock-cells", index, &clkspec);
19762306a36Sopenharmony_ci		if (rc < 0)
19862306a36Sopenharmony_ci			return;
19962306a36Sopenharmony_ci		if (clkspec.np != node || clkspec.args[0] >= IMX6QDL_CLK_END) {
20062306a36Sopenharmony_ci			pr_err("ccm: child clock %d not in ccm\n", index);
20162306a36Sopenharmony_ci			return;
20262306a36Sopenharmony_ci		}
20362306a36Sopenharmony_ci		child = clkspec.args[0];
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci		if (child != IMX6QDL_CLK_LDB_DI0_SEL &&
20662306a36Sopenharmony_ci		    child != IMX6QDL_CLK_LDB_DI1_SEL)
20762306a36Sopenharmony_ci			continue;
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci		sel = ldb_di_sel_by_clock_id(parent);
21062306a36Sopenharmony_ci		if (sel < 0) {
21162306a36Sopenharmony_ci			pr_err("ccm: invalid ldb_di%d parent clock: %d\n",
21262306a36Sopenharmony_ci			       child == IMX6QDL_CLK_LDB_DI1_SEL, parent);
21362306a36Sopenharmony_ci			continue;
21462306a36Sopenharmony_ci		}
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci		if (child == IMX6QDL_CLK_LDB_DI0_SEL)
21762306a36Sopenharmony_ci			*ldb_di0_sel = sel;
21862306a36Sopenharmony_ci		if (child == IMX6QDL_CLK_LDB_DI1_SEL)
21962306a36Sopenharmony_ci			*ldb_di1_sel = sel;
22062306a36Sopenharmony_ci	}
22162306a36Sopenharmony_ci}
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cistatic bool pll6_bypassed(struct device_node *node)
22462306a36Sopenharmony_ci{
22562306a36Sopenharmony_ci	int index, ret, num_clocks;
22662306a36Sopenharmony_ci	struct of_phandle_args clkspec;
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	num_clocks = of_count_phandle_with_args(node, "assigned-clocks",
22962306a36Sopenharmony_ci						"#clock-cells");
23062306a36Sopenharmony_ci	if (num_clocks < 0)
23162306a36Sopenharmony_ci		return false;
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci	for (index = 0; index < num_clocks; index++) {
23462306a36Sopenharmony_ci		ret = of_parse_phandle_with_args(node, "assigned-clocks",
23562306a36Sopenharmony_ci						 "#clock-cells", index,
23662306a36Sopenharmony_ci						 &clkspec);
23762306a36Sopenharmony_ci		if (ret < 0)
23862306a36Sopenharmony_ci			return false;
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci		if (clkspec.np == node &&
24162306a36Sopenharmony_ci		    clkspec.args[0] == IMX6QDL_PLL6_BYPASS)
24262306a36Sopenharmony_ci			break;
24362306a36Sopenharmony_ci	}
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	/* PLL6 bypass is not part of the assigned clock list */
24662306a36Sopenharmony_ci	if (index == num_clocks)
24762306a36Sopenharmony_ci		return false;
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	ret = of_parse_phandle_with_args(node, "assigned-clock-parents",
25062306a36Sopenharmony_ci					 "#clock-cells", index, &clkspec);
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci	if (clkspec.args[0] != IMX6QDL_CLK_PLL6)
25362306a36Sopenharmony_ci		return true;
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	return false;
25662306a36Sopenharmony_ci}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci#define CCM_CCSR		0x0c
25962306a36Sopenharmony_ci#define CCM_CS2CDR		0x2c
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci#define CCSR_PLL3_SW_CLK_SEL		BIT(0)
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci#define CS2CDR_LDB_DI0_CLK_SEL_SHIFT	9
26462306a36Sopenharmony_ci#define CS2CDR_LDB_DI1_CLK_SEL_SHIFT	12
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci/*
26762306a36Sopenharmony_ci * The only way to disable the MMDC_CH1 clock is to move it to pll3_sw_clk
26862306a36Sopenharmony_ci * via periph2_clk2_sel and then to disable pll3_sw_clk by selecting the
26962306a36Sopenharmony_ci * bypass clock source, since there is no CG bit for mmdc_ch1.
27062306a36Sopenharmony_ci */
27162306a36Sopenharmony_cistatic void mmdc_ch1_disable(void __iomem *ccm_base)
27262306a36Sopenharmony_ci{
27362306a36Sopenharmony_ci	unsigned int reg;
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_PERIPH2_CLK2_SEL]->clk,
27662306a36Sopenharmony_ci		       hws[IMX6QDL_CLK_PLL3_USB_OTG]->clk);
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	/* Disable pll3_sw_clk by selecting the bypass clock source */
27962306a36Sopenharmony_ci	reg = readl_relaxed(ccm_base + CCM_CCSR);
28062306a36Sopenharmony_ci	reg |= CCSR_PLL3_SW_CLK_SEL;
28162306a36Sopenharmony_ci	writel_relaxed(reg, ccm_base + CCM_CCSR);
28262306a36Sopenharmony_ci}
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_cistatic void mmdc_ch1_reenable(void __iomem *ccm_base)
28562306a36Sopenharmony_ci{
28662306a36Sopenharmony_ci	unsigned int reg;
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	/* Enable pll3_sw_clk by disabling the bypass */
28962306a36Sopenharmony_ci	reg = readl_relaxed(ccm_base + CCM_CCSR);
29062306a36Sopenharmony_ci	reg &= ~CCSR_PLL3_SW_CLK_SEL;
29162306a36Sopenharmony_ci	writel_relaxed(reg, ccm_base + CCM_CCSR);
29262306a36Sopenharmony_ci}
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci/*
29562306a36Sopenharmony_ci * We have to follow a strict procedure when changing the LDB clock source,
29662306a36Sopenharmony_ci * otherwise we risk introducing a glitch that can lock up the LDB divider.
29762306a36Sopenharmony_ci * Things to keep in mind:
29862306a36Sopenharmony_ci *
29962306a36Sopenharmony_ci * 1. The current and new parent clock inputs to the mux must be disabled.
30062306a36Sopenharmony_ci * 2. The default clock input for ldb_di0/1_clk_sel is mmdc_ch1_axi, which
30162306a36Sopenharmony_ci *    has no CG bit.
30262306a36Sopenharmony_ci * 3. pll2_pfd2_396m can not be gated if it is used as memory clock.
30362306a36Sopenharmony_ci * 4. In the RTL implementation of the LDB_DI_CLK_SEL muxes the top four
30462306a36Sopenharmony_ci *    options are in one mux and the PLL3 option along with three unused
30562306a36Sopenharmony_ci *    inputs is in a second mux. There is a third mux with two inputs used
30662306a36Sopenharmony_ci *    to decide between the first and second 4-port mux:
30762306a36Sopenharmony_ci *
30862306a36Sopenharmony_ci *    pll5_video_div 0 --|\
30962306a36Sopenharmony_ci *    pll2_pfd0_352m 1 --| |_
31062306a36Sopenharmony_ci *    pll2_pfd2_396m 2 --| | `-|\
31162306a36Sopenharmony_ci *    mmdc_ch1_axi   3 --|/    | |
31262306a36Sopenharmony_ci *                             | |--
31362306a36Sopenharmony_ci *    pll3_usb_otg   4 --|\    | |
31462306a36Sopenharmony_ci *                   5 --| |_,-|/
31562306a36Sopenharmony_ci *                   6 --| |
31662306a36Sopenharmony_ci *                   7 --|/
31762306a36Sopenharmony_ci *
31862306a36Sopenharmony_ci * The ldb_di0/1_clk_sel[1:0] bits control both 4-port muxes at the same time.
31962306a36Sopenharmony_ci * The ldb_di0/1_clk_sel[2] bit controls the 2-port mux. The code below
32062306a36Sopenharmony_ci * switches the parent to the bottom mux first and then manipulates the top
32162306a36Sopenharmony_ci * mux to ensure that no glitch will enter the divider.
32262306a36Sopenharmony_ci */
32362306a36Sopenharmony_cistatic void init_ldb_clks(struct device_node *np, void __iomem *ccm_base)
32462306a36Sopenharmony_ci{
32562306a36Sopenharmony_ci	unsigned int reg;
32662306a36Sopenharmony_ci	unsigned int sel[2][4];
32762306a36Sopenharmony_ci	int i;
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci	reg = readl_relaxed(ccm_base + CCM_CS2CDR);
33062306a36Sopenharmony_ci	sel[0][0] = (reg >> CS2CDR_LDB_DI0_CLK_SEL_SHIFT) & 7;
33162306a36Sopenharmony_ci	sel[1][0] = (reg >> CS2CDR_LDB_DI1_CLK_SEL_SHIFT) & 7;
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci	sel[0][3] = sel[0][2] = sel[0][1] = sel[0][0];
33462306a36Sopenharmony_ci	sel[1][3] = sel[1][2] = sel[1][1] = sel[1][0];
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci	of_assigned_ldb_sels(np, &sel[0][3], &sel[1][3]);
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci	for (i = 0; i < 2; i++) {
33962306a36Sopenharmony_ci		/* Print a notice if a glitch might have been introduced already */
34062306a36Sopenharmony_ci		if (sel[i][0] != 3) {
34162306a36Sopenharmony_ci			pr_notice("ccm: possible glitch: ldb_di%d_sel already changed from reset value: %d\n",
34262306a36Sopenharmony_ci				  i, sel[i][0]);
34362306a36Sopenharmony_ci		}
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci		if (sel[i][0] == sel[i][3])
34662306a36Sopenharmony_ci			continue;
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci		/* Only switch to or from pll2_pfd2_396m if it is disabled */
34962306a36Sopenharmony_ci		if ((sel[i][0] == 2 || sel[i][3] == 2) &&
35062306a36Sopenharmony_ci		    (clk_get_parent(hws[IMX6QDL_CLK_PERIPH_PRE]->clk) ==
35162306a36Sopenharmony_ci		     hws[IMX6QDL_CLK_PLL2_PFD2_396M]->clk)) {
35262306a36Sopenharmony_ci			pr_err("ccm: ldb_di%d_sel: couldn't disable pll2_pfd2_396m\n",
35362306a36Sopenharmony_ci			       i);
35462306a36Sopenharmony_ci			sel[i][3] = sel[i][2] = sel[i][1] = sel[i][0];
35562306a36Sopenharmony_ci			continue;
35662306a36Sopenharmony_ci		}
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci		/* First switch to the bottom mux */
35962306a36Sopenharmony_ci		sel[i][1] = sel[i][0] | 4;
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci		/* Then configure the top mux before switching back to it */
36262306a36Sopenharmony_ci		sel[i][2] = sel[i][3] | 4;
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci		pr_debug("ccm: switching ldb_di%d_sel: %d->%d->%d->%d\n", i,
36562306a36Sopenharmony_ci			 sel[i][0], sel[i][1], sel[i][2], sel[i][3]);
36662306a36Sopenharmony_ci	}
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	if (sel[0][0] == sel[0][3] && sel[1][0] == sel[1][3])
36962306a36Sopenharmony_ci		return;
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci	mmdc_ch1_disable(ccm_base);
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_ci	for (i = 1; i < 4; i++) {
37462306a36Sopenharmony_ci		reg = readl_relaxed(ccm_base + CCM_CS2CDR);
37562306a36Sopenharmony_ci		reg &= ~((7 << CS2CDR_LDB_DI0_CLK_SEL_SHIFT) |
37662306a36Sopenharmony_ci			 (7 << CS2CDR_LDB_DI1_CLK_SEL_SHIFT));
37762306a36Sopenharmony_ci		reg |= ((sel[0][i] << CS2CDR_LDB_DI0_CLK_SEL_SHIFT) |
37862306a36Sopenharmony_ci			(sel[1][i] << CS2CDR_LDB_DI1_CLK_SEL_SHIFT));
37962306a36Sopenharmony_ci		writel_relaxed(reg, ccm_base + CCM_CS2CDR);
38062306a36Sopenharmony_ci	}
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci	mmdc_ch1_reenable(ccm_base);
38362306a36Sopenharmony_ci}
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci#define CCM_ANALOG_PLL_VIDEO	0xa0
38662306a36Sopenharmony_ci#define CCM_ANALOG_PFD_480	0xf0
38762306a36Sopenharmony_ci#define CCM_ANALOG_PFD_528	0x100
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci#define PLL_ENABLE		BIT(13)
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci#define PFD0_CLKGATE		BIT(7)
39262306a36Sopenharmony_ci#define PFD1_CLKGATE		BIT(15)
39362306a36Sopenharmony_ci#define PFD2_CLKGATE		BIT(23)
39462306a36Sopenharmony_ci#define PFD3_CLKGATE		BIT(31)
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_cistatic void disable_anatop_clocks(void __iomem *anatop_base)
39762306a36Sopenharmony_ci{
39862306a36Sopenharmony_ci	unsigned int reg;
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	/* Make sure PLL2 PFDs 0-2 are gated */
40162306a36Sopenharmony_ci	reg = readl_relaxed(anatop_base + CCM_ANALOG_PFD_528);
40262306a36Sopenharmony_ci	/* Cannot gate PFD2 if pll2_pfd2_396m is the parent of MMDC clock */
40362306a36Sopenharmony_ci	if (clk_get_parent(hws[IMX6QDL_CLK_PERIPH_PRE]->clk) ==
40462306a36Sopenharmony_ci	    hws[IMX6QDL_CLK_PLL2_PFD2_396M]->clk)
40562306a36Sopenharmony_ci		reg |= PFD0_CLKGATE | PFD1_CLKGATE;
40662306a36Sopenharmony_ci	else
40762306a36Sopenharmony_ci		reg |= PFD0_CLKGATE | PFD1_CLKGATE | PFD2_CLKGATE;
40862306a36Sopenharmony_ci	writel_relaxed(reg, anatop_base + CCM_ANALOG_PFD_528);
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ci	/* Make sure PLL3 PFDs 0-3 are gated */
41162306a36Sopenharmony_ci	reg = readl_relaxed(anatop_base + CCM_ANALOG_PFD_480);
41262306a36Sopenharmony_ci	reg |= PFD0_CLKGATE | PFD1_CLKGATE | PFD2_CLKGATE | PFD3_CLKGATE;
41362306a36Sopenharmony_ci	writel_relaxed(reg, anatop_base + CCM_ANALOG_PFD_480);
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	/* Make sure PLL5 is disabled */
41662306a36Sopenharmony_ci	reg = readl_relaxed(anatop_base + CCM_ANALOG_PLL_VIDEO);
41762306a36Sopenharmony_ci	reg &= ~PLL_ENABLE;
41862306a36Sopenharmony_ci	writel_relaxed(reg, anatop_base + CCM_ANALOG_PLL_VIDEO);
41962306a36Sopenharmony_ci}
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_cistatic struct clk_hw * __init imx6q_obtain_fixed_clk_hw(struct device_node *np,
42262306a36Sopenharmony_ci							const char *name,
42362306a36Sopenharmony_ci							unsigned long rate)
42462306a36Sopenharmony_ci{
42562306a36Sopenharmony_ci	struct clk *clk = of_clk_get_by_name(np, name);
42662306a36Sopenharmony_ci	struct clk_hw *hw;
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci	if (IS_ERR(clk))
42962306a36Sopenharmony_ci		hw = imx_obtain_fixed_clock_hw(name, rate);
43062306a36Sopenharmony_ci	else
43162306a36Sopenharmony_ci		hw = __clk_get_hw(clk);
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci	return hw;
43462306a36Sopenharmony_ci}
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_cistatic void __init imx6q_clocks_init(struct device_node *ccm_node)
43762306a36Sopenharmony_ci{
43862306a36Sopenharmony_ci	struct device_node *np;
43962306a36Sopenharmony_ci	void __iomem *anatop_base, *base;
44062306a36Sopenharmony_ci	int ret;
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci	clk_hw_data = kzalloc(struct_size(clk_hw_data, hws,
44362306a36Sopenharmony_ci					  IMX6QDL_CLK_END), GFP_KERNEL);
44462306a36Sopenharmony_ci	if (WARN_ON(!clk_hw_data))
44562306a36Sopenharmony_ci		return;
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci	clk_hw_data->num = IMX6QDL_CLK_END;
44862306a36Sopenharmony_ci	hws = clk_hw_data->hws;
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0);
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CKIL] = imx6q_obtain_fixed_clk_hw(ccm_node, "ckil", 0);
45362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CKIH] = imx6q_obtain_fixed_clk_hw(ccm_node, "ckih1", 0);
45462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_OSC] = imx6q_obtain_fixed_clk_hw(ccm_node, "osc", 0);
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_ci	/* Clock source from external clock via CLK1/2 PADs */
45762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ANACLK1] = imx6q_obtain_fixed_clk_hw(ccm_node, "anaclk1", 0);
45862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ANACLK2] = imx6q_obtain_fixed_clk_hw(ccm_node, "anaclk2", 0);
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci	np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop");
46162306a36Sopenharmony_ci	anatop_base = base = of_iomap(np, 0);
46262306a36Sopenharmony_ci	WARN_ON(!base);
46362306a36Sopenharmony_ci	of_node_put(np);
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_ci	/* Audio/video PLL post dividers do not work on i.MX6q revision 1.0 */
46662306a36Sopenharmony_ci	if (clk_on_imx6q() && imx_get_soc_revision() == IMX_CHIP_REVISION_1_0) {
46762306a36Sopenharmony_ci		post_div_table[1].div = 1;
46862306a36Sopenharmony_ci		post_div_table[2].div = 1;
46962306a36Sopenharmony_ci		video_div_table[1].div = 1;
47062306a36Sopenharmony_ci		video_div_table[3].div = 1;
47162306a36Sopenharmony_ci	}
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_ci	hws[IMX6QDL_PLL1_BYPASS_SRC] = imx_clk_hw_mux("pll1_bypass_src", base + 0x00, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
47462306a36Sopenharmony_ci	hws[IMX6QDL_PLL2_BYPASS_SRC] = imx_clk_hw_mux("pll2_bypass_src", base + 0x30, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
47562306a36Sopenharmony_ci	hws[IMX6QDL_PLL3_BYPASS_SRC] = imx_clk_hw_mux("pll3_bypass_src", base + 0x10, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
47662306a36Sopenharmony_ci	hws[IMX6QDL_PLL4_BYPASS_SRC] = imx_clk_hw_mux("pll4_bypass_src", base + 0x70, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
47762306a36Sopenharmony_ci	hws[IMX6QDL_PLL5_BYPASS_SRC] = imx_clk_hw_mux("pll5_bypass_src", base + 0xa0, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
47862306a36Sopenharmony_ci	hws[IMX6QDL_PLL6_BYPASS_SRC] = imx_clk_hw_mux("pll6_bypass_src", base + 0xe0, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
47962306a36Sopenharmony_ci	hws[IMX6QDL_PLL7_BYPASS_SRC] = imx_clk_hw_mux("pll7_bypass_src", base + 0x20, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_ci	/*                                    type               name    parent_name        base         div_mask */
48262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL1] = imx_clk_hw_pllv3(IMX_PLLV3_SYS,     "pll1", "osc", base + 0x00, 0x7f);
48362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL2] = imx_clk_hw_pllv3(IMX_PLLV3_GENERIC, "pll2", "osc", base + 0x30, 0x1);
48462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL3] = imx_clk_hw_pllv3(IMX_PLLV3_USB,     "pll3", "osc", base + 0x10, 0x3);
48562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL4] = imx_clk_hw_pllv3(IMX_PLLV3_AV,      "pll4", "osc", base + 0x70, 0x7f);
48662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL5] = imx_clk_hw_pllv3(IMX_PLLV3_AV,      "pll5", "osc", base + 0xa0, 0x7f);
48762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL6] = imx_clk_hw_pllv3(IMX_PLLV3_ENET,    "pll6", "osc", base + 0xe0, 0x3);
48862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL7] = imx_clk_hw_pllv3(IMX_PLLV3_USB,     "pll7", "osc", base + 0x20, 0x3);
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci	hws[IMX6QDL_PLL1_BYPASS] = imx_clk_hw_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT);
49162306a36Sopenharmony_ci	hws[IMX6QDL_PLL2_BYPASS] = imx_clk_hw_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT);
49262306a36Sopenharmony_ci	hws[IMX6QDL_PLL3_BYPASS] = imx_clk_hw_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT);
49362306a36Sopenharmony_ci	hws[IMX6QDL_PLL4_BYPASS] = imx_clk_hw_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT);
49462306a36Sopenharmony_ci	hws[IMX6QDL_PLL5_BYPASS] = imx_clk_hw_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT);
49562306a36Sopenharmony_ci	hws[IMX6QDL_PLL6_BYPASS] = imx_clk_hw_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT);
49662306a36Sopenharmony_ci	hws[IMX6QDL_PLL7_BYPASS] = imx_clk_hw_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT);
49762306a36Sopenharmony_ci
49862306a36Sopenharmony_ci	/* Do not bypass PLLs initially */
49962306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_PLL1_BYPASS]->clk, hws[IMX6QDL_CLK_PLL1]->clk);
50062306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_PLL2_BYPASS]->clk, hws[IMX6QDL_CLK_PLL2]->clk);
50162306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_PLL3_BYPASS]->clk, hws[IMX6QDL_CLK_PLL3]->clk);
50262306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_PLL4_BYPASS]->clk, hws[IMX6QDL_CLK_PLL4]->clk);
50362306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_PLL5_BYPASS]->clk, hws[IMX6QDL_CLK_PLL5]->clk);
50462306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_PLL6_BYPASS]->clk, hws[IMX6QDL_CLK_PLL6]->clk);
50562306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_PLL7_BYPASS]->clk, hws[IMX6QDL_CLK_PLL7]->clk);
50662306a36Sopenharmony_ci
50762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL1_SYS]      = imx_clk_hw_gate("pll1_sys",      "pll1_bypass", base + 0x00, 13);
50862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL2_BUS]      = imx_clk_hw_gate("pll2_bus",      "pll2_bypass", base + 0x30, 13);
50962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL3_USB_OTG]  = imx_clk_hw_gate("pll3_usb_otg",  "pll3_bypass", base + 0x10, 13);
51062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL4_AUDIO]    = imx_clk_hw_gate("pll4_audio",    "pll4_bypass", base + 0x70, 13);
51162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL5_VIDEO]    = imx_clk_hw_gate("pll5_video",    "pll5_bypass", base + 0xa0, 13);
51262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL6_ENET]     = imx_clk_hw_gate("pll6_enet",     "pll6_bypass", base + 0xe0, 13);
51362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL7_USB_HOST] = imx_clk_hw_gate("pll7_usb_host", "pll7_bypass", base + 0x20, 13);
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_ci	/*
51662306a36Sopenharmony_ci	 * Bit 20 is the reserved and read-only bit, we do this only for:
51762306a36Sopenharmony_ci	 * - Do nothing for usbphy clk_enable/disable
51862306a36Sopenharmony_ci	 * - Keep refcount when do usbphy clk_enable/disable, in that case,
51962306a36Sopenharmony_ci	 * the clk framework may need to enable/disable usbphy's parent
52062306a36Sopenharmony_ci	 */
52162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USBPHY1] = imx_clk_hw_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20);
52262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USBPHY2] = imx_clk_hw_gate("usbphy2", "pll7_usb_host", base + 0x20, 20);
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci	/*
52562306a36Sopenharmony_ci	 * usbphy*_gate needs to be on after system boots up, and software
52662306a36Sopenharmony_ci	 * never needs to control it anymore.
52762306a36Sopenharmony_ci	 */
52862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USBPHY1_GATE] = imx_clk_hw_gate("usbphy1_gate", "dummy", base + 0x10, 6);
52962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USBPHY2_GATE] = imx_clk_hw_gate("usbphy2_gate", "dummy", base + 0x20, 6);
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_ci	/*
53262306a36Sopenharmony_ci	 * The ENET PLL is special in that is has multiple outputs with
53362306a36Sopenharmony_ci	 * different post-dividers that are all affected by the single bypass
53462306a36Sopenharmony_ci	 * bit, so a single mux bit affects 3 independent branches of the clock
53562306a36Sopenharmony_ci	 * tree. There is no good way to model this in the clock framework and
53662306a36Sopenharmony_ci	 * dynamically changing the bypass bit, will yield unexpected results.
53762306a36Sopenharmony_ci	 * So we treat any configuration that bypasses the ENET PLL as
53862306a36Sopenharmony_ci	 * essentially static with the divider ratios reflecting the bypass
53962306a36Sopenharmony_ci	 * status.
54062306a36Sopenharmony_ci	 *
54162306a36Sopenharmony_ci	 */
54262306a36Sopenharmony_ci	if (!pll6_bypassed(ccm_node)) {
54362306a36Sopenharmony_ci		hws[IMX6QDL_CLK_SATA_REF] = imx_clk_hw_fixed_factor("sata_ref", "pll6_enet", 1, 5);
54462306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PCIE_REF] = imx_clk_hw_fixed_factor("pcie_ref", "pll6_enet", 1, 4);
54562306a36Sopenharmony_ci		hws[IMX6QDL_CLK_ENET_REF] = clk_hw_register_divider_table(NULL, "enet_ref", "pll6_enet", 0,
54662306a36Sopenharmony_ci						base + 0xe0, 0, 2, 0, clk_enet_ref_table,
54762306a36Sopenharmony_ci						&imx_ccm_lock);
54862306a36Sopenharmony_ci	} else {
54962306a36Sopenharmony_ci		hws[IMX6QDL_CLK_SATA_REF] = imx_clk_hw_fixed_factor("sata_ref", "pll6_enet", 1, 1);
55062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PCIE_REF] = imx_clk_hw_fixed_factor("pcie_ref", "pll6_enet", 1, 1);
55162306a36Sopenharmony_ci		hws[IMX6QDL_CLK_ENET_REF] = imx_clk_hw_fixed_factor("enet_ref", "pll6_enet", 1, 1);
55262306a36Sopenharmony_ci	}
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SATA_REF_100M] = imx_clk_hw_gate("sata_ref_100m", "sata_ref", base + 0xe0, 20);
55562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PCIE_REF_125M] = imx_clk_hw_gate("pcie_ref_125m", "pcie_ref", base + 0xe0, 19);
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_LVDS1_SEL] = imx_clk_hw_mux("lvds1_sel", base + 0x160, 0, 5, lvds_sels, ARRAY_SIZE(lvds_sels));
55862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_LVDS2_SEL] = imx_clk_hw_mux("lvds2_sel", base + 0x160, 5, 5, lvds_sels, ARRAY_SIZE(lvds_sels));
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_ci	/*
56162306a36Sopenharmony_ci	 * lvds1_gate and lvds2_gate are pseudo-gates.  Both can be
56262306a36Sopenharmony_ci	 * independently configured as clock inputs or outputs.  We treat
56362306a36Sopenharmony_ci	 * the "output_enable" bit as a gate, even though it's really just
56462306a36Sopenharmony_ci	 * enabling clock output. Initially the gate bits are cleared, as
56562306a36Sopenharmony_ci	 * otherwise the exclusive configuration gets locked in the setup done
56662306a36Sopenharmony_ci	 * by software running before the clock driver, with no way to change
56762306a36Sopenharmony_ci	 * it.
56862306a36Sopenharmony_ci	 */
56962306a36Sopenharmony_ci	writel(readl(base + 0x160) & ~0x3c00, base + 0x160);
57062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_LVDS1_GATE] = imx_clk_hw_gate_exclusive("lvds1_gate", "lvds1_sel", base + 0x160, 10, BIT(12));
57162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_LVDS2_GATE] = imx_clk_hw_gate_exclusive("lvds2_gate", "lvds2_sel", base + 0x160, 11, BIT(13));
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_LVDS1_IN] = imx_clk_hw_gate_exclusive("lvds1_in", "anaclk1", base + 0x160, 12, BIT(10));
57462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_LVDS2_IN] = imx_clk_hw_gate_exclusive("lvds2_in", "anaclk2", base + 0x160, 13, BIT(11));
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_ci	/*                                            name              parent_name        reg       idx */
57762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL2_PFD0_352M] = imx_clk_hw_pfd("pll2_pfd0_352m", "pll2_bus",     base + 0x100, 0);
57862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL2_PFD1_594M] = imx_clk_hw_pfd("pll2_pfd1_594m", "pll2_bus",     base + 0x100, 1);
57962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL2_PFD2_396M] = imx_clk_hw_pfd("pll2_pfd2_396m", "pll2_bus",     base + 0x100, 2);
58062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL3_PFD0_720M] = imx_clk_hw_pfd("pll3_pfd0_720m", "pll3_usb_otg", base + 0xf0,  0);
58162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL3_PFD1_540M] = imx_clk_hw_pfd("pll3_pfd1_540m", "pll3_usb_otg", base + 0xf0,  1);
58262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL3_PFD2_508M] = imx_clk_hw_pfd("pll3_pfd2_508m", "pll3_usb_otg", base + 0xf0,  2);
58362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL3_PFD3_454M] = imx_clk_hw_pfd("pll3_pfd3_454m", "pll3_usb_otg", base + 0xf0,  3);
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_ci	/*                                                name         parent_name     mult div */
58662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL2_198M] = imx_clk_hw_fixed_factor("pll2_198m", "pll2_pfd2_396m", 1, 2);
58762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL3_120M] = imx_clk_hw_fixed_factor("pll3_120m", "pll3_usb_otg",   1, 4);
58862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL3_80M]  = imx_clk_hw_fixed_factor("pll3_80m",  "pll3_usb_otg",   1, 6);
58962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL3_60M]  = imx_clk_hw_fixed_factor("pll3_60m",  "pll3_usb_otg",   1, 8);
59062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_TWD]       = imx_clk_hw_fixed_factor("twd",       "arm",            1, 2);
59162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_GPT_3M]    = imx_clk_hw_fixed_factor("gpt_3m",    "osc",            1, 8);
59262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_VIDEO_27M] = imx_clk_hw_fixed_factor("video_27m", "pll3_pfd1_540m", 1, 20);
59362306a36Sopenharmony_ci	if (clk_on_imx6dl() || clk_on_imx6qp()) {
59462306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPU2D_AXI] = imx_clk_hw_fixed_factor("gpu2d_axi", "mmdc_ch0_axi_podf", 1, 1);
59562306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPU3D_AXI] = imx_clk_hw_fixed_factor("gpu3d_axi", "mmdc_ch0_axi_podf", 1, 1);
59662306a36Sopenharmony_ci	}
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL4_POST_DIV] = clk_hw_register_divider_table(NULL, "pll4_post_div", "pll4_audio", CLK_SET_RATE_PARENT, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock);
59962306a36Sopenharmony_ci	if (clk_on_imx6q() || clk_on_imx6qp())
60062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PLL4_AUDIO_DIV] = imx_clk_hw_fixed_factor("pll4_audio_div", "pll4_post_div", 1, 1);
60162306a36Sopenharmony_ci	else
60262306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PLL4_AUDIO_DIV] = clk_hw_register_divider(NULL, "pll4_audio_div", "pll4_post_div", CLK_SET_RATE_PARENT, base + 0x170, 15, 1, 0, &imx_ccm_lock);
60362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL5_POST_DIV] = clk_hw_register_divider_table(NULL, "pll5_post_div", "pll5_video", CLK_SET_RATE_PARENT, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock);
60462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL5_VIDEO_DIV] = clk_hw_register_divider_table(NULL, "pll5_video_div", "pll5_post_div", CLK_SET_RATE_PARENT, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock);
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_ci	np = ccm_node;
60762306a36Sopenharmony_ci	base = of_iomap(np, 0);
60862306a36Sopenharmony_ci	WARN_ON(!base);
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	/*                                              name                reg       shift width parent_names     num_parents */
61162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_STEP]             = imx_clk_hw_mux("step",	            base + 0xc,  8,  1, step_sels,	   ARRAY_SIZE(step_sels));
61262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PLL1_SW]          = imx_clk_hw_mux("pll1_sw",	    base + 0xc,  2,  1, pll1_sw_sels,      ARRAY_SIZE(pll1_sw_sels));
61362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PERIPH_PRE]       = imx_clk_hw_mux("periph_pre",       base + 0x18, 18, 2, periph_pre_sels,   ARRAY_SIZE(periph_pre_sels));
61462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PERIPH2_PRE]      = imx_clk_hw_mux("periph2_pre",      base + 0x18, 21, 2, periph_pre_sels,   ARRAY_SIZE(periph_pre_sels));
61562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PERIPH_CLK2_SEL]  = imx_clk_hw_mux("periph_clk2_sel",  base + 0x18, 12, 2, periph_clk2_sels,  ARRAY_SIZE(periph_clk2_sels));
61662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PERIPH2_CLK2_SEL] = imx_clk_hw_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels));
61762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_AXI_SEL]          = imx_clk_hw_mux("axi_sel",          base + 0x14, 6,  2, axi_sels,          ARRAY_SIZE(axi_sels));
61862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ESAI_SEL]         = imx_clk_hw_mux("esai_sel",         base + 0x20, 19, 2, audio_sels,        ARRAY_SIZE(audio_sels));
61962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ASRC_SEL]         = imx_clk_hw_mux("asrc_sel",         base + 0x30, 7,  2, audio_sels,        ARRAY_SIZE(audio_sels));
62062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SPDIF_SEL]        = imx_clk_hw_mux("spdif_sel",        base + 0x30, 20, 2, audio_sels,        ARRAY_SIZE(audio_sels));
62162306a36Sopenharmony_ci	if (clk_on_imx6q()) {
62262306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPU2D_AXI]        = imx_clk_hw_mux("gpu2d_axi",        base + 0x18, 0,  1, gpu_axi_sels,      ARRAY_SIZE(gpu_axi_sels));
62362306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPU3D_AXI]        = imx_clk_hw_mux("gpu3d_axi",        base + 0x18, 1,  1, gpu_axi_sels,      ARRAY_SIZE(gpu_axi_sels));
62462306a36Sopenharmony_ci	}
62562306a36Sopenharmony_ci	if (clk_on_imx6qp()) {
62662306a36Sopenharmony_ci		hws[IMX6QDL_CLK_CAN_SEL]   = imx_clk_hw_mux("can_sel",	base + 0x20, 8,  2, can_sels, ARRAY_SIZE(can_sels));
62762306a36Sopenharmony_ci		hws[IMX6QDL_CLK_ECSPI_SEL] = imx_clk_hw_mux("ecspi_sel",	base + 0x38, 18, 1, ecspi_sels,  ARRAY_SIZE(ecspi_sels));
62862306a36Sopenharmony_ci		hws[IMX6QDL_CLK_IPG_PER_SEL] = imx_clk_hw_mux("ipg_per_sel", base + 0x1c, 6, 1, ipg_per_sels, ARRAY_SIZE(ipg_per_sels));
62962306a36Sopenharmony_ci		hws[IMX6QDL_CLK_UART_SEL] = imx_clk_hw_mux("uart_sel", base + 0x24, 6, 1, uart_sels, ARRAY_SIZE(uart_sels));
63062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPU2D_CORE_SEL] = imx_clk_hw_mux("gpu2d_core_sel", base + 0x18, 16, 2, gpu2d_core_sels_2, ARRAY_SIZE(gpu2d_core_sels_2));
63162306a36Sopenharmony_ci	} else if (clk_on_imx6dl()) {
63262306a36Sopenharmony_ci		hws[IMX6QDL_CLK_MLB_SEL] = imx_clk_hw_mux("mlb_sel",   base + 0x18, 16, 2, gpu2d_core_sels,   ARRAY_SIZE(gpu2d_core_sels));
63362306a36Sopenharmony_ci	} else {
63462306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPU2D_CORE_SEL] = imx_clk_hw_mux("gpu2d_core_sel",   base + 0x18, 16, 2, gpu2d_core_sels,   ARRAY_SIZE(gpu2d_core_sels));
63562306a36Sopenharmony_ci	}
63662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_GPU3D_CORE_SEL]   = imx_clk_hw_mux("gpu3d_core_sel",   base + 0x18, 4,  2, gpu3d_core_sels,   ARRAY_SIZE(gpu3d_core_sels));
63762306a36Sopenharmony_ci	if (clk_on_imx6dl())
63862306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPU2D_CORE_SEL] = imx_clk_hw_mux("gpu2d_core_sel", base + 0x18, 8,  2, gpu3d_shader_sels, ARRAY_SIZE(gpu3d_shader_sels));
63962306a36Sopenharmony_ci	else
64062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPU3D_SHADER_SEL] = imx_clk_hw_mux("gpu3d_shader_sel", base + 0x18, 8,  2, gpu3d_shader_sels, ARRAY_SIZE(gpu3d_shader_sels));
64162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU1_SEL]         = imx_clk_hw_mux("ipu1_sel",         base + 0x3c, 9,  2, ipu_sels,          ARRAY_SIZE(ipu_sels));
64262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU2_SEL]         = imx_clk_hw_mux("ipu2_sel",         base + 0x3c, 14, 2, ipu_sels,          ARRAY_SIZE(ipu_sels));
64362306a36Sopenharmony_ci
64462306a36Sopenharmony_ci	disable_anatop_clocks(anatop_base);
64562306a36Sopenharmony_ci
64662306a36Sopenharmony_ci	imx_mmdc_mask_handshake(base, 1);
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_ci	if (clk_on_imx6qp()) {
64962306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI0_SEL]      = imx_clk_hw_mux_flags("ldb_di0_sel", base + 0x2c, 9,  3, ldb_di_sels,      ARRAY_SIZE(ldb_di_sels), CLK_SET_RATE_PARENT);
65062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI1_SEL]      = imx_clk_hw_mux_flags("ldb_di1_sel", base + 0x2c, 12, 3, ldb_di_sels,      ARRAY_SIZE(ldb_di_sels), CLK_SET_RATE_PARENT);
65162306a36Sopenharmony_ci	} else {
65262306a36Sopenharmony_ci		/*
65362306a36Sopenharmony_ci		 * The LDB_DI0/1_SEL muxes are registered read-only due to a hardware
65462306a36Sopenharmony_ci		 * bug. Set the muxes to the requested values before registering the
65562306a36Sopenharmony_ci		 * ldb_di_sel clocks.
65662306a36Sopenharmony_ci		 */
65762306a36Sopenharmony_ci		init_ldb_clks(np, base);
65862306a36Sopenharmony_ci
65962306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI0_SEL]      = imx_clk_hw_mux_ldb("ldb_di0_sel", base + 0x2c, 9,  3, ldb_di_sels,      ARRAY_SIZE(ldb_di_sels));
66062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI1_SEL]      = imx_clk_hw_mux_ldb("ldb_di1_sel", base + 0x2c, 12, 3, ldb_di_sels,      ARRAY_SIZE(ldb_di_sels));
66162306a36Sopenharmony_ci	}
66262306a36Sopenharmony_ci
66362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU1_DI0_PRE_SEL] = imx_clk_hw_mux_flags("ipu1_di0_pre_sel", base + 0x34, 6,  3, ipu_di_pre_sels,   ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT);
66462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU1_DI1_PRE_SEL] = imx_clk_hw_mux_flags("ipu1_di1_pre_sel", base + 0x34, 15, 3, ipu_di_pre_sels,   ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT);
66562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU2_DI0_PRE_SEL] = imx_clk_hw_mux_flags("ipu2_di0_pre_sel", base + 0x38, 6,  3, ipu_di_pre_sels,   ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT);
66662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU2_DI1_PRE_SEL] = imx_clk_hw_mux_flags("ipu2_di1_pre_sel", base + 0x38, 15, 3, ipu_di_pre_sels,   ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT);
66762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_HSI_TX_SEL]       = imx_clk_hw_mux("hsi_tx_sel",       base + 0x30, 28, 1, hsi_tx_sels,       ARRAY_SIZE(hsi_tx_sels));
66862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PCIE_AXI_SEL]     = imx_clk_hw_mux("pcie_axi_sel",     base + 0x18, 10, 1, pcie_axi_sels,     ARRAY_SIZE(pcie_axi_sels));
66962306a36Sopenharmony_ci
67062306a36Sopenharmony_ci	if (clk_on_imx6qp()) {
67162306a36Sopenharmony_ci		hws[IMX6QDL_CLK_IPU1_DI0_SEL]     = imx_clk_hw_mux_flags("ipu1_di0_sel",     base + 0x34, 0,  3, ipu1_di0_sels_2,     ARRAY_SIZE(ipu1_di0_sels_2), CLK_SET_RATE_PARENT);
67262306a36Sopenharmony_ci		hws[IMX6QDL_CLK_IPU1_DI1_SEL]     = imx_clk_hw_mux_flags("ipu1_di1_sel",     base + 0x34, 9,  3, ipu1_di1_sels_2,     ARRAY_SIZE(ipu1_di1_sels_2), CLK_SET_RATE_PARENT);
67362306a36Sopenharmony_ci		hws[IMX6QDL_CLK_IPU2_DI0_SEL]     = imx_clk_hw_mux_flags("ipu2_di0_sel",     base + 0x38, 0,  3, ipu2_di0_sels_2,     ARRAY_SIZE(ipu2_di0_sels_2), CLK_SET_RATE_PARENT);
67462306a36Sopenharmony_ci		hws[IMX6QDL_CLK_IPU2_DI1_SEL]     = imx_clk_hw_mux_flags("ipu2_di1_sel",     base + 0x38, 9,  3, ipu2_di1_sels_2,     ARRAY_SIZE(ipu2_di1_sels_2), CLK_SET_RATE_PARENT);
67562306a36Sopenharmony_ci		hws[IMX6QDL_CLK_SSI1_SEL]         = imx_clk_hw_mux("ssi1_sel",   base + 0x1c, 10, 2, ssi_sels,          ARRAY_SIZE(ssi_sels));
67662306a36Sopenharmony_ci		hws[IMX6QDL_CLK_SSI2_SEL]         = imx_clk_hw_mux("ssi2_sel",   base + 0x1c, 12, 2, ssi_sels,          ARRAY_SIZE(ssi_sels));
67762306a36Sopenharmony_ci		hws[IMX6QDL_CLK_SSI3_SEL]         = imx_clk_hw_mux("ssi3_sel",   base + 0x1c, 14, 2, ssi_sels,          ARRAY_SIZE(ssi_sels));
67862306a36Sopenharmony_ci		hws[IMX6QDL_CLK_USDHC1_SEL]       = imx_clk_hw_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels,        ARRAY_SIZE(usdhc_sels));
67962306a36Sopenharmony_ci		hws[IMX6QDL_CLK_USDHC2_SEL]       = imx_clk_hw_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels,        ARRAY_SIZE(usdhc_sels));
68062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_USDHC3_SEL]       = imx_clk_hw_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels,        ARRAY_SIZE(usdhc_sels));
68162306a36Sopenharmony_ci		hws[IMX6QDL_CLK_USDHC4_SEL]       = imx_clk_hw_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels,        ARRAY_SIZE(usdhc_sels));
68262306a36Sopenharmony_ci		hws[IMX6QDL_CLK_ENFC_SEL]         = imx_clk_hw_mux("enfc_sel",         base + 0x2c, 15, 3, enfc_sels_2,         ARRAY_SIZE(enfc_sels_2));
68362306a36Sopenharmony_ci		hws[IMX6QDL_CLK_EIM_SEL]          = imx_clk_hw_mux("eim_sel",      base + 0x1c, 27, 2, eim_sels,        ARRAY_SIZE(eim_sels));
68462306a36Sopenharmony_ci		hws[IMX6QDL_CLK_EIM_SLOW_SEL]     = imx_clk_hw_mux("eim_slow_sel", base + 0x1c, 29, 2, eim_slow_sels,   ARRAY_SIZE(eim_slow_sels));
68562306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PRE_AXI]	  = imx_clk_hw_mux("pre_axi",	base + 0x18, 1,  1, pre_axi_sels,    ARRAY_SIZE(pre_axi_sels));
68662306a36Sopenharmony_ci	} else {
68762306a36Sopenharmony_ci		hws[IMX6QDL_CLK_IPU1_DI0_SEL]     = imx_clk_hw_mux_flags("ipu1_di0_sel",     base + 0x34, 0,  3, ipu1_di0_sels,     ARRAY_SIZE(ipu1_di0_sels), CLK_SET_RATE_PARENT);
68862306a36Sopenharmony_ci		hws[IMX6QDL_CLK_IPU1_DI1_SEL]     = imx_clk_hw_mux_flags("ipu1_di1_sel",     base + 0x34, 9,  3, ipu1_di1_sels,     ARRAY_SIZE(ipu1_di1_sels), CLK_SET_RATE_PARENT);
68962306a36Sopenharmony_ci		hws[IMX6QDL_CLK_IPU2_DI0_SEL]     = imx_clk_hw_mux_flags("ipu2_di0_sel",     base + 0x38, 0,  3, ipu2_di0_sels,     ARRAY_SIZE(ipu2_di0_sels), CLK_SET_RATE_PARENT);
69062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_IPU2_DI1_SEL]     = imx_clk_hw_mux_flags("ipu2_di1_sel",     base + 0x38, 9,  3, ipu2_di1_sels,     ARRAY_SIZE(ipu2_di1_sels), CLK_SET_RATE_PARENT);
69162306a36Sopenharmony_ci		hws[IMX6QDL_CLK_SSI1_SEL]         = imx_clk_hw_fixup_mux("ssi1_sel",   base + 0x1c, 10, 2, ssi_sels,          ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup);
69262306a36Sopenharmony_ci		hws[IMX6QDL_CLK_SSI2_SEL]         = imx_clk_hw_fixup_mux("ssi2_sel",   base + 0x1c, 12, 2, ssi_sels,          ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup);
69362306a36Sopenharmony_ci		hws[IMX6QDL_CLK_SSI3_SEL]         = imx_clk_hw_fixup_mux("ssi3_sel",   base + 0x1c, 14, 2, ssi_sels,          ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup);
69462306a36Sopenharmony_ci		hws[IMX6QDL_CLK_USDHC1_SEL]       = imx_clk_hw_fixup_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels,        ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup);
69562306a36Sopenharmony_ci		hws[IMX6QDL_CLK_USDHC2_SEL]       = imx_clk_hw_fixup_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels,        ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup);
69662306a36Sopenharmony_ci		hws[IMX6QDL_CLK_USDHC3_SEL]       = imx_clk_hw_fixup_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels,        ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup);
69762306a36Sopenharmony_ci		hws[IMX6QDL_CLK_USDHC4_SEL]       = imx_clk_hw_fixup_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels,        ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup);
69862306a36Sopenharmony_ci		hws[IMX6QDL_CLK_ENFC_SEL]         = imx_clk_hw_mux("enfc_sel",         base + 0x2c, 16, 2, enfc_sels,         ARRAY_SIZE(enfc_sels));
69962306a36Sopenharmony_ci		hws[IMX6QDL_CLK_EIM_SEL]          = imx_clk_hw_fixup_mux("eim_sel",      base + 0x1c, 27, 2, eim_sels,        ARRAY_SIZE(eim_sels), imx_cscmr1_fixup);
70062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_EIM_SLOW_SEL]     = imx_clk_hw_fixup_mux("eim_slow_sel", base + 0x1c, 29, 2, eim_slow_sels,   ARRAY_SIZE(eim_slow_sels), imx_cscmr1_fixup);
70162306a36Sopenharmony_ci	}
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_VDO_AXI_SEL]      = imx_clk_hw_mux("vdo_axi_sel",      base + 0x18, 11, 1, vdo_axi_sels,      ARRAY_SIZE(vdo_axi_sels));
70462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_VPU_AXI_SEL]      = imx_clk_hw_mux("vpu_axi_sel",      base + 0x18, 14, 2, vpu_axi_sels,      ARRAY_SIZE(vpu_axi_sels));
70562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CKO1_SEL]         = imx_clk_hw_mux("cko1_sel",         base + 0x60, 0,  4, cko1_sels,         ARRAY_SIZE(cko1_sels));
70662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CKO2_SEL]         = imx_clk_hw_mux("cko2_sel",         base + 0x60, 16, 5, cko2_sels,         ARRAY_SIZE(cko2_sels));
70762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CKO]              = imx_clk_hw_mux("cko",              base + 0x60, 8, 1,  cko_sels,          ARRAY_SIZE(cko_sels));
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_ci	/*                                          name         reg      shift width busy: reg, shift parent_names  num_parents */
71062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PERIPH]  = imx_clk_hw_busy_mux("periph",  base + 0x14, 25,  1,   base + 0x48, 5,  periph_sels,  ARRAY_SIZE(periph_sels));
71162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PERIPH2] = imx_clk_hw_busy_mux("periph2", base + 0x14, 26,  1,   base + 0x48, 3,  periph2_sels, ARRAY_SIZE(periph2_sels));
71262306a36Sopenharmony_ci
71362306a36Sopenharmony_ci	/*                                                  name                parent_name          reg       shift width */
71462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PERIPH_CLK2]      = imx_clk_hw_divider("periph_clk2",      "periph_clk2_sel",   base + 0x14, 27, 3);
71562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PERIPH2_CLK2]     = imx_clk_hw_divider("periph2_clk2",     "periph2_clk2_sel",  base + 0x14, 0,  3);
71662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPG]              = imx_clk_hw_divider("ipg",              "ahb",               base + 0x14, 8,  2);
71762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ESAI_PRED]        = imx_clk_hw_divider("esai_pred",        "esai_sel",          base + 0x28, 9,  3);
71862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ESAI_PODF]        = imx_clk_hw_divider("esai_podf",        "esai_pred",         base + 0x28, 25, 3);
71962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ASRC_PRED]        = imx_clk_hw_divider("asrc_pred",        "asrc_sel",          base + 0x30, 12, 3);
72062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ASRC_PODF]        = imx_clk_hw_divider("asrc_podf",        "asrc_pred",         base + 0x30, 9,  3);
72162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SPDIF_PRED]       = imx_clk_hw_divider("spdif_pred",       "spdif_sel",         base + 0x30, 25, 3);
72262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SPDIF_PODF]       = imx_clk_hw_divider("spdif_podf",       "spdif_pred",        base + 0x30, 22, 3);
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci	if (clk_on_imx6qp()) {
72562306a36Sopenharmony_ci		hws[IMX6QDL_CLK_IPG_PER] = imx_clk_hw_divider("ipg_per", "ipg_per_sel", base + 0x1c, 0, 6);
72662306a36Sopenharmony_ci		hws[IMX6QDL_CLK_ECSPI_ROOT] = imx_clk_hw_divider("ecspi_root", "ecspi_sel", base + 0x38, 19, 6);
72762306a36Sopenharmony_ci		hws[IMX6QDL_CLK_CAN_ROOT] = imx_clk_hw_divider("can_root", "can_sel", base + 0x20, 2, 6);
72862306a36Sopenharmony_ci		hws[IMX6QDL_CLK_UART_SERIAL_PODF] = imx_clk_hw_divider("uart_serial_podf", "uart_sel", base + 0x24, 0, 6);
72962306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI0_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di0_div_3_5", "ldb_di0", 2, 7);
73062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI1_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di1_div_3_5", "ldb_di1", 2, 7);
73162306a36Sopenharmony_ci	} else {
73262306a36Sopenharmony_ci		hws[IMX6QDL_CLK_ECSPI_ROOT] = imx_clk_hw_divider("ecspi_root", "pll3_60m", base + 0x38, 19, 6);
73362306a36Sopenharmony_ci		hws[IMX6QDL_CLK_CAN_ROOT] = imx_clk_hw_divider("can_root", "pll3_60m", base + 0x20, 2, 6);
73462306a36Sopenharmony_ci		hws[IMX6QDL_CLK_IPG_PER] = imx_clk_hw_fixup_divider("ipg_per", "ipg", base + 0x1c, 0, 6, imx_cscmr1_fixup);
73562306a36Sopenharmony_ci		hws[IMX6QDL_CLK_UART_SERIAL_PODF] = imx_clk_hw_divider("uart_serial_podf", "pll3_80m",          base + 0x24, 0,  6);
73662306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI0_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di0_div_3_5", "ldb_di0_sel", 2, 7);
73762306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI1_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di1_div_3_5", "ldb_di1_sel", 2, 7);
73862306a36Sopenharmony_ci	}
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_ci	if (clk_on_imx6dl())
74162306a36Sopenharmony_ci		hws[IMX6QDL_CLK_MLB_PODF]  = imx_clk_hw_divider("mlb_podf",  "mlb_sel",    base + 0x18, 23, 3);
74262306a36Sopenharmony_ci	else
74362306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPU2D_CORE_PODF]  = imx_clk_hw_divider("gpu2d_core_podf",  "gpu2d_core_sel",    base + 0x18, 23, 3);
74462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_GPU3D_CORE_PODF]  = imx_clk_hw_divider("gpu3d_core_podf",  "gpu3d_core_sel",    base + 0x18, 26, 3);
74562306a36Sopenharmony_ci	if (clk_on_imx6dl())
74662306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPU2D_CORE_PODF]  = imx_clk_hw_divider("gpu2d_core_podf",     "gpu2d_core_sel",  base + 0x18, 29, 3);
74762306a36Sopenharmony_ci	else
74862306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPU3D_SHADER]     = imx_clk_hw_divider("gpu3d_shader",     "gpu3d_shader_sel",  base + 0x18, 29, 3);
74962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU1_PODF]        = imx_clk_hw_divider("ipu1_podf",        "ipu1_sel",          base + 0x3c, 11, 3);
75062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU2_PODF]        = imx_clk_hw_divider("ipu2_podf",        "ipu2_sel",          base + 0x3c, 16, 3);
75162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_LDB_DI0_PODF]     = imx_clk_hw_divider_flags("ldb_di0_podf", "ldb_di0_div_3_5", base + 0x20, 10, 1, 0);
75262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_LDB_DI1_PODF]     = imx_clk_hw_divider_flags("ldb_di1_podf", "ldb_di1_div_3_5", base + 0x20, 11, 1, 0);
75362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU1_DI0_PRE]     = imx_clk_hw_divider("ipu1_di0_pre",     "ipu1_di0_pre_sel",  base + 0x34, 3,  3);
75462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU1_DI1_PRE]     = imx_clk_hw_divider("ipu1_di1_pre",     "ipu1_di1_pre_sel",  base + 0x34, 12, 3);
75562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU2_DI0_PRE]     = imx_clk_hw_divider("ipu2_di0_pre",     "ipu2_di0_pre_sel",  base + 0x38, 3,  3);
75662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU2_DI1_PRE]     = imx_clk_hw_divider("ipu2_di1_pre",     "ipu2_di1_pre_sel",  base + 0x38, 12, 3);
75762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_HSI_TX_PODF]      = imx_clk_hw_divider("hsi_tx_podf",      "hsi_tx_sel",        base + 0x30, 29, 3);
75862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI1_PRED]        = imx_clk_hw_divider("ssi1_pred",        "ssi1_sel",          base + 0x28, 6,  3);
75962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI1_PODF]        = imx_clk_hw_divider("ssi1_podf",        "ssi1_pred",         base + 0x28, 0,  6);
76062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI2_PRED]        = imx_clk_hw_divider("ssi2_pred",        "ssi2_sel",          base + 0x2c, 6,  3);
76162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI2_PODF]        = imx_clk_hw_divider("ssi2_podf",        "ssi2_pred",         base + 0x2c, 0,  6);
76262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI3_PRED]        = imx_clk_hw_divider("ssi3_pred",        "ssi3_sel",          base + 0x28, 22, 3);
76362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI3_PODF]        = imx_clk_hw_divider("ssi3_podf",        "ssi3_pred",         base + 0x28, 16, 6);
76462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USDHC1_PODF]      = imx_clk_hw_divider("usdhc1_podf",      "usdhc1_sel",        base + 0x24, 11, 3);
76562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USDHC2_PODF]      = imx_clk_hw_divider("usdhc2_podf",      "usdhc2_sel",        base + 0x24, 16, 3);
76662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USDHC3_PODF]      = imx_clk_hw_divider("usdhc3_podf",      "usdhc3_sel",        base + 0x24, 19, 3);
76762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USDHC4_PODF]      = imx_clk_hw_divider("usdhc4_podf",      "usdhc4_sel",        base + 0x24, 22, 3);
76862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ENFC_PRED]        = imx_clk_hw_divider("enfc_pred",        "enfc_sel",          base + 0x2c, 18, 3);
76962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ENFC_PODF]        = imx_clk_hw_divider("enfc_podf",        "enfc_pred",         base + 0x2c, 21, 6);
77062306a36Sopenharmony_ci	if (clk_on_imx6qp()) {
77162306a36Sopenharmony_ci		hws[IMX6QDL_CLK_EIM_PODF]         = imx_clk_hw_divider("eim_podf",   "eim_sel",           base + 0x1c, 20, 3);
77262306a36Sopenharmony_ci		hws[IMX6QDL_CLK_EIM_SLOW_PODF]    = imx_clk_hw_divider("eim_slow_podf", "eim_slow_sel",   base + 0x1c, 23, 3);
77362306a36Sopenharmony_ci	} else {
77462306a36Sopenharmony_ci		hws[IMX6QDL_CLK_EIM_PODF]         = imx_clk_hw_fixup_divider("eim_podf",   "eim_sel",           base + 0x1c, 20, 3, imx_cscmr1_fixup);
77562306a36Sopenharmony_ci		hws[IMX6QDL_CLK_EIM_SLOW_PODF]    = imx_clk_hw_fixup_divider("eim_slow_podf", "eim_slow_sel",   base + 0x1c, 23, 3, imx_cscmr1_fixup);
77662306a36Sopenharmony_ci	}
77762306a36Sopenharmony_ci
77862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_VPU_AXI_PODF]     = imx_clk_hw_divider("vpu_axi_podf",     "vpu_axi_sel",       base + 0x24, 25, 3);
77962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CKO1_PODF]        = imx_clk_hw_divider("cko1_podf",        "cko1_sel",          base + 0x60, 4,  3);
78062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CKO2_PODF]        = imx_clk_hw_divider("cko2_podf",        "cko2_sel",          base + 0x60, 21, 3);
78162306a36Sopenharmony_ci
78262306a36Sopenharmony_ci	/*                                                        name                 parent_name    reg        shift width busy: reg, shift */
78362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_AXI]               = imx_clk_hw_busy_divider("axi",               "axi_sel",     base + 0x14, 16,  3,   base + 0x48, 0);
78462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_MMDC_CH0_AXI_PODF] = imx_clk_hw_busy_divider("mmdc_ch0_axi_podf", "periph",      base + 0x14, 19,  3,   base + 0x48, 4);
78562306a36Sopenharmony_ci	if (clk_on_imx6qp()) {
78662306a36Sopenharmony_ci		hws[IMX6QDL_CLK_MMDC_CH1_AXI_CG] = imx_clk_hw_gate("mmdc_ch1_axi_cg", "periph2", base + 0x4, 18);
78762306a36Sopenharmony_ci		hws[IMX6QDL_CLK_MMDC_CH1_AXI_PODF] = imx_clk_hw_busy_divider("mmdc_ch1_axi_podf", "mmdc_ch1_axi_cg", base + 0x14, 3, 3, base + 0x48, 2);
78862306a36Sopenharmony_ci	} else {
78962306a36Sopenharmony_ci		hws[IMX6QDL_CLK_MMDC_CH1_AXI_PODF] = imx_clk_hw_busy_divider("mmdc_ch1_axi_podf", "periph2",     base + 0x14, 3,   3,   base + 0x48, 2);
79062306a36Sopenharmony_ci	}
79162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ARM]               = imx_clk_hw_busy_divider("arm",               "pll1_sw",     base + 0x10, 0,   3,   base + 0x48, 16);
79262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_AHB]               = imx_clk_hw_busy_divider("ahb",               "periph",      base + 0x14, 10,  3,   base + 0x48, 1);
79362306a36Sopenharmony_ci
79462306a36Sopenharmony_ci	/*                                            name             parent_name          reg         shift */
79562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_APBH_DMA]     = imx_clk_hw_gate2("apbh_dma",      "usdhc3",            base + 0x68, 4);
79662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ASRC]         = imx_clk_hw_gate2_shared("asrc",         "asrc_podf",   base + 0x68, 6, &share_count_asrc);
79762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ASRC_IPG]     = imx_clk_hw_gate2_shared("asrc_ipg",     "ahb",         base + 0x68, 6, &share_count_asrc);
79862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ASRC_MEM]     = imx_clk_hw_gate2_shared("asrc_mem",     "ahb",         base + 0x68, 6, &share_count_asrc);
79962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CAAM_MEM]     = imx_clk_hw_gate2("caam_mem",      "ahb",               base + 0x68, 8);
80062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CAAM_ACLK]    = imx_clk_hw_gate2("caam_aclk",     "ahb",               base + 0x68, 10);
80162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CAAM_IPG]     = imx_clk_hw_gate2("caam_ipg",      "ipg",               base + 0x68, 12);
80262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CAN1_IPG]     = imx_clk_hw_gate2("can1_ipg",      "ipg",               base + 0x68, 14);
80362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CAN1_SERIAL]  = imx_clk_hw_gate2("can1_serial",   "can_root",          base + 0x68, 16);
80462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CAN2_IPG]     = imx_clk_hw_gate2("can2_ipg",      "ipg",               base + 0x68, 18);
80562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CAN2_SERIAL]  = imx_clk_hw_gate2("can2_serial",   "can_root",          base + 0x68, 20);
80662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_DCIC1]        = imx_clk_hw_gate2("dcic1",         "ipu1_podf",         base + 0x68, 24);
80762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_DCIC2]        = imx_clk_hw_gate2("dcic2",         "ipu2_podf",         base + 0x68, 26);
80862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ECSPI1]       = imx_clk_hw_gate2("ecspi1",        "ecspi_root",        base + 0x6c, 0);
80962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ECSPI2]       = imx_clk_hw_gate2("ecspi2",        "ecspi_root",        base + 0x6c, 2);
81062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ECSPI3]       = imx_clk_hw_gate2("ecspi3",        "ecspi_root",        base + 0x6c, 4);
81162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ECSPI4]       = imx_clk_hw_gate2("ecspi4",        "ecspi_root",        base + 0x6c, 6);
81262306a36Sopenharmony_ci	if (clk_on_imx6dl())
81362306a36Sopenharmony_ci		hws[IMX6DL_CLK_I2C4]  = imx_clk_hw_gate2("i2c4",          "ipg_per",           base + 0x6c, 8);
81462306a36Sopenharmony_ci	else
81562306a36Sopenharmony_ci		hws[IMX6Q_CLK_ECSPI5] = imx_clk_hw_gate2("ecspi5",        "ecspi_root",        base + 0x6c, 8);
81662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ENET]         = imx_clk_hw_gate2("enet",          "ipg",               base + 0x6c, 10);
81762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_EPIT1]        = imx_clk_hw_gate2("epit1",         "ipg",               base + 0x6c, 12);
81862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_EPIT2]        = imx_clk_hw_gate2("epit2",         "ipg",               base + 0x6c, 14);
81962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ESAI_EXTAL]   = imx_clk_hw_gate2_shared("esai_extal",   "esai_podf",   base + 0x6c, 16, &share_count_esai);
82062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ESAI_IPG]     = imx_clk_hw_gate2_shared("esai_ipg",   "ahb",           base + 0x6c, 16, &share_count_esai);
82162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ESAI_MEM]     = imx_clk_hw_gate2_shared("esai_mem", "ahb",             base + 0x6c, 16, &share_count_esai);
82262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_GPT_IPG]      = imx_clk_hw_gate2("gpt_ipg",       "ipg",               base + 0x6c, 20);
82362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_GPT_IPG_PER]  = imx_clk_hw_gate2("gpt_ipg_per",   "ipg_per",           base + 0x6c, 22);
82462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_GPU2D_CORE] = imx_clk_hw_gate2("gpu2d_core", "gpu2d_core_podf", base + 0x6c, 24);
82562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_GPU3D_CORE]   = imx_clk_hw_gate2("gpu3d_core",    "gpu3d_core_podf",   base + 0x6c, 26);
82662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_HDMI_IAHB]    = imx_clk_hw_gate2("hdmi_iahb",     "ahb",               base + 0x70, 0);
82762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_HDMI_ISFR]    = imx_clk_hw_gate2("hdmi_isfr",     "mipi_core_cfg",     base + 0x70, 4);
82862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_I2C1]         = imx_clk_hw_gate2("i2c1",          "ipg_per",           base + 0x70, 6);
82962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_I2C2]         = imx_clk_hw_gate2("i2c2",          "ipg_per",           base + 0x70, 8);
83062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_I2C3]         = imx_clk_hw_gate2("i2c3",          "ipg_per",           base + 0x70, 10);
83162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IIM]          = imx_clk_hw_gate2("iim",           "ipg",               base + 0x70, 12);
83262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ENFC]         = imx_clk_hw_gate2("enfc",          "enfc_podf",         base + 0x70, 14);
83362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_VDOA]         = imx_clk_hw_gate2("vdoa",          "vdo_axi",           base + 0x70, 26);
83462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU1]         = imx_clk_hw_gate2("ipu1",          "ipu1_podf",         base + 0x74, 0);
83562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU1_DI0]     = imx_clk_hw_gate2("ipu1_di0",      "ipu1_di0_sel",      base + 0x74, 2);
83662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU1_DI1]     = imx_clk_hw_gate2("ipu1_di1",      "ipu1_di1_sel",      base + 0x74, 4);
83762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU2]         = imx_clk_hw_gate2("ipu2",          "ipu2_podf",         base + 0x74, 6);
83862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU2_DI0]     = imx_clk_hw_gate2("ipu2_di0",      "ipu2_di0_sel",      base + 0x74, 8);
83962306a36Sopenharmony_ci	if (clk_on_imx6qp()) {
84062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI0]      = imx_clk_hw_gate2("ldb_di0",       "ldb_di0_sel",      base + 0x74, 12);
84162306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI1]      = imx_clk_hw_gate2("ldb_di1",       "ldb_di1_sel",      base + 0x74, 14);
84262306a36Sopenharmony_ci	} else {
84362306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI0]      = imx_clk_hw_gate2("ldb_di0",       "ldb_di0_podf",      base + 0x74, 12);
84462306a36Sopenharmony_ci		hws[IMX6QDL_CLK_LDB_DI1]      = imx_clk_hw_gate2("ldb_di1",       "ldb_di1_podf",      base + 0x74, 14);
84562306a36Sopenharmony_ci	}
84662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_IPU2_DI1]     = imx_clk_hw_gate2("ipu2_di1",      "ipu2_di1_sel",      base + 0x74, 10);
84762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_HSI_TX]       = imx_clk_hw_gate2_shared("hsi_tx", "hsi_tx_podf",       base + 0x74, 16, &share_count_mipi_core_cfg);
84862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_MIPI_CORE_CFG] = imx_clk_hw_gate2_shared("mipi_core_cfg", "video_27m", base + 0x74, 16, &share_count_mipi_core_cfg);
84962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_MIPI_IPG]     = imx_clk_hw_gate2_shared("mipi_ipg", "ipg",             base + 0x74, 16, &share_count_mipi_core_cfg);
85062306a36Sopenharmony_ci
85162306a36Sopenharmony_ci	if (clk_on_imx6dl())
85262306a36Sopenharmony_ci		/*
85362306a36Sopenharmony_ci		 * The multiplexer and divider of the imx6q clock gpu2d get
85462306a36Sopenharmony_ci		 * redefined/reused as mlb_sys_sel and mlb_sys_clk_podf on imx6dl.
85562306a36Sopenharmony_ci		 */
85662306a36Sopenharmony_ci		hws[IMX6QDL_CLK_MLB] = imx_clk_hw_gate2("mlb",            "mlb_podf",   base + 0x74, 18);
85762306a36Sopenharmony_ci	else
85862306a36Sopenharmony_ci		hws[IMX6QDL_CLK_MLB] = imx_clk_hw_gate2("mlb",            "axi",               base + 0x74, 18);
85962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_MMDC_CH0_AXI] = imx_clk_hw_gate2_flags("mmdc_ch0_axi",  "mmdc_ch0_axi_podf", base + 0x74, 20, CLK_IS_CRITICAL);
86062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_MMDC_CH1_AXI] = imx_clk_hw_gate2("mmdc_ch1_axi",  "mmdc_ch1_axi_podf", base + 0x74, 22);
86162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_MMDC_P0_IPG]  = imx_clk_hw_gate2_flags("mmdc_p0_ipg",   "ipg",         base + 0x74, 24, CLK_IS_CRITICAL);
86262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_OCRAM]        = imx_clk_hw_gate2("ocram",         "ahb",               base + 0x74, 28);
86362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_OPENVG_AXI]   = imx_clk_hw_gate2("openvg_axi",    "axi",               base + 0x74, 30);
86462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PCIE_AXI]     = imx_clk_hw_gate2("pcie_axi",      "pcie_axi_sel",      base + 0x78, 0);
86562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PER1_BCH]     = imx_clk_hw_gate2("per1_bch",      "usdhc3",            base + 0x78, 12);
86662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PWM1]         = imx_clk_hw_gate2("pwm1",          "ipg_per",           base + 0x78, 16);
86762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PWM2]         = imx_clk_hw_gate2("pwm2",          "ipg_per",           base + 0x78, 18);
86862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PWM3]         = imx_clk_hw_gate2("pwm3",          "ipg_per",           base + 0x78, 20);
86962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_PWM4]         = imx_clk_hw_gate2("pwm4",          "ipg_per",           base + 0x78, 22);
87062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_GPMI_BCH_APB] = imx_clk_hw_gate2("gpmi_bch_apb",  "usdhc3",            base + 0x78, 24);
87162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_GPMI_BCH]     = imx_clk_hw_gate2("gpmi_bch",      "usdhc4",            base + 0x78, 26);
87262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_GPMI_IO]      = imx_clk_hw_gate2("gpmi_io",       "enfc",              base + 0x78, 28);
87362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_GPMI_APB]     = imx_clk_hw_gate2("gpmi_apb",      "usdhc3",            base + 0x78, 30);
87462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ROM]          = imx_clk_hw_gate2_flags("rom",     "ahb",               base + 0x7c, 0, CLK_IS_CRITICAL);
87562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SATA]         = imx_clk_hw_gate2("sata",          "ahb",               base + 0x7c, 4);
87662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SDMA]         = imx_clk_hw_gate2("sdma",          "ahb",               base + 0x7c, 6);
87762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SPBA]         = imx_clk_hw_gate2("spba",          "ipg",               base + 0x7c, 12);
87862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SPDIF]        = imx_clk_hw_gate2_shared("spdif",     "spdif_podf",     base + 0x7c, 14, &share_count_spdif);
87962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SPDIF_GCLK]   = imx_clk_hw_gate2_shared("spdif_gclk", "ipg",           base + 0x7c, 14, &share_count_spdif);
88062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI1_IPG]     = imx_clk_hw_gate2_shared("ssi1_ipg",      "ipg",        base + 0x7c, 18, &share_count_ssi1);
88162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI2_IPG]     = imx_clk_hw_gate2_shared("ssi2_ipg",      "ipg",        base + 0x7c, 20, &share_count_ssi2);
88262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI3_IPG]     = imx_clk_hw_gate2_shared("ssi3_ipg",      "ipg",        base + 0x7c, 22, &share_count_ssi3);
88362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI1]         = imx_clk_hw_gate2_shared("ssi1",          "ssi1_podf",  base + 0x7c, 18, &share_count_ssi1);
88462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI2]         = imx_clk_hw_gate2_shared("ssi2",          "ssi2_podf",  base + 0x7c, 20, &share_count_ssi2);
88562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_SSI3]         = imx_clk_hw_gate2_shared("ssi3",          "ssi3_podf",  base + 0x7c, 22, &share_count_ssi3);
88662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_UART_IPG]     = imx_clk_hw_gate2("uart_ipg",      "ipg",               base + 0x7c, 24);
88762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_UART_SERIAL]  = imx_clk_hw_gate2("uart_serial",   "uart_serial_podf",  base + 0x7c, 26);
88862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USBOH3]       = imx_clk_hw_gate2("usboh3",        "ipg",               base + 0x80, 0);
88962306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USDHC1]       = imx_clk_hw_gate2("usdhc1",        "usdhc1_podf",       base + 0x80, 2);
89062306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USDHC2]       = imx_clk_hw_gate2("usdhc2",        "usdhc2_podf",       base + 0x80, 4);
89162306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USDHC3]       = imx_clk_hw_gate2("usdhc3",        "usdhc3_podf",       base + 0x80, 6);
89262306a36Sopenharmony_ci	hws[IMX6QDL_CLK_USDHC4]       = imx_clk_hw_gate2("usdhc4",        "usdhc4_podf",       base + 0x80, 8);
89362306a36Sopenharmony_ci	hws[IMX6QDL_CLK_EIM_SLOW]     = imx_clk_hw_gate2("eim_slow",      "eim_slow_podf",     base + 0x80, 10);
89462306a36Sopenharmony_ci	hws[IMX6QDL_CLK_VDO_AXI]      = imx_clk_hw_gate2("vdo_axi",       "vdo_axi_sel",       base + 0x80, 12);
89562306a36Sopenharmony_ci	hws[IMX6QDL_CLK_VPU_AXI]      = imx_clk_hw_gate2("vpu_axi",       "vpu_axi_podf",      base + 0x80, 14);
89662306a36Sopenharmony_ci	if (clk_on_imx6qp()) {
89762306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PRE0] = imx_clk_hw_gate2("pre0",	       "pre_axi",	    base + 0x80, 16);
89862306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PRE1] = imx_clk_hw_gate2("pre1",	       "pre_axi",	    base + 0x80, 18);
89962306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PRE2] = imx_clk_hw_gate2("pre2",	       "pre_axi",         base + 0x80, 20);
90062306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PRE3] = imx_clk_hw_gate2("pre3",	       "pre_axi",	    base + 0x80, 22);
90162306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PRG0_AXI] = imx_clk_hw_gate2_shared("prg0_axi",  "ipu1_podf",  base + 0x80, 24, &share_count_prg0);
90262306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PRG1_AXI] = imx_clk_hw_gate2_shared("prg1_axi",  "ipu2_podf",  base + 0x80, 26, &share_count_prg1);
90362306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PRG0_APB] = imx_clk_hw_gate2_shared("prg0_apb",  "ipg",	    base + 0x80, 24, &share_count_prg0);
90462306a36Sopenharmony_ci		hws[IMX6QDL_CLK_PRG1_APB] = imx_clk_hw_gate2_shared("prg1_apb",  "ipg",	    base + 0x80, 26, &share_count_prg1);
90562306a36Sopenharmony_ci	}
90662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CKO1]         = imx_clk_hw_gate("cko1",           "cko1_podf",         base + 0x60, 7);
90762306a36Sopenharmony_ci	hws[IMX6QDL_CLK_CKO2]         = imx_clk_hw_gate("cko2",           "cko2_podf",         base + 0x60, 24);
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_ci	/*
91062306a36Sopenharmony_ci	 * The gpt_3m clock is not available on i.MX6Q TO1.0.  Let's point it
91162306a36Sopenharmony_ci	 * to clock gpt_ipg_per to ease the gpt driver code.
91262306a36Sopenharmony_ci	 */
91362306a36Sopenharmony_ci	if (clk_on_imx6q() && imx_get_soc_revision() == IMX_CHIP_REVISION_1_0)
91462306a36Sopenharmony_ci		hws[IMX6QDL_CLK_GPT_3M] = hws[IMX6QDL_CLK_GPT_IPG_PER];
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ENET_REF_PAD] = imx6q_obtain_fixed_clk_hw(ccm_node, "enet_ref_pad", 0);
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_ci	hws[IMX6QDL_CLK_ENET_REF_SEL] = imx_clk_gpr_mux("enet_ref_sel", "fsl,imx6q-iomuxc-gpr",
91962306a36Sopenharmony_ci				IOMUXC_GPR1, enet_ref_sels, ARRAY_SIZE(enet_ref_sels),
92062306a36Sopenharmony_ci				enet_ref_sels_table, enet_ref_sels_table_mask);
92162306a36Sopenharmony_ci
92262306a36Sopenharmony_ci	imx_check_clk_hws(hws, IMX6QDL_CLK_END);
92362306a36Sopenharmony_ci
92462306a36Sopenharmony_ci	of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data);
92562306a36Sopenharmony_ci
92662306a36Sopenharmony_ci	clk_hw_register_clkdev(hws[IMX6QDL_CLK_ENET_REF], "enet_ref", NULL);
92762306a36Sopenharmony_ci
92862306a36Sopenharmony_ci	clk_set_rate(hws[IMX6QDL_CLK_PLL3_PFD1_540M]->clk, 540000000);
92962306a36Sopenharmony_ci	if (clk_on_imx6dl())
93062306a36Sopenharmony_ci		clk_set_parent(hws[IMX6QDL_CLK_IPU1_SEL]->clk, hws[IMX6QDL_CLK_PLL3_PFD1_540M]->clk);
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_IPU1_DI0_PRE_SEL]->clk, hws[IMX6QDL_CLK_PLL5_VIDEO_DIV]->clk);
93362306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_IPU1_DI1_PRE_SEL]->clk, hws[IMX6QDL_CLK_PLL5_VIDEO_DIV]->clk);
93462306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_IPU2_DI0_PRE_SEL]->clk, hws[IMX6QDL_CLK_PLL5_VIDEO_DIV]->clk);
93562306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_IPU2_DI1_PRE_SEL]->clk, hws[IMX6QDL_CLK_PLL5_VIDEO_DIV]->clk);
93662306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_IPU1_DI0_SEL]->clk, hws[IMX6QDL_CLK_IPU1_DI0_PRE]->clk);
93762306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_IPU1_DI1_SEL]->clk, hws[IMX6QDL_CLK_IPU1_DI1_PRE]->clk);
93862306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_IPU2_DI0_SEL]->clk, hws[IMX6QDL_CLK_IPU2_DI0_PRE]->clk);
93962306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_IPU2_DI1_SEL]->clk, hws[IMX6QDL_CLK_IPU2_DI1_PRE]->clk);
94062306a36Sopenharmony_ci
94162306a36Sopenharmony_ci	/*
94262306a36Sopenharmony_ci	 * The gpmi needs 100MHz frequency in the EDO/Sync mode,
94362306a36Sopenharmony_ci	 * We can not get the 100MHz from the pll2_pfd0_352m.
94462306a36Sopenharmony_ci	 * So choose pll2_pfd2_396m as enfc_sel's parent.
94562306a36Sopenharmony_ci	 */
94662306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_ENFC_SEL]->clk, hws[IMX6QDL_CLK_PLL2_PFD2_396M]->clk);
94762306a36Sopenharmony_ci
94862306a36Sopenharmony_ci	if (IS_ENABLED(CONFIG_USB_MXS_PHY)) {
94962306a36Sopenharmony_ci		clk_prepare_enable(hws[IMX6QDL_CLK_USBPHY1_GATE]->clk);
95062306a36Sopenharmony_ci		clk_prepare_enable(hws[IMX6QDL_CLK_USBPHY2_GATE]->clk);
95162306a36Sopenharmony_ci	}
95262306a36Sopenharmony_ci
95362306a36Sopenharmony_ci	/*
95462306a36Sopenharmony_ci	 * Let's initially set up CLKO with OSC24M, since this configuration
95562306a36Sopenharmony_ci	 * is widely used by imx6q board designs to clock audio codec.
95662306a36Sopenharmony_ci	 */
95762306a36Sopenharmony_ci	ret = clk_set_parent(hws[IMX6QDL_CLK_CKO2_SEL]->clk, hws[IMX6QDL_CLK_OSC]->clk);
95862306a36Sopenharmony_ci	if (!ret)
95962306a36Sopenharmony_ci		ret = clk_set_parent(hws[IMX6QDL_CLK_CKO]->clk, hws[IMX6QDL_CLK_CKO2]->clk);
96062306a36Sopenharmony_ci	if (ret)
96162306a36Sopenharmony_ci		pr_warn("failed to set up CLKO: %d\n", ret);
96262306a36Sopenharmony_ci
96362306a36Sopenharmony_ci	/* Audio-related clocks configuration */
96462306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_SPDIF_SEL]->clk, hws[IMX6QDL_CLK_PLL3_PFD3_454M]->clk);
96562306a36Sopenharmony_ci
96662306a36Sopenharmony_ci	/* All existing boards with PCIe use LVDS1 */
96762306a36Sopenharmony_ci	if (IS_ENABLED(CONFIG_PCI_IMX6))
96862306a36Sopenharmony_ci		clk_set_parent(hws[IMX6QDL_CLK_LVDS1_SEL]->clk, hws[IMX6QDL_CLK_SATA_REF_100M]->clk);
96962306a36Sopenharmony_ci
97062306a36Sopenharmony_ci	/*
97162306a36Sopenharmony_ci	 * Initialize the GPU clock muxes, so that the maximum specified clock
97262306a36Sopenharmony_ci	 * rates for the respective SoC are not exceeded.
97362306a36Sopenharmony_ci	 */
97462306a36Sopenharmony_ci	if (clk_on_imx6dl()) {
97562306a36Sopenharmony_ci		clk_set_parent(hws[IMX6QDL_CLK_GPU3D_CORE_SEL]->clk,
97662306a36Sopenharmony_ci			       hws[IMX6QDL_CLK_PLL2_PFD1_594M]->clk);
97762306a36Sopenharmony_ci		clk_set_parent(hws[IMX6QDL_CLK_GPU2D_CORE_SEL]->clk,
97862306a36Sopenharmony_ci			       hws[IMX6QDL_CLK_PLL2_PFD1_594M]->clk);
97962306a36Sopenharmony_ci	} else if (clk_on_imx6q()) {
98062306a36Sopenharmony_ci		clk_set_parent(hws[IMX6QDL_CLK_GPU3D_CORE_SEL]->clk,
98162306a36Sopenharmony_ci			       hws[IMX6QDL_CLK_MMDC_CH0_AXI]->clk);
98262306a36Sopenharmony_ci		clk_set_parent(hws[IMX6QDL_CLK_GPU3D_SHADER_SEL]->clk,
98362306a36Sopenharmony_ci			       hws[IMX6QDL_CLK_PLL2_PFD1_594M]->clk);
98462306a36Sopenharmony_ci		clk_set_parent(hws[IMX6QDL_CLK_GPU2D_CORE_SEL]->clk,
98562306a36Sopenharmony_ci			       hws[IMX6QDL_CLK_PLL3_USB_OTG]->clk);
98662306a36Sopenharmony_ci	}
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_ci	clk_set_parent(hws[IMX6QDL_CLK_ENET_REF_SEL]->clk, hws[IMX6QDL_CLK_ENET_REF]->clk);
98962306a36Sopenharmony_ci
99062306a36Sopenharmony_ci	imx_register_uart_clocks();
99162306a36Sopenharmony_ci}
99262306a36Sopenharmony_ciCLK_OF_DECLARE(imx6q, "fsl,imx6q-ccm", imx6q_clocks_init);
993