162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de> 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci#include <linux/mm.h> 662306a36Sopenharmony_ci#include <linux/delay.h> 762306a36Sopenharmony_ci#include <linux/clk.h> 862306a36Sopenharmony_ci#include <linux/io.h> 962306a36Sopenharmony_ci#include <linux/clkdev.h> 1062306a36Sopenharmony_ci#include <linux/clk-provider.h> 1162306a36Sopenharmony_ci#include <linux/err.h> 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/of_address.h> 1462306a36Sopenharmony_ci#include <linux/of_irq.h> 1562306a36Sopenharmony_ci#include <linux/sizes.h> 1662306a36Sopenharmony_ci#include <soc/imx/revision.h> 1762306a36Sopenharmony_ci#include <dt-bindings/clock/imx5-clock.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include "clk.h" 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define MX51_DPLL1_BASE 0x83f80000 2262306a36Sopenharmony_ci#define MX51_DPLL2_BASE 0x83f84000 2362306a36Sopenharmony_ci#define MX51_DPLL3_BASE 0x83f88000 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define MX53_DPLL1_BASE 0x63f80000 2662306a36Sopenharmony_ci#define MX53_DPLL2_BASE 0x63f84000 2762306a36Sopenharmony_ci#define MX53_DPLL3_BASE 0x63f88000 2862306a36Sopenharmony_ci#define MX53_DPLL4_BASE 0x63f8c000 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#define MXC_CCM_CCR (ccm_base + 0x00) 3162306a36Sopenharmony_ci#define MXC_CCM_CCDR (ccm_base + 0x04) 3262306a36Sopenharmony_ci#define MXC_CCM_CSR (ccm_base + 0x08) 3362306a36Sopenharmony_ci#define MXC_CCM_CCSR (ccm_base + 0x0c) 3462306a36Sopenharmony_ci#define MXC_CCM_CACRR (ccm_base + 0x10) 3562306a36Sopenharmony_ci#define MXC_CCM_CBCDR (ccm_base + 0x14) 3662306a36Sopenharmony_ci#define MXC_CCM_CBCMR (ccm_base + 0x18) 3762306a36Sopenharmony_ci#define MXC_CCM_CSCMR1 (ccm_base + 0x1c) 3862306a36Sopenharmony_ci#define MXC_CCM_CSCMR2 (ccm_base + 0x20) 3962306a36Sopenharmony_ci#define MXC_CCM_CSCDR1 (ccm_base + 0x24) 4062306a36Sopenharmony_ci#define MXC_CCM_CS1CDR (ccm_base + 0x28) 4162306a36Sopenharmony_ci#define MXC_CCM_CS2CDR (ccm_base + 0x2c) 4262306a36Sopenharmony_ci#define MXC_CCM_CDCDR (ccm_base + 0x30) 4362306a36Sopenharmony_ci#define MXC_CCM_CHSCDR (ccm_base + 0x34) 4462306a36Sopenharmony_ci#define MXC_CCM_CSCDR2 (ccm_base + 0x38) 4562306a36Sopenharmony_ci#define MXC_CCM_CSCDR3 (ccm_base + 0x3c) 4662306a36Sopenharmony_ci#define MXC_CCM_CSCDR4 (ccm_base + 0x40) 4762306a36Sopenharmony_ci#define MXC_CCM_CWDR (ccm_base + 0x44) 4862306a36Sopenharmony_ci#define MXC_CCM_CDHIPR (ccm_base + 0x48) 4962306a36Sopenharmony_ci#define MXC_CCM_CDCR (ccm_base + 0x4c) 5062306a36Sopenharmony_ci#define MXC_CCM_CTOR (ccm_base + 0x50) 5162306a36Sopenharmony_ci#define MXC_CCM_CLPCR (ccm_base + 0x54) 5262306a36Sopenharmony_ci#define MXC_CCM_CISR (ccm_base + 0x58) 5362306a36Sopenharmony_ci#define MXC_CCM_CIMR (ccm_base + 0x5c) 5462306a36Sopenharmony_ci#define MXC_CCM_CCOSR (ccm_base + 0x60) 5562306a36Sopenharmony_ci#define MXC_CCM_CGPR (ccm_base + 0x64) 5662306a36Sopenharmony_ci#define MXC_CCM_CCGR0 (ccm_base + 0x68) 5762306a36Sopenharmony_ci#define MXC_CCM_CCGR1 (ccm_base + 0x6c) 5862306a36Sopenharmony_ci#define MXC_CCM_CCGR2 (ccm_base + 0x70) 5962306a36Sopenharmony_ci#define MXC_CCM_CCGR3 (ccm_base + 0x74) 6062306a36Sopenharmony_ci#define MXC_CCM_CCGR4 (ccm_base + 0x78) 6162306a36Sopenharmony_ci#define MXC_CCM_CCGR5 (ccm_base + 0x7c) 6262306a36Sopenharmony_ci#define MXC_CCM_CCGR6 (ccm_base + 0x80) 6362306a36Sopenharmony_ci#define MXC_CCM_CCGR7 (ccm_base + 0x84) 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci/* Low-power Audio Playback Mode clock */ 6662306a36Sopenharmony_cistatic const char *lp_apm_sel[] = { "osc", }; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci/* This is used multiple times */ 6962306a36Sopenharmony_cistatic const char *standard_pll_sel[] = { "pll1_sw", "pll2_sw", "pll3_sw", "lp_apm", }; 7062306a36Sopenharmony_cistatic const char *periph_apm_sel[] = { "pll1_sw", "pll3_sw", "lp_apm", }; 7162306a36Sopenharmony_cistatic const char *main_bus_sel[] = { "pll2_sw", "periph_apm", }; 7262306a36Sopenharmony_cistatic const char *per_lp_apm_sel[] = { "main_bus", "lp_apm", }; 7362306a36Sopenharmony_cistatic const char *per_root_sel[] = { "per_podf", "ipg", }; 7462306a36Sopenharmony_cistatic const char *esdhc_c_sel[] = { "esdhc_a_podf", "esdhc_b_podf", }; 7562306a36Sopenharmony_cistatic const char *esdhc_d_sel[] = { "esdhc_a_podf", "esdhc_b_podf", }; 7662306a36Sopenharmony_cistatic const char *ssi_apm_sels[] = { "ckih1", "lp_amp", "ckih2", }; 7762306a36Sopenharmony_cistatic const char *ssi_clk_sels[] = { "pll1_sw", "pll2_sw", "pll3_sw", "ssi_apm", }; 7862306a36Sopenharmony_cistatic const char *ssi3_clk_sels[] = { "ssi1_root_gate", "ssi2_root_gate", }; 7962306a36Sopenharmony_cistatic const char *ssi_ext1_com_sels[] = { "ssi_ext1_podf", "ssi1_root_gate", }; 8062306a36Sopenharmony_cistatic const char *ssi_ext2_com_sels[] = { "ssi_ext2_podf", "ssi2_root_gate", }; 8162306a36Sopenharmony_cistatic const char *emi_slow_sel[] = { "main_bus", "ahb", }; 8262306a36Sopenharmony_cistatic const char *usb_phy_sel_str[] = { "osc", "usb_phy_podf", }; 8362306a36Sopenharmony_cistatic const char *mx51_ipu_di0_sel[] = { "di_pred", "osc", "ckih1", "tve_di", }; 8462306a36Sopenharmony_cistatic const char *mx53_ipu_di0_sel[] = { "di_pred", "osc", "ckih1", "di_pll4_podf", "dummy", "ldb_di0_gate", }; 8562306a36Sopenharmony_cistatic const char *mx53_ldb_di0_sel[] = { "pll3_sw", "pll4_sw", }; 8662306a36Sopenharmony_cistatic const char *mx51_ipu_di1_sel[] = { "di_pred", "osc", "ckih1", "tve_di", "ipp_di1", }; 8762306a36Sopenharmony_cistatic const char *mx53_ipu_di1_sel[] = { "di_pred", "osc", "ckih1", "tve_di", "ipp_di1", "ldb_di1_gate", }; 8862306a36Sopenharmony_cistatic const char *mx53_ldb_di1_sel[] = { "pll3_sw", "pll4_sw", }; 8962306a36Sopenharmony_cistatic const char *mx51_tve_ext_sel[] = { "osc", "ckih1", }; 9062306a36Sopenharmony_cistatic const char *mx53_tve_ext_sel[] = { "pll4_sw", "ckih1", }; 9162306a36Sopenharmony_cistatic const char *mx51_tve_sel[] = { "tve_pred", "tve_ext_sel", }; 9262306a36Sopenharmony_cistatic const char *ipu_sel[] = { "axi_a", "axi_b", "emi_slow_gate", "ahb", }; 9362306a36Sopenharmony_cistatic const char *gpu3d_sel[] = { "axi_a", "axi_b", "emi_slow_gate", "ahb" }; 9462306a36Sopenharmony_cistatic const char *gpu2d_sel[] = { "axi_a", "axi_b", "emi_slow_gate", "ahb" }; 9562306a36Sopenharmony_cistatic const char *vpu_sel[] = { "axi_a", "axi_b", "emi_slow_gate", "ahb", }; 9662306a36Sopenharmony_cistatic const char *mx53_can_sel[] = { "ipg", "ckih1", "ckih2", "lp_apm", }; 9762306a36Sopenharmony_cistatic const char *mx53_cko1_sel[] = { 9862306a36Sopenharmony_ci "cpu_podf", "pll1_sw", "pll2_sw", "pll3_sw", 9962306a36Sopenharmony_ci "emi_slow_podf", "pll4_sw", "nfc_podf", "dummy", 10062306a36Sopenharmony_ci "di_pred", "dummy", "dummy", "ahb", 10162306a36Sopenharmony_ci "ipg", "per_root", "ckil", "dummy",}; 10262306a36Sopenharmony_cistatic const char *mx53_cko2_sel[] = { 10362306a36Sopenharmony_ci "dummy"/* dptc_core */, "dummy"/* dptc_perich */, 10462306a36Sopenharmony_ci "dummy", "esdhc_a_podf", 10562306a36Sopenharmony_ci "usboh3_podf", "dummy"/* wrck_clk_root */, 10662306a36Sopenharmony_ci "ecspi_podf", "dummy"/* pll1_ref_clk */, 10762306a36Sopenharmony_ci "esdhc_b_podf", "dummy"/* ddr_clk_root */, 10862306a36Sopenharmony_ci "dummy"/* arm_axi_clk_root */, "dummy"/* usb_phy_out */, 10962306a36Sopenharmony_ci "vpu_sel", "ipu_sel", 11062306a36Sopenharmony_ci "osc", "ckih1", 11162306a36Sopenharmony_ci "dummy", "esdhc_c_sel", 11262306a36Sopenharmony_ci "ssi1_root_podf", "ssi2_root_podf", 11362306a36Sopenharmony_ci "dummy", "dummy", 11462306a36Sopenharmony_ci "dummy"/* lpsr_clk_root */, "dummy"/* pgc_clk_root */, 11562306a36Sopenharmony_ci "dummy"/* tve_out */, "usb_phy_sel", 11662306a36Sopenharmony_ci "tve_sel", "lp_apm", 11762306a36Sopenharmony_ci "uart_root", "dummy"/* spdif0_clk_root */, 11862306a36Sopenharmony_ci "dummy", "dummy", }; 11962306a36Sopenharmony_cistatic const char *mx51_spdif_xtal_sel[] = { "osc", "ckih", "ckih2", }; 12062306a36Sopenharmony_cistatic const char *mx53_spdif_xtal_sel[] = { "osc", "ckih", "ckih2", "pll4_sw", }; 12162306a36Sopenharmony_cistatic const char *spdif_sel[] = { "pll1_sw", "pll2_sw", "pll3_sw", "spdif_xtal_sel", }; 12262306a36Sopenharmony_cistatic const char *spdif0_com_sel[] = { "spdif0_podf", "ssi1_root_gate", }; 12362306a36Sopenharmony_cistatic const char *mx51_spdif1_com_sel[] = { "spdif1_podf", "ssi2_root_gate", }; 12462306a36Sopenharmony_cistatic const char *step_sels[] = { "lp_apm", }; 12562306a36Sopenharmony_cistatic const char *cpu_podf_sels[] = { "pll1_sw", "step_sel" }; 12662306a36Sopenharmony_cistatic const char *ieee1588_sels[] = { "pll3_sw", "pll4_sw", "dummy" /* usbphy2_clk */, "dummy" /* fec_phy_clk */ }; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_cistatic struct clk *clk[IMX5_CLK_END]; 12962306a36Sopenharmony_cistatic struct clk_onecell_data clk_data; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic void __init mx5_clocks_common_init(void __iomem *ccm_base) 13262306a36Sopenharmony_ci{ 13362306a36Sopenharmony_ci clk[IMX5_CLK_DUMMY] = imx_clk_fixed("dummy", 0); 13462306a36Sopenharmony_ci clk[IMX5_CLK_CKIL] = imx_obtain_fixed_clock("ckil", 0); 13562306a36Sopenharmony_ci clk[IMX5_CLK_OSC] = imx_obtain_fixed_clock("osc", 0); 13662306a36Sopenharmony_ci clk[IMX5_CLK_CKIH1] = imx_obtain_fixed_clock("ckih1", 0); 13762306a36Sopenharmony_ci clk[IMX5_CLK_CKIH2] = imx_obtain_fixed_clock("ckih2", 0); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci clk[IMX5_CLK_PER_LP_APM] = imx_clk_mux("per_lp_apm", MXC_CCM_CBCMR, 1, 1, 14062306a36Sopenharmony_ci per_lp_apm_sel, ARRAY_SIZE(per_lp_apm_sel)); 14162306a36Sopenharmony_ci clk[IMX5_CLK_PER_PRED1] = imx_clk_divider("per_pred1", "per_lp_apm", MXC_CCM_CBCDR, 6, 2); 14262306a36Sopenharmony_ci clk[IMX5_CLK_PER_PRED2] = imx_clk_divider("per_pred2", "per_pred1", MXC_CCM_CBCDR, 3, 3); 14362306a36Sopenharmony_ci clk[IMX5_CLK_PER_PODF] = imx_clk_divider("per_podf", "per_pred2", MXC_CCM_CBCDR, 0, 3); 14462306a36Sopenharmony_ci clk[IMX5_CLK_PER_ROOT] = imx_clk_mux("per_root", MXC_CCM_CBCMR, 0, 1, 14562306a36Sopenharmony_ci per_root_sel, ARRAY_SIZE(per_root_sel)); 14662306a36Sopenharmony_ci clk[IMX5_CLK_AHB] = imx_clk_divider("ahb", "main_bus", MXC_CCM_CBCDR, 10, 3); 14762306a36Sopenharmony_ci clk[IMX5_CLK_AHB_MAX] = imx_clk_gate2_flags("ahb_max", "ahb", MXC_CCM_CCGR0, 28, CLK_IS_CRITICAL); 14862306a36Sopenharmony_ci clk[IMX5_CLK_AIPS_TZ1] = imx_clk_gate2_flags("aips_tz1", "ahb", MXC_CCM_CCGR0, 24, CLK_IS_CRITICAL); 14962306a36Sopenharmony_ci clk[IMX5_CLK_AIPS_TZ2] = imx_clk_gate2_flags("aips_tz2", "ahb", MXC_CCM_CCGR0, 26, CLK_IS_CRITICAL); 15062306a36Sopenharmony_ci clk[IMX5_CLK_TMAX1] = imx_clk_gate2_flags("tmax1", "ahb", MXC_CCM_CCGR1, 0, CLK_IS_CRITICAL); 15162306a36Sopenharmony_ci clk[IMX5_CLK_TMAX2] = imx_clk_gate2_flags("tmax2", "ahb", MXC_CCM_CCGR1, 2, CLK_IS_CRITICAL); 15262306a36Sopenharmony_ci clk[IMX5_CLK_TMAX3] = imx_clk_gate2_flags("tmax3", "ahb", MXC_CCM_CCGR1, 4, CLK_IS_CRITICAL); 15362306a36Sopenharmony_ci clk[IMX5_CLK_SPBA] = imx_clk_gate2_flags("spba", "ipg", MXC_CCM_CCGR5, 0, CLK_IS_CRITICAL); 15462306a36Sopenharmony_ci clk[IMX5_CLK_IPG] = imx_clk_divider("ipg", "ahb", MXC_CCM_CBCDR, 8, 2); 15562306a36Sopenharmony_ci clk[IMX5_CLK_AXI_A] = imx_clk_divider("axi_a", "main_bus", MXC_CCM_CBCDR, 16, 3); 15662306a36Sopenharmony_ci clk[IMX5_CLK_AXI_B] = imx_clk_divider("axi_b", "main_bus", MXC_CCM_CBCDR, 19, 3); 15762306a36Sopenharmony_ci clk[IMX5_CLK_UART_SEL] = imx_clk_mux("uart_sel", MXC_CCM_CSCMR1, 24, 2, 15862306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 15962306a36Sopenharmony_ci clk[IMX5_CLK_UART_PRED] = imx_clk_divider("uart_pred", "uart_sel", MXC_CCM_CSCDR1, 3, 3); 16062306a36Sopenharmony_ci clk[IMX5_CLK_UART_ROOT] = imx_clk_divider("uart_root", "uart_pred", MXC_CCM_CSCDR1, 0, 3); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_A_PRED] = imx_clk_divider("esdhc_a_pred", "esdhc_a_sel", MXC_CCM_CSCDR1, 16, 3); 16362306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_A_PODF] = imx_clk_divider("esdhc_a_podf", "esdhc_a_pred", MXC_CCM_CSCDR1, 11, 3); 16462306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_B_PRED] = imx_clk_divider("esdhc_b_pred", "esdhc_b_sel", MXC_CCM_CSCDR1, 22, 3); 16562306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_B_PODF] = imx_clk_divider("esdhc_b_podf", "esdhc_b_pred", MXC_CCM_CSCDR1, 19, 3); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci clk[IMX5_CLK_EMI_SEL] = imx_clk_mux("emi_sel", MXC_CCM_CBCDR, 26, 1, 16862306a36Sopenharmony_ci emi_slow_sel, ARRAY_SIZE(emi_slow_sel)); 16962306a36Sopenharmony_ci clk[IMX5_CLK_EMI_SLOW_PODF] = imx_clk_divider("emi_slow_podf", "emi_sel", MXC_CCM_CBCDR, 22, 3); 17062306a36Sopenharmony_ci clk[IMX5_CLK_NFC_PODF] = imx_clk_divider("nfc_podf", "emi_slow_podf", MXC_CCM_CBCDR, 13, 3); 17162306a36Sopenharmony_ci clk[IMX5_CLK_ECSPI_SEL] = imx_clk_mux("ecspi_sel", MXC_CCM_CSCMR1, 4, 2, 17262306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 17362306a36Sopenharmony_ci clk[IMX5_CLK_ECSPI_PRED] = imx_clk_divider("ecspi_pred", "ecspi_sel", MXC_CCM_CSCDR2, 25, 3); 17462306a36Sopenharmony_ci clk[IMX5_CLK_ECSPI_PODF] = imx_clk_divider("ecspi_podf", "ecspi_pred", MXC_CCM_CSCDR2, 19, 6); 17562306a36Sopenharmony_ci clk[IMX5_CLK_USBOH3_SEL] = imx_clk_mux("usboh3_sel", MXC_CCM_CSCMR1, 22, 2, 17662306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 17762306a36Sopenharmony_ci clk[IMX5_CLK_USBOH3_PRED] = imx_clk_divider("usboh3_pred", "usboh3_sel", MXC_CCM_CSCDR1, 8, 3); 17862306a36Sopenharmony_ci clk[IMX5_CLK_USBOH3_PODF] = imx_clk_divider("usboh3_podf", "usboh3_pred", MXC_CCM_CSCDR1, 6, 2); 17962306a36Sopenharmony_ci clk[IMX5_CLK_USB_PHY_PRED] = imx_clk_divider("usb_phy_pred", "pll3_sw", MXC_CCM_CDCDR, 3, 3); 18062306a36Sopenharmony_ci clk[IMX5_CLK_USB_PHY_PODF] = imx_clk_divider("usb_phy_podf", "usb_phy_pred", MXC_CCM_CDCDR, 0, 3); 18162306a36Sopenharmony_ci clk[IMX5_CLK_USB_PHY_SEL] = imx_clk_mux("usb_phy_sel", MXC_CCM_CSCMR1, 26, 1, 18262306a36Sopenharmony_ci usb_phy_sel_str, ARRAY_SIZE(usb_phy_sel_str)); 18362306a36Sopenharmony_ci clk[IMX5_CLK_STEP_SEL] = imx_clk_mux("step_sel", MXC_CCM_CCSR, 7, 2, step_sels, ARRAY_SIZE(step_sels)); 18462306a36Sopenharmony_ci clk[IMX5_CLK_CPU_PODF_SEL] = imx_clk_mux("cpu_podf_sel", MXC_CCM_CCSR, 2, 1, cpu_podf_sels, ARRAY_SIZE(cpu_podf_sels)); 18562306a36Sopenharmony_ci clk[IMX5_CLK_CPU_PODF] = imx_clk_divider("cpu_podf", "cpu_podf_sel", MXC_CCM_CACRR, 0, 3); 18662306a36Sopenharmony_ci clk[IMX5_CLK_DI_PRED] = imx_clk_divider("di_pred", "pll3_sw", MXC_CCM_CDCDR, 6, 3); 18762306a36Sopenharmony_ci clk[IMX5_CLK_IIM_GATE] = imx_clk_gate2("iim_gate", "ipg", MXC_CCM_CCGR0, 30); 18862306a36Sopenharmony_ci clk[IMX5_CLK_UART1_IPG_GATE] = imx_clk_gate2("uart1_ipg_gate", "ipg", MXC_CCM_CCGR1, 6); 18962306a36Sopenharmony_ci clk[IMX5_CLK_UART1_PER_GATE] = imx_clk_gate2("uart1_per_gate", "uart_root", MXC_CCM_CCGR1, 8); 19062306a36Sopenharmony_ci clk[IMX5_CLK_UART2_IPG_GATE] = imx_clk_gate2("uart2_ipg_gate", "ipg", MXC_CCM_CCGR1, 10); 19162306a36Sopenharmony_ci clk[IMX5_CLK_UART2_PER_GATE] = imx_clk_gate2("uart2_per_gate", "uart_root", MXC_CCM_CCGR1, 12); 19262306a36Sopenharmony_ci clk[IMX5_CLK_UART3_IPG_GATE] = imx_clk_gate2("uart3_ipg_gate", "ipg", MXC_CCM_CCGR1, 14); 19362306a36Sopenharmony_ci clk[IMX5_CLK_UART3_PER_GATE] = imx_clk_gate2("uart3_per_gate", "uart_root", MXC_CCM_CCGR1, 16); 19462306a36Sopenharmony_ci clk[IMX5_CLK_I2C1_GATE] = imx_clk_gate2("i2c1_gate", "per_root", MXC_CCM_CCGR1, 18); 19562306a36Sopenharmony_ci clk[IMX5_CLK_I2C2_GATE] = imx_clk_gate2("i2c2_gate", "per_root", MXC_CCM_CCGR1, 20); 19662306a36Sopenharmony_ci clk[IMX5_CLK_PWM1_IPG_GATE] = imx_clk_gate2("pwm1_ipg_gate", "ipg", MXC_CCM_CCGR2, 10); 19762306a36Sopenharmony_ci clk[IMX5_CLK_PWM1_HF_GATE] = imx_clk_gate2("pwm1_hf_gate", "per_root", MXC_CCM_CCGR2, 12); 19862306a36Sopenharmony_ci clk[IMX5_CLK_PWM2_IPG_GATE] = imx_clk_gate2("pwm2_ipg_gate", "ipg", MXC_CCM_CCGR2, 14); 19962306a36Sopenharmony_ci clk[IMX5_CLK_PWM2_HF_GATE] = imx_clk_gate2("pwm2_hf_gate", "per_root", MXC_CCM_CCGR2, 16); 20062306a36Sopenharmony_ci clk[IMX5_CLK_GPT_IPG_GATE] = imx_clk_gate2("gpt_ipg_gate", "ipg", MXC_CCM_CCGR2, 18); 20162306a36Sopenharmony_ci clk[IMX5_CLK_GPT_HF_GATE] = imx_clk_gate2("gpt_hf_gate", "per_root", MXC_CCM_CCGR2, 20); 20262306a36Sopenharmony_ci clk[IMX5_CLK_FEC_GATE] = imx_clk_gate2("fec_gate", "ipg", MXC_CCM_CCGR2, 24); 20362306a36Sopenharmony_ci clk[IMX5_CLK_USBOH3_GATE] = imx_clk_gate2("usboh3_gate", "ipg", MXC_CCM_CCGR2, 26); 20462306a36Sopenharmony_ci clk[IMX5_CLK_USBOH3_PER_GATE] = imx_clk_gate2("usboh3_per_gate", "usboh3_podf", MXC_CCM_CCGR2, 28); 20562306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC1_IPG_GATE] = imx_clk_gate2("esdhc1_ipg_gate", "ipg", MXC_CCM_CCGR3, 0); 20662306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC2_IPG_GATE] = imx_clk_gate2("esdhc2_ipg_gate", "ipg", MXC_CCM_CCGR3, 4); 20762306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC3_IPG_GATE] = imx_clk_gate2("esdhc3_ipg_gate", "ipg", MXC_CCM_CCGR3, 8); 20862306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC4_IPG_GATE] = imx_clk_gate2("esdhc4_ipg_gate", "ipg", MXC_CCM_CCGR3, 12); 20962306a36Sopenharmony_ci clk[IMX5_CLK_SSI1_IPG_GATE] = imx_clk_gate2("ssi1_ipg_gate", "ipg", MXC_CCM_CCGR3, 16); 21062306a36Sopenharmony_ci clk[IMX5_CLK_SSI2_IPG_GATE] = imx_clk_gate2("ssi2_ipg_gate", "ipg", MXC_CCM_CCGR3, 20); 21162306a36Sopenharmony_ci clk[IMX5_CLK_SSI3_IPG_GATE] = imx_clk_gate2("ssi3_ipg_gate", "ipg", MXC_CCM_CCGR3, 24); 21262306a36Sopenharmony_ci clk[IMX5_CLK_ECSPI1_IPG_GATE] = imx_clk_gate2("ecspi1_ipg_gate", "ipg", MXC_CCM_CCGR4, 18); 21362306a36Sopenharmony_ci clk[IMX5_CLK_ECSPI1_PER_GATE] = imx_clk_gate2("ecspi1_per_gate", "ecspi_podf", MXC_CCM_CCGR4, 20); 21462306a36Sopenharmony_ci clk[IMX5_CLK_ECSPI2_IPG_GATE] = imx_clk_gate2("ecspi2_ipg_gate", "ipg", MXC_CCM_CCGR4, 22); 21562306a36Sopenharmony_ci clk[IMX5_CLK_ECSPI2_PER_GATE] = imx_clk_gate2("ecspi2_per_gate", "ecspi_podf", MXC_CCM_CCGR4, 24); 21662306a36Sopenharmony_ci clk[IMX5_CLK_CSPI_IPG_GATE] = imx_clk_gate2("cspi_ipg_gate", "ipg", MXC_CCM_CCGR4, 26); 21762306a36Sopenharmony_ci clk[IMX5_CLK_SDMA_GATE] = imx_clk_gate2("sdma_gate", "ipg", MXC_CCM_CCGR4, 30); 21862306a36Sopenharmony_ci clk[IMX5_CLK_EMI_FAST_GATE] = imx_clk_gate2_flags("emi_fast_gate", "dummy", MXC_CCM_CCGR5, 14, CLK_IS_CRITICAL); 21962306a36Sopenharmony_ci clk[IMX5_CLK_EMI_SLOW_GATE] = imx_clk_gate2_flags("emi_slow_gate", "emi_slow_podf", MXC_CCM_CCGR5, 16, CLK_IS_CRITICAL); 22062306a36Sopenharmony_ci clk[IMX5_CLK_IPU_SEL] = imx_clk_mux("ipu_sel", MXC_CCM_CBCMR, 6, 2, ipu_sel, ARRAY_SIZE(ipu_sel)); 22162306a36Sopenharmony_ci clk[IMX5_CLK_IPU_GATE] = imx_clk_gate2("ipu_gate", "ipu_sel", MXC_CCM_CCGR5, 10); 22262306a36Sopenharmony_ci clk[IMX5_CLK_NFC_GATE] = imx_clk_gate2("nfc_gate", "nfc_podf", MXC_CCM_CCGR5, 20); 22362306a36Sopenharmony_ci clk[IMX5_CLK_IPU_DI0_GATE] = imx_clk_gate2("ipu_di0_gate", "ipu_di0_sel", MXC_CCM_CCGR6, 10); 22462306a36Sopenharmony_ci clk[IMX5_CLK_IPU_DI1_GATE] = imx_clk_gate2("ipu_di1_gate", "ipu_di1_sel", MXC_CCM_CCGR6, 12); 22562306a36Sopenharmony_ci clk[IMX5_CLK_GPU3D_SEL] = imx_clk_mux("gpu3d_sel", MXC_CCM_CBCMR, 4, 2, gpu3d_sel, ARRAY_SIZE(gpu3d_sel)); 22662306a36Sopenharmony_ci clk[IMX5_CLK_GPU2D_SEL] = imx_clk_mux("gpu2d_sel", MXC_CCM_CBCMR, 16, 2, gpu2d_sel, ARRAY_SIZE(gpu2d_sel)); 22762306a36Sopenharmony_ci clk[IMX5_CLK_GPU3D_GATE] = imx_clk_gate2("gpu3d_gate", "gpu3d_sel", MXC_CCM_CCGR5, 2); 22862306a36Sopenharmony_ci clk[IMX5_CLK_GARB_GATE] = imx_clk_gate2("garb_gate", "axi_a", MXC_CCM_CCGR5, 4); 22962306a36Sopenharmony_ci clk[IMX5_CLK_GPU2D_GATE] = imx_clk_gate2("gpu2d_gate", "gpu2d_sel", MXC_CCM_CCGR6, 14); 23062306a36Sopenharmony_ci clk[IMX5_CLK_VPU_SEL] = imx_clk_mux("vpu_sel", MXC_CCM_CBCMR, 14, 2, vpu_sel, ARRAY_SIZE(vpu_sel)); 23162306a36Sopenharmony_ci clk[IMX5_CLK_VPU_GATE] = imx_clk_gate2("vpu_gate", "vpu_sel", MXC_CCM_CCGR5, 6); 23262306a36Sopenharmony_ci clk[IMX5_CLK_VPU_REFERENCE_GATE] = imx_clk_gate2("vpu_reference_gate", "osc", MXC_CCM_CCGR5, 8); 23362306a36Sopenharmony_ci clk[IMX5_CLK_GPC_DVFS] = imx_clk_gate2_flags("gpc_dvfs", "dummy", MXC_CCM_CCGR5, 24, CLK_IS_CRITICAL); 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci clk[IMX5_CLK_SSI_APM] = imx_clk_mux("ssi_apm", MXC_CCM_CSCMR1, 8, 2, ssi_apm_sels, ARRAY_SIZE(ssi_apm_sels)); 23662306a36Sopenharmony_ci clk[IMX5_CLK_SSI1_ROOT_SEL] = imx_clk_mux("ssi1_root_sel", MXC_CCM_CSCMR1, 14, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels)); 23762306a36Sopenharmony_ci clk[IMX5_CLK_SSI2_ROOT_SEL] = imx_clk_mux("ssi2_root_sel", MXC_CCM_CSCMR1, 12, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels)); 23862306a36Sopenharmony_ci clk[IMX5_CLK_SSI3_ROOT_SEL] = imx_clk_mux("ssi3_root_sel", MXC_CCM_CSCMR1, 11, 1, ssi3_clk_sels, ARRAY_SIZE(ssi3_clk_sels)); 23962306a36Sopenharmony_ci clk[IMX5_CLK_SSI_EXT1_SEL] = imx_clk_mux("ssi_ext1_sel", MXC_CCM_CSCMR1, 28, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels)); 24062306a36Sopenharmony_ci clk[IMX5_CLK_SSI_EXT2_SEL] = imx_clk_mux("ssi_ext2_sel", MXC_CCM_CSCMR1, 30, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels)); 24162306a36Sopenharmony_ci clk[IMX5_CLK_SSI_EXT1_COM_SEL] = imx_clk_mux("ssi_ext1_com_sel", MXC_CCM_CSCMR1, 0, 1, ssi_ext1_com_sels, ARRAY_SIZE(ssi_ext1_com_sels)); 24262306a36Sopenharmony_ci clk[IMX5_CLK_SSI_EXT2_COM_SEL] = imx_clk_mux("ssi_ext2_com_sel", MXC_CCM_CSCMR1, 1, 1, ssi_ext2_com_sels, ARRAY_SIZE(ssi_ext2_com_sels)); 24362306a36Sopenharmony_ci clk[IMX5_CLK_SSI1_ROOT_PRED] = imx_clk_divider("ssi1_root_pred", "ssi1_root_sel", MXC_CCM_CS1CDR, 6, 3); 24462306a36Sopenharmony_ci clk[IMX5_CLK_SSI1_ROOT_PODF] = imx_clk_divider("ssi1_root_podf", "ssi1_root_pred", MXC_CCM_CS1CDR, 0, 6); 24562306a36Sopenharmony_ci clk[IMX5_CLK_SSI2_ROOT_PRED] = imx_clk_divider("ssi2_root_pred", "ssi2_root_sel", MXC_CCM_CS2CDR, 6, 3); 24662306a36Sopenharmony_ci clk[IMX5_CLK_SSI2_ROOT_PODF] = imx_clk_divider("ssi2_root_podf", "ssi2_root_pred", MXC_CCM_CS2CDR, 0, 6); 24762306a36Sopenharmony_ci clk[IMX5_CLK_SSI_EXT1_PRED] = imx_clk_divider("ssi_ext1_pred", "ssi_ext1_sel", MXC_CCM_CS1CDR, 22, 3); 24862306a36Sopenharmony_ci clk[IMX5_CLK_SSI_EXT1_PODF] = imx_clk_divider("ssi_ext1_podf", "ssi_ext1_pred", MXC_CCM_CS1CDR, 16, 6); 24962306a36Sopenharmony_ci clk[IMX5_CLK_SSI_EXT2_PRED] = imx_clk_divider("ssi_ext2_pred", "ssi_ext2_sel", MXC_CCM_CS2CDR, 22, 3); 25062306a36Sopenharmony_ci clk[IMX5_CLK_SSI_EXT2_PODF] = imx_clk_divider("ssi_ext2_podf", "ssi_ext2_pred", MXC_CCM_CS2CDR, 16, 6); 25162306a36Sopenharmony_ci clk[IMX5_CLK_SSI1_ROOT_GATE] = imx_clk_gate2("ssi1_root_gate", "ssi1_root_podf", MXC_CCM_CCGR3, 18); 25262306a36Sopenharmony_ci clk[IMX5_CLK_SSI2_ROOT_GATE] = imx_clk_gate2("ssi2_root_gate", "ssi2_root_podf", MXC_CCM_CCGR3, 22); 25362306a36Sopenharmony_ci clk[IMX5_CLK_SSI3_ROOT_GATE] = imx_clk_gate2("ssi3_root_gate", "ssi3_root_sel", MXC_CCM_CCGR3, 26); 25462306a36Sopenharmony_ci clk[IMX5_CLK_SSI_EXT1_GATE] = imx_clk_gate2("ssi_ext1_gate", "ssi_ext1_com_sel", MXC_CCM_CCGR3, 28); 25562306a36Sopenharmony_ci clk[IMX5_CLK_SSI_EXT2_GATE] = imx_clk_gate2("ssi_ext2_gate", "ssi_ext2_com_sel", MXC_CCM_CCGR3, 30); 25662306a36Sopenharmony_ci clk[IMX5_CLK_EPIT1_IPG_GATE] = imx_clk_gate2("epit1_ipg_gate", "ipg", MXC_CCM_CCGR2, 2); 25762306a36Sopenharmony_ci clk[IMX5_CLK_EPIT1_HF_GATE] = imx_clk_gate2("epit1_hf_gate", "per_root", MXC_CCM_CCGR2, 4); 25862306a36Sopenharmony_ci clk[IMX5_CLK_EPIT2_IPG_GATE] = imx_clk_gate2("epit2_ipg_gate", "ipg", MXC_CCM_CCGR2, 6); 25962306a36Sopenharmony_ci clk[IMX5_CLK_EPIT2_HF_GATE] = imx_clk_gate2("epit2_hf_gate", "per_root", MXC_CCM_CCGR2, 8); 26062306a36Sopenharmony_ci clk[IMX5_CLK_OWIRE_GATE] = imx_clk_gate2("owire_gate", "per_root", MXC_CCM_CCGR2, 22); 26162306a36Sopenharmony_ci clk[IMX5_CLK_SRTC_GATE] = imx_clk_gate2("srtc_gate", "per_root", MXC_CCM_CCGR4, 28); 26262306a36Sopenharmony_ci clk[IMX5_CLK_PATA_GATE] = imx_clk_gate2("pata_gate", "ipg", MXC_CCM_CCGR4, 0); 26362306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF0_SEL] = imx_clk_mux("spdif0_sel", MXC_CCM_CSCMR2, 0, 2, spdif_sel, ARRAY_SIZE(spdif_sel)); 26462306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF0_PRED] = imx_clk_divider("spdif0_pred", "spdif0_sel", MXC_CCM_CDCDR, 25, 3); 26562306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF0_PODF] = imx_clk_divider("spdif0_podf", "spdif0_pred", MXC_CCM_CDCDR, 19, 6); 26662306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF0_COM_SEL] = imx_clk_mux_flags("spdif0_com_sel", MXC_CCM_CSCMR2, 4, 1, 26762306a36Sopenharmony_ci spdif0_com_sel, ARRAY_SIZE(spdif0_com_sel), CLK_SET_RATE_PARENT); 26862306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF0_GATE] = imx_clk_gate2("spdif0_gate", "spdif0_com_sel", MXC_CCM_CCGR5, 26); 26962306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF_IPG_GATE] = imx_clk_gate2("spdif_ipg_gate", "ipg", MXC_CCM_CCGR5, 30); 27062306a36Sopenharmony_ci clk[IMX5_CLK_SAHARA_IPG_GATE] = imx_clk_gate2("sahara_ipg_gate", "ipg", MXC_CCM_CCGR4, 14); 27162306a36Sopenharmony_ci clk[IMX5_CLK_SATA_REF] = imx_clk_fixed_factor("sata_ref", "usb_phy1_gate", 1, 1); 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci clk_register_clkdev(clk[IMX5_CLK_CPU_PODF], NULL, "cpu0"); 27462306a36Sopenharmony_ci clk_register_clkdev(clk[IMX5_CLK_GPC_DVFS], "gpc_dvfs", NULL); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci /* move usb phy clk to 24MHz */ 27762306a36Sopenharmony_ci clk_set_parent(clk[IMX5_CLK_USB_PHY_SEL], clk[IMX5_CLK_OSC]); 27862306a36Sopenharmony_ci} 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_cistatic void __init mx50_clocks_init(struct device_node *np) 28162306a36Sopenharmony_ci{ 28262306a36Sopenharmony_ci void __iomem *ccm_base; 28362306a36Sopenharmony_ci void __iomem *pll_base; 28462306a36Sopenharmony_ci unsigned long r; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci pll_base = ioremap(MX53_DPLL1_BASE, SZ_16K); 28762306a36Sopenharmony_ci WARN_ON(!pll_base); 28862306a36Sopenharmony_ci clk[IMX5_CLK_PLL1_SW] = imx_clk_pllv2("pll1_sw", "osc", pll_base); 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci pll_base = ioremap(MX53_DPLL2_BASE, SZ_16K); 29162306a36Sopenharmony_ci WARN_ON(!pll_base); 29262306a36Sopenharmony_ci clk[IMX5_CLK_PLL2_SW] = imx_clk_pllv2("pll2_sw", "osc", pll_base); 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci pll_base = ioremap(MX53_DPLL3_BASE, SZ_16K); 29562306a36Sopenharmony_ci WARN_ON(!pll_base); 29662306a36Sopenharmony_ci clk[IMX5_CLK_PLL3_SW] = imx_clk_pllv2("pll3_sw", "osc", pll_base); 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci ccm_base = of_iomap(np, 0); 29962306a36Sopenharmony_ci WARN_ON(!ccm_base); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci mx5_clocks_common_init(ccm_base); 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci /* 30462306a36Sopenharmony_ci * This clock is called periph_clk in the i.MX50 Reference Manual, but 30562306a36Sopenharmony_ci * it comes closest in scope to the main_bus_clk of i.MX51 and i.MX53 30662306a36Sopenharmony_ci */ 30762306a36Sopenharmony_ci clk[IMX5_CLK_MAIN_BUS] = imx_clk_mux("main_bus", MXC_CCM_CBCDR, 25, 2, 30862306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci clk[IMX5_CLK_LP_APM] = imx_clk_mux("lp_apm", MXC_CCM_CCSR, 10, 1, 31162306a36Sopenharmony_ci lp_apm_sel, ARRAY_SIZE(lp_apm_sel)); 31262306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_A_SEL] = imx_clk_mux("esdhc_a_sel", MXC_CCM_CSCMR1, 21, 2, 31362306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 31462306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_B_SEL] = imx_clk_mux("esdhc_b_sel", MXC_CCM_CSCMR1, 16, 2, 31562306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 31662306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_C_SEL] = imx_clk_mux("esdhc_c_sel", MXC_CCM_CSCMR1, 20, 1, esdhc_c_sel, ARRAY_SIZE(esdhc_c_sel)); 31762306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_D_SEL] = imx_clk_mux("esdhc_d_sel", MXC_CCM_CSCMR1, 19, 1, esdhc_d_sel, ARRAY_SIZE(esdhc_d_sel)); 31862306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC1_PER_GATE] = imx_clk_gate2("esdhc1_per_gate", "esdhc_a_podf", MXC_CCM_CCGR3, 2); 31962306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC2_PER_GATE] = imx_clk_gate2("esdhc2_per_gate", "esdhc_c_sel", MXC_CCM_CCGR3, 6); 32062306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC3_PER_GATE] = imx_clk_gate2("esdhc3_per_gate", "esdhc_b_podf", MXC_CCM_CCGR3, 10); 32162306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC4_PER_GATE] = imx_clk_gate2("esdhc4_per_gate", "esdhc_d_sel", MXC_CCM_CCGR3, 14); 32262306a36Sopenharmony_ci clk[IMX5_CLK_USB_PHY1_GATE] = imx_clk_gate2("usb_phy1_gate", "usb_phy_sel", MXC_CCM_CCGR4, 10); 32362306a36Sopenharmony_ci clk[IMX5_CLK_USB_PHY2_GATE] = imx_clk_gate2("usb_phy2_gate", "usb_phy_sel", MXC_CCM_CCGR4, 12); 32462306a36Sopenharmony_ci clk[IMX5_CLK_I2C3_GATE] = imx_clk_gate2("i2c3_gate", "per_root", MXC_CCM_CCGR1, 22); 32562306a36Sopenharmony_ci clk[IMX5_CLK_UART4_IPG_GATE] = imx_clk_gate2("uart4_ipg_gate", "ipg", MXC_CCM_CCGR7, 8); 32662306a36Sopenharmony_ci clk[IMX5_CLK_UART4_PER_GATE] = imx_clk_gate2("uart4_per_gate", "uart_root", MXC_CCM_CCGR7, 10); 32762306a36Sopenharmony_ci clk[IMX5_CLK_UART5_IPG_GATE] = imx_clk_gate2("uart5_ipg_gate", "ipg", MXC_CCM_CCGR7, 12); 32862306a36Sopenharmony_ci clk[IMX5_CLK_UART5_PER_GATE] = imx_clk_gate2("uart5_per_gate", "uart_root", MXC_CCM_CCGR7, 14); 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci clk[IMX5_CLK_CKO1_SEL] = imx_clk_mux("cko1_sel", MXC_CCM_CCOSR, 0, 4, 33162306a36Sopenharmony_ci mx53_cko1_sel, ARRAY_SIZE(mx53_cko1_sel)); 33262306a36Sopenharmony_ci clk[IMX5_CLK_CKO1_PODF] = imx_clk_divider("cko1_podf", "cko1_sel", MXC_CCM_CCOSR, 4, 3); 33362306a36Sopenharmony_ci clk[IMX5_CLK_CKO1] = imx_clk_gate2("cko1", "cko1_podf", MXC_CCM_CCOSR, 7); 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci clk[IMX5_CLK_CKO2_SEL] = imx_clk_mux("cko2_sel", MXC_CCM_CCOSR, 16, 5, 33662306a36Sopenharmony_ci mx53_cko2_sel, ARRAY_SIZE(mx53_cko2_sel)); 33762306a36Sopenharmony_ci clk[IMX5_CLK_CKO2_PODF] = imx_clk_divider("cko2_podf", "cko2_sel", MXC_CCM_CCOSR, 21, 3); 33862306a36Sopenharmony_ci clk[IMX5_CLK_CKO2] = imx_clk_gate2("cko2", "cko2_podf", MXC_CCM_CCOSR, 24); 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci imx_check_clocks(clk, ARRAY_SIZE(clk)); 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci clk_data.clks = clk; 34362306a36Sopenharmony_ci clk_data.clk_num = ARRAY_SIZE(clk); 34462306a36Sopenharmony_ci of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci /* Set SDHC parents to be PLL2 */ 34762306a36Sopenharmony_ci clk_set_parent(clk[IMX5_CLK_ESDHC_A_SEL], clk[IMX5_CLK_PLL2_SW]); 34862306a36Sopenharmony_ci clk_set_parent(clk[IMX5_CLK_ESDHC_B_SEL], clk[IMX5_CLK_PLL2_SW]); 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci /* set SDHC root clock to 200MHZ*/ 35162306a36Sopenharmony_ci clk_set_rate(clk[IMX5_CLK_ESDHC_A_PODF], 200000000); 35262306a36Sopenharmony_ci clk_set_rate(clk[IMX5_CLK_ESDHC_B_PODF], 200000000); 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci clk_prepare_enable(clk[IMX5_CLK_IIM_GATE]); 35562306a36Sopenharmony_ci imx_print_silicon_rev("i.MX50", IMX_CHIP_REVISION_1_1); 35662306a36Sopenharmony_ci clk_disable_unprepare(clk[IMX5_CLK_IIM_GATE]); 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci r = clk_round_rate(clk[IMX5_CLK_USBOH3_PER_GATE], 54000000); 35962306a36Sopenharmony_ci clk_set_rate(clk[IMX5_CLK_USBOH3_PER_GATE], r); 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci imx_register_uart_clocks(); 36262306a36Sopenharmony_ci} 36362306a36Sopenharmony_ciCLK_OF_DECLARE(imx50_ccm, "fsl,imx50-ccm", mx50_clocks_init); 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_cistatic void __init mx51_clocks_init(struct device_node *np) 36662306a36Sopenharmony_ci{ 36762306a36Sopenharmony_ci void __iomem *ccm_base; 36862306a36Sopenharmony_ci void __iomem *pll_base; 36962306a36Sopenharmony_ci u32 val; 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci pll_base = ioremap(MX51_DPLL1_BASE, SZ_16K); 37262306a36Sopenharmony_ci WARN_ON(!pll_base); 37362306a36Sopenharmony_ci clk[IMX5_CLK_PLL1_SW] = imx_clk_pllv2("pll1_sw", "osc", pll_base); 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci pll_base = ioremap(MX51_DPLL2_BASE, SZ_16K); 37662306a36Sopenharmony_ci WARN_ON(!pll_base); 37762306a36Sopenharmony_ci clk[IMX5_CLK_PLL2_SW] = imx_clk_pllv2("pll2_sw", "osc", pll_base); 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci pll_base = ioremap(MX51_DPLL3_BASE, SZ_16K); 38062306a36Sopenharmony_ci WARN_ON(!pll_base); 38162306a36Sopenharmony_ci clk[IMX5_CLK_PLL3_SW] = imx_clk_pllv2("pll3_sw", "osc", pll_base); 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci ccm_base = of_iomap(np, 0); 38462306a36Sopenharmony_ci WARN_ON(!ccm_base); 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci mx5_clocks_common_init(ccm_base); 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci clk[IMX5_CLK_PERIPH_APM] = imx_clk_mux("periph_apm", MXC_CCM_CBCMR, 12, 2, 38962306a36Sopenharmony_ci periph_apm_sel, ARRAY_SIZE(periph_apm_sel)); 39062306a36Sopenharmony_ci clk[IMX5_CLK_MAIN_BUS] = imx_clk_mux("main_bus", MXC_CCM_CBCDR, 25, 1, 39162306a36Sopenharmony_ci main_bus_sel, ARRAY_SIZE(main_bus_sel)); 39262306a36Sopenharmony_ci clk[IMX5_CLK_LP_APM] = imx_clk_mux("lp_apm", MXC_CCM_CCSR, 9, 1, 39362306a36Sopenharmony_ci lp_apm_sel, ARRAY_SIZE(lp_apm_sel)); 39462306a36Sopenharmony_ci clk[IMX5_CLK_IPU_DI0_SEL] = imx_clk_mux_flags("ipu_di0_sel", MXC_CCM_CSCMR2, 26, 3, 39562306a36Sopenharmony_ci mx51_ipu_di0_sel, ARRAY_SIZE(mx51_ipu_di0_sel), CLK_SET_RATE_PARENT); 39662306a36Sopenharmony_ci clk[IMX5_CLK_IPU_DI1_SEL] = imx_clk_mux_flags("ipu_di1_sel", MXC_CCM_CSCMR2, 29, 3, 39762306a36Sopenharmony_ci mx51_ipu_di1_sel, ARRAY_SIZE(mx51_ipu_di1_sel), CLK_SET_RATE_PARENT); 39862306a36Sopenharmony_ci clk[IMX5_CLK_TVE_EXT_SEL] = imx_clk_mux_flags("tve_ext_sel", MXC_CCM_CSCMR1, 6, 1, 39962306a36Sopenharmony_ci mx51_tve_ext_sel, ARRAY_SIZE(mx51_tve_ext_sel), CLK_SET_RATE_PARENT); 40062306a36Sopenharmony_ci clk[IMX5_CLK_TVE_SEL] = imx_clk_mux("tve_sel", MXC_CCM_CSCMR1, 7, 1, 40162306a36Sopenharmony_ci mx51_tve_sel, ARRAY_SIZE(mx51_tve_sel)); 40262306a36Sopenharmony_ci clk[IMX5_CLK_TVE_GATE] = imx_clk_gate2("tve_gate", "tve_sel", MXC_CCM_CCGR2, 30); 40362306a36Sopenharmony_ci clk[IMX5_CLK_TVE_PRED] = imx_clk_divider("tve_pred", "pll3_sw", MXC_CCM_CDCDR, 28, 3); 40462306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_A_SEL] = imx_clk_mux("esdhc_a_sel", MXC_CCM_CSCMR1, 20, 2, 40562306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 40662306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_B_SEL] = imx_clk_mux("esdhc_b_sel", MXC_CCM_CSCMR1, 16, 2, 40762306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 40862306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_C_SEL] = imx_clk_mux("esdhc_c_sel", MXC_CCM_CSCMR1, 19, 1, esdhc_c_sel, ARRAY_SIZE(esdhc_c_sel)); 40962306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_D_SEL] = imx_clk_mux("esdhc_d_sel", MXC_CCM_CSCMR1, 18, 1, esdhc_d_sel, ARRAY_SIZE(esdhc_d_sel)); 41062306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC1_PER_GATE] = imx_clk_gate2("esdhc1_per_gate", "esdhc_a_podf", MXC_CCM_CCGR3, 2); 41162306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC2_PER_GATE] = imx_clk_gate2("esdhc2_per_gate", "esdhc_b_podf", MXC_CCM_CCGR3, 6); 41262306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC3_PER_GATE] = imx_clk_gate2("esdhc3_per_gate", "esdhc_c_sel", MXC_CCM_CCGR3, 10); 41362306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC4_PER_GATE] = imx_clk_gate2("esdhc4_per_gate", "esdhc_d_sel", MXC_CCM_CCGR3, 14); 41462306a36Sopenharmony_ci clk[IMX5_CLK_USB_PHY_GATE] = imx_clk_gate2("usb_phy_gate", "usb_phy_sel", MXC_CCM_CCGR2, 0); 41562306a36Sopenharmony_ci clk[IMX5_CLK_HSI2C_GATE] = imx_clk_gate2("hsi2c_gate", "ipg", MXC_CCM_CCGR1, 22); 41662306a36Sopenharmony_ci clk[IMX5_CLK_SCC2_IPG_GATE] = imx_clk_gate2("scc2_gate", "ipg", MXC_CCM_CCGR1, 30); 41762306a36Sopenharmony_ci clk[IMX5_CLK_MIPI_HSC1_GATE] = imx_clk_gate2_flags("mipi_hsc1_gate", "ipg", MXC_CCM_CCGR4, 6, CLK_IS_CRITICAL); 41862306a36Sopenharmony_ci clk[IMX5_CLK_MIPI_HSC2_GATE] = imx_clk_gate2_flags("mipi_hsc2_gate", "ipg", MXC_CCM_CCGR4, 8, CLK_IS_CRITICAL); 41962306a36Sopenharmony_ci clk[IMX5_CLK_MIPI_ESC_GATE] = imx_clk_gate2_flags("mipi_esc_gate", "ipg", MXC_CCM_CCGR4, 10, CLK_IS_CRITICAL); 42062306a36Sopenharmony_ci clk[IMX5_CLK_MIPI_HSP_GATE] = imx_clk_gate2_flags("mipi_hsp_gate", "ipg", MXC_CCM_CCGR4, 12, CLK_IS_CRITICAL); 42162306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF_XTAL_SEL] = imx_clk_mux("spdif_xtal_sel", MXC_CCM_CSCMR1, 2, 2, 42262306a36Sopenharmony_ci mx51_spdif_xtal_sel, ARRAY_SIZE(mx51_spdif_xtal_sel)); 42362306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF1_SEL] = imx_clk_mux("spdif1_sel", MXC_CCM_CSCMR2, 2, 2, 42462306a36Sopenharmony_ci spdif_sel, ARRAY_SIZE(spdif_sel)); 42562306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF1_PRED] = imx_clk_divider("spdif1_pred", "spdif1_sel", MXC_CCM_CDCDR, 16, 3); 42662306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF1_PODF] = imx_clk_divider("spdif1_podf", "spdif1_pred", MXC_CCM_CDCDR, 9, 6); 42762306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF1_COM_SEL] = imx_clk_mux("spdif1_com_sel", MXC_CCM_CSCMR2, 5, 1, 42862306a36Sopenharmony_ci mx51_spdif1_com_sel, ARRAY_SIZE(mx51_spdif1_com_sel)); 42962306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF1_GATE] = imx_clk_gate2("spdif1_gate", "spdif1_com_sel", MXC_CCM_CCGR5, 28); 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci imx_check_clocks(clk, ARRAY_SIZE(clk)); 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci clk_data.clks = clk; 43462306a36Sopenharmony_ci clk_data.clk_num = ARRAY_SIZE(clk); 43562306a36Sopenharmony_ci of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci /* set the usboh3 parent to pll2_sw */ 43862306a36Sopenharmony_ci clk_set_parent(clk[IMX5_CLK_USBOH3_SEL], clk[IMX5_CLK_PLL2_SW]); 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci /* Set SDHC parents to be PLL2 */ 44162306a36Sopenharmony_ci clk_set_parent(clk[IMX5_CLK_ESDHC_A_SEL], clk[IMX5_CLK_PLL2_SW]); 44262306a36Sopenharmony_ci clk_set_parent(clk[IMX5_CLK_ESDHC_B_SEL], clk[IMX5_CLK_PLL2_SW]); 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci /* set SDHC root clock to 166.25MHZ*/ 44562306a36Sopenharmony_ci clk_set_rate(clk[IMX5_CLK_ESDHC_A_PODF], 166250000); 44662306a36Sopenharmony_ci clk_set_rate(clk[IMX5_CLK_ESDHC_B_PODF], 166250000); 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci clk_prepare_enable(clk[IMX5_CLK_IIM_GATE]); 44962306a36Sopenharmony_ci imx_print_silicon_rev("i.MX51", mx51_revision()); 45062306a36Sopenharmony_ci clk_disable_unprepare(clk[IMX5_CLK_IIM_GATE]); 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_ci /* 45362306a36Sopenharmony_ci * Reference Manual says: Functionality of CCDR[18] and CLPCR[23] is no 45462306a36Sopenharmony_ci * longer supported. Set to one for better power saving. 45562306a36Sopenharmony_ci * 45662306a36Sopenharmony_ci * The effect of not setting these bits is that MIPI clocks can't be 45762306a36Sopenharmony_ci * enabled without the IPU clock being enabled aswell. 45862306a36Sopenharmony_ci */ 45962306a36Sopenharmony_ci val = readl(MXC_CCM_CCDR); 46062306a36Sopenharmony_ci val |= 1 << 18; 46162306a36Sopenharmony_ci writel(val, MXC_CCM_CCDR); 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci val = readl(MXC_CCM_CLPCR); 46462306a36Sopenharmony_ci val |= 1 << 23; 46562306a36Sopenharmony_ci writel(val, MXC_CCM_CLPCR); 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci imx_register_uart_clocks(); 46862306a36Sopenharmony_ci} 46962306a36Sopenharmony_ciCLK_OF_DECLARE(imx51_ccm, "fsl,imx51-ccm", mx51_clocks_init); 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_cistatic void __init mx53_clocks_init(struct device_node *np) 47262306a36Sopenharmony_ci{ 47362306a36Sopenharmony_ci void __iomem *ccm_base; 47462306a36Sopenharmony_ci void __iomem *pll_base; 47562306a36Sopenharmony_ci unsigned long r; 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci pll_base = ioremap(MX53_DPLL1_BASE, SZ_16K); 47862306a36Sopenharmony_ci WARN_ON(!pll_base); 47962306a36Sopenharmony_ci clk[IMX5_CLK_PLL1_SW] = imx_clk_pllv2("pll1_sw", "osc", pll_base); 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci pll_base = ioremap(MX53_DPLL2_BASE, SZ_16K); 48262306a36Sopenharmony_ci WARN_ON(!pll_base); 48362306a36Sopenharmony_ci clk[IMX5_CLK_PLL2_SW] = imx_clk_pllv2("pll2_sw", "osc", pll_base); 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci pll_base = ioremap(MX53_DPLL3_BASE, SZ_16K); 48662306a36Sopenharmony_ci WARN_ON(!pll_base); 48762306a36Sopenharmony_ci clk[IMX5_CLK_PLL3_SW] = imx_clk_pllv2("pll3_sw", "osc", pll_base); 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci pll_base = ioremap(MX53_DPLL4_BASE, SZ_16K); 49062306a36Sopenharmony_ci WARN_ON(!pll_base); 49162306a36Sopenharmony_ci clk[IMX5_CLK_PLL4_SW] = imx_clk_pllv2("pll4_sw", "osc", pll_base); 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_ci ccm_base = of_iomap(np, 0); 49462306a36Sopenharmony_ci WARN_ON(!ccm_base); 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci mx5_clocks_common_init(ccm_base); 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_ci clk[IMX5_CLK_PERIPH_APM] = imx_clk_mux("periph_apm", MXC_CCM_CBCMR, 12, 2, 49962306a36Sopenharmony_ci periph_apm_sel, ARRAY_SIZE(periph_apm_sel)); 50062306a36Sopenharmony_ci clk[IMX5_CLK_MAIN_BUS] = imx_clk_mux("main_bus", MXC_CCM_CBCDR, 25, 1, 50162306a36Sopenharmony_ci main_bus_sel, ARRAY_SIZE(main_bus_sel)); 50262306a36Sopenharmony_ci clk[IMX5_CLK_LP_APM] = imx_clk_mux("lp_apm", MXC_CCM_CCSR, 10, 1, 50362306a36Sopenharmony_ci lp_apm_sel, ARRAY_SIZE(lp_apm_sel)); 50462306a36Sopenharmony_ci clk[IMX5_CLK_LDB_DI1_DIV_3_5] = imx_clk_fixed_factor("ldb_di1_div_3_5", "ldb_di1_sel", 2, 7); 50562306a36Sopenharmony_ci clk[IMX5_CLK_LDB_DI1_DIV] = imx_clk_divider_flags("ldb_di1_div", "ldb_di1_div_3_5", MXC_CCM_CSCMR2, 11, 1, 0); 50662306a36Sopenharmony_ci clk[IMX5_CLK_LDB_DI1_SEL] = imx_clk_mux_flags("ldb_di1_sel", MXC_CCM_CSCMR2, 9, 1, 50762306a36Sopenharmony_ci mx53_ldb_di1_sel, ARRAY_SIZE(mx53_ldb_di1_sel), CLK_SET_RATE_PARENT); 50862306a36Sopenharmony_ci clk[IMX5_CLK_DI_PLL4_PODF] = imx_clk_divider("di_pll4_podf", "pll4_sw", MXC_CCM_CDCDR, 16, 3); 50962306a36Sopenharmony_ci clk[IMX5_CLK_LDB_DI0_DIV_3_5] = imx_clk_fixed_factor("ldb_di0_div_3_5", "ldb_di0_sel", 2, 7); 51062306a36Sopenharmony_ci clk[IMX5_CLK_LDB_DI0_DIV] = imx_clk_divider_flags("ldb_di0_div", "ldb_di0_div_3_5", MXC_CCM_CSCMR2, 10, 1, 0); 51162306a36Sopenharmony_ci clk[IMX5_CLK_LDB_DI0_SEL] = imx_clk_mux_flags("ldb_di0_sel", MXC_CCM_CSCMR2, 8, 1, 51262306a36Sopenharmony_ci mx53_ldb_di0_sel, ARRAY_SIZE(mx53_ldb_di0_sel), CLK_SET_RATE_PARENT); 51362306a36Sopenharmony_ci clk[IMX5_CLK_LDB_DI0_GATE] = imx_clk_gate2("ldb_di0_gate", "ldb_di0_div", MXC_CCM_CCGR6, 28); 51462306a36Sopenharmony_ci clk[IMX5_CLK_LDB_DI1_GATE] = imx_clk_gate2("ldb_di1_gate", "ldb_di1_div", MXC_CCM_CCGR6, 30); 51562306a36Sopenharmony_ci clk[IMX5_CLK_IPU_DI0_SEL] = imx_clk_mux_flags("ipu_di0_sel", MXC_CCM_CSCMR2, 26, 3, 51662306a36Sopenharmony_ci mx53_ipu_di0_sel, ARRAY_SIZE(mx53_ipu_di0_sel), CLK_SET_RATE_PARENT); 51762306a36Sopenharmony_ci clk[IMX5_CLK_IPU_DI1_SEL] = imx_clk_mux_flags("ipu_di1_sel", MXC_CCM_CSCMR2, 29, 3, 51862306a36Sopenharmony_ci mx53_ipu_di1_sel, ARRAY_SIZE(mx53_ipu_di1_sel), CLK_SET_RATE_PARENT); 51962306a36Sopenharmony_ci clk[IMX5_CLK_TVE_EXT_SEL] = imx_clk_mux_flags("tve_ext_sel", MXC_CCM_CSCMR1, 6, 1, 52062306a36Sopenharmony_ci mx53_tve_ext_sel, ARRAY_SIZE(mx53_tve_ext_sel), CLK_SET_RATE_PARENT); 52162306a36Sopenharmony_ci clk[IMX5_CLK_TVE_GATE] = imx_clk_gate2("tve_gate", "tve_pred", MXC_CCM_CCGR2, 30); 52262306a36Sopenharmony_ci clk[IMX5_CLK_TVE_PRED] = imx_clk_divider("tve_pred", "tve_ext_sel", MXC_CCM_CDCDR, 28, 3); 52362306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_A_SEL] = imx_clk_mux("esdhc_a_sel", MXC_CCM_CSCMR1, 20, 2, 52462306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 52562306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_B_SEL] = imx_clk_mux("esdhc_b_sel", MXC_CCM_CSCMR1, 16, 2, 52662306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 52762306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_C_SEL] = imx_clk_mux("esdhc_c_sel", MXC_CCM_CSCMR1, 19, 1, esdhc_c_sel, ARRAY_SIZE(esdhc_c_sel)); 52862306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC_D_SEL] = imx_clk_mux("esdhc_d_sel", MXC_CCM_CSCMR1, 18, 1, esdhc_d_sel, ARRAY_SIZE(esdhc_d_sel)); 52962306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC1_PER_GATE] = imx_clk_gate2("esdhc1_per_gate", "esdhc_a_podf", MXC_CCM_CCGR3, 2); 53062306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC2_PER_GATE] = imx_clk_gate2("esdhc2_per_gate", "esdhc_c_sel", MXC_CCM_CCGR3, 6); 53162306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC3_PER_GATE] = imx_clk_gate2("esdhc3_per_gate", "esdhc_b_podf", MXC_CCM_CCGR3, 10); 53262306a36Sopenharmony_ci clk[IMX5_CLK_ESDHC4_PER_GATE] = imx_clk_gate2("esdhc4_per_gate", "esdhc_d_sel", MXC_CCM_CCGR3, 14); 53362306a36Sopenharmony_ci clk[IMX5_CLK_USB_PHY1_GATE] = imx_clk_gate2("usb_phy1_gate", "usb_phy_sel", MXC_CCM_CCGR4, 10); 53462306a36Sopenharmony_ci clk[IMX5_CLK_USB_PHY2_GATE] = imx_clk_gate2("usb_phy2_gate", "usb_phy_sel", MXC_CCM_CCGR4, 12); 53562306a36Sopenharmony_ci clk[IMX5_CLK_CAN_SEL] = imx_clk_mux("can_sel", MXC_CCM_CSCMR2, 6, 2, 53662306a36Sopenharmony_ci mx53_can_sel, ARRAY_SIZE(mx53_can_sel)); 53762306a36Sopenharmony_ci clk[IMX5_CLK_CAN1_SERIAL_GATE] = imx_clk_gate2("can1_serial_gate", "can_sel", MXC_CCM_CCGR6, 22); 53862306a36Sopenharmony_ci clk[IMX5_CLK_CAN1_IPG_GATE] = imx_clk_gate2("can1_ipg_gate", "ipg", MXC_CCM_CCGR6, 20); 53962306a36Sopenharmony_ci clk[IMX5_CLK_OCRAM] = imx_clk_gate2("ocram", "ahb", MXC_CCM_CCGR6, 2); 54062306a36Sopenharmony_ci clk[IMX5_CLK_CAN2_SERIAL_GATE] = imx_clk_gate2("can2_serial_gate", "can_sel", MXC_CCM_CCGR4, 8); 54162306a36Sopenharmony_ci clk[IMX5_CLK_CAN2_IPG_GATE] = imx_clk_gate2("can2_ipg_gate", "ipg", MXC_CCM_CCGR4, 6); 54262306a36Sopenharmony_ci clk[IMX5_CLK_I2C3_GATE] = imx_clk_gate2("i2c3_gate", "per_root", MXC_CCM_CCGR1, 22); 54362306a36Sopenharmony_ci clk[IMX5_CLK_SATA_GATE] = imx_clk_gate2("sata_gate", "ipg", MXC_CCM_CCGR4, 2); 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci clk[IMX5_CLK_FIRI_SEL] = imx_clk_mux("firi_sel", MXC_CCM_CSCMR2, 12, 2, 54662306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 54762306a36Sopenharmony_ci clk[IMX5_CLK_FIRI_PRED] = imx_clk_divider("firi_pred", "firi_sel", MXC_CCM_CSCDR3, 6, 3); 54862306a36Sopenharmony_ci clk[IMX5_CLK_FIRI_PODF] = imx_clk_divider("firi_podf", "firi_pred", MXC_CCM_CSCDR3, 0, 6); 54962306a36Sopenharmony_ci clk[IMX5_CLK_FIRI_SERIAL_GATE] = imx_clk_gate2("firi_serial_gate", "firi_podf", MXC_CCM_CCGR1, 28); 55062306a36Sopenharmony_ci clk[IMX5_CLK_FIRI_IPG_GATE] = imx_clk_gate2("firi_ipg_gate", "ipg", MXC_CCM_CCGR1, 26); 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci clk[IMX5_CLK_CSI0_MCLK1_SEL] = imx_clk_mux("csi0_mclk1_sel", MXC_CCM_CSCMR2, 22, 2, 55362306a36Sopenharmony_ci standard_pll_sel, ARRAY_SIZE(standard_pll_sel)); 55462306a36Sopenharmony_ci clk[IMX5_CLK_CSI0_MCLK1_PRED] = imx_clk_divider("csi0_mclk1_pred", "csi0_mclk1_sel", MXC_CCM_CSCDR4, 6, 3); 55562306a36Sopenharmony_ci clk[IMX5_CLK_CSI0_MCLK1_PODF] = imx_clk_divider("csi0_mclk1_podf", "csi0_mclk1_pred", MXC_CCM_CSCDR4, 0, 6); 55662306a36Sopenharmony_ci clk[IMX5_CLK_CSI0_MCLK1_GATE] = imx_clk_gate2("csi0_mclk1_serial_gate", "csi0_mclk1_podf", MXC_CCM_CCGR6, 4); 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_ci clk[IMX5_CLK_IEEE1588_SEL] = imx_clk_mux("ieee1588_sel", MXC_CCM_CSCMR2, 14, 2, 55962306a36Sopenharmony_ci ieee1588_sels, ARRAY_SIZE(ieee1588_sels)); 56062306a36Sopenharmony_ci clk[IMX5_CLK_IEEE1588_PRED] = imx_clk_divider("ieee1588_pred", "ieee1588_sel", MXC_CCM_CSCDR2, 6, 3); 56162306a36Sopenharmony_ci clk[IMX5_CLK_IEEE1588_PODF] = imx_clk_divider("ieee1588_podf", "ieee1588_pred", MXC_CCM_CSCDR2, 0, 6); 56262306a36Sopenharmony_ci clk[IMX5_CLK_IEEE1588_GATE] = imx_clk_gate2("ieee1588_serial_gate", "ieee1588_podf", MXC_CCM_CCGR7, 6); 56362306a36Sopenharmony_ci clk[IMX5_CLK_UART4_IPG_GATE] = imx_clk_gate2("uart4_ipg_gate", "ipg", MXC_CCM_CCGR7, 8); 56462306a36Sopenharmony_ci clk[IMX5_CLK_UART4_PER_GATE] = imx_clk_gate2("uart4_per_gate", "uart_root", MXC_CCM_CCGR7, 10); 56562306a36Sopenharmony_ci clk[IMX5_CLK_UART5_IPG_GATE] = imx_clk_gate2("uart5_ipg_gate", "ipg", MXC_CCM_CCGR7, 12); 56662306a36Sopenharmony_ci clk[IMX5_CLK_UART5_PER_GATE] = imx_clk_gate2("uart5_per_gate", "uart_root", MXC_CCM_CCGR7, 14); 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci clk[IMX5_CLK_CKO1_SEL] = imx_clk_mux("cko1_sel", MXC_CCM_CCOSR, 0, 4, 56962306a36Sopenharmony_ci mx53_cko1_sel, ARRAY_SIZE(mx53_cko1_sel)); 57062306a36Sopenharmony_ci clk[IMX5_CLK_CKO1_PODF] = imx_clk_divider("cko1_podf", "cko1_sel", MXC_CCM_CCOSR, 4, 3); 57162306a36Sopenharmony_ci clk[IMX5_CLK_CKO1] = imx_clk_gate2("cko1", "cko1_podf", MXC_CCM_CCOSR, 7); 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci clk[IMX5_CLK_CKO2_SEL] = imx_clk_mux("cko2_sel", MXC_CCM_CCOSR, 16, 5, 57462306a36Sopenharmony_ci mx53_cko2_sel, ARRAY_SIZE(mx53_cko2_sel)); 57562306a36Sopenharmony_ci clk[IMX5_CLK_CKO2_PODF] = imx_clk_divider("cko2_podf", "cko2_sel", MXC_CCM_CCOSR, 21, 3); 57662306a36Sopenharmony_ci clk[IMX5_CLK_CKO2] = imx_clk_gate2("cko2", "cko2_podf", MXC_CCM_CCOSR, 24); 57762306a36Sopenharmony_ci clk[IMX5_CLK_SPDIF_XTAL_SEL] = imx_clk_mux("spdif_xtal_sel", MXC_CCM_CSCMR1, 2, 2, 57862306a36Sopenharmony_ci mx53_spdif_xtal_sel, ARRAY_SIZE(mx53_spdif_xtal_sel)); 57962306a36Sopenharmony_ci clk[IMX5_CLK_ARM] = imx_clk_cpu("arm", "cpu_podf", 58062306a36Sopenharmony_ci clk[IMX5_CLK_CPU_PODF], 58162306a36Sopenharmony_ci clk[IMX5_CLK_CPU_PODF_SEL], 58262306a36Sopenharmony_ci clk[IMX5_CLK_PLL1_SW], 58362306a36Sopenharmony_ci clk[IMX5_CLK_STEP_SEL]); 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci imx_check_clocks(clk, ARRAY_SIZE(clk)); 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci clk_data.clks = clk; 58862306a36Sopenharmony_ci clk_data.clk_num = ARRAY_SIZE(clk); 58962306a36Sopenharmony_ci of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci /* Set SDHC parents to be PLL2 */ 59262306a36Sopenharmony_ci clk_set_parent(clk[IMX5_CLK_ESDHC_A_SEL], clk[IMX5_CLK_PLL2_SW]); 59362306a36Sopenharmony_ci clk_set_parent(clk[IMX5_CLK_ESDHC_B_SEL], clk[IMX5_CLK_PLL2_SW]); 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci /* set SDHC root clock to 200MHZ*/ 59662306a36Sopenharmony_ci clk_set_rate(clk[IMX5_CLK_ESDHC_A_PODF], 200000000); 59762306a36Sopenharmony_ci clk_set_rate(clk[IMX5_CLK_ESDHC_B_PODF], 200000000); 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci /* move can bus clk to 24MHz */ 60062306a36Sopenharmony_ci clk_set_parent(clk[IMX5_CLK_CAN_SEL], clk[IMX5_CLK_LP_APM]); 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_ci /* make sure step clock is running from 24MHz */ 60362306a36Sopenharmony_ci clk_set_parent(clk[IMX5_CLK_STEP_SEL], clk[IMX5_CLK_LP_APM]); 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci clk_prepare_enable(clk[IMX5_CLK_IIM_GATE]); 60662306a36Sopenharmony_ci imx_print_silicon_rev("i.MX53", mx53_revision()); 60762306a36Sopenharmony_ci clk_disable_unprepare(clk[IMX5_CLK_IIM_GATE]); 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ci r = clk_round_rate(clk[IMX5_CLK_USBOH3_PER_GATE], 54000000); 61062306a36Sopenharmony_ci clk_set_rate(clk[IMX5_CLK_USBOH3_PER_GATE], r); 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci imx_register_uart_clocks(); 61362306a36Sopenharmony_ci} 61462306a36Sopenharmony_ciCLK_OF_DECLARE(imx53_ccm, "fsl,imx53-ccm", mx53_clocks_init); 615