162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci#include <linux/clk.h> 362306a36Sopenharmony_ci#include <linux/clk-provider.h> 462306a36Sopenharmony_ci#include <linux/clkdev.h> 562306a36Sopenharmony_ci#include <linux/err.h> 662306a36Sopenharmony_ci#include <linux/io.h> 762306a36Sopenharmony_ci#include <linux/of.h> 862306a36Sopenharmony_ci#include <linux/of_address.h> 962306a36Sopenharmony_ci#include <dt-bindings/clock/imx27-clock.h> 1062306a36Sopenharmony_ci#include <soc/imx/revision.h> 1162306a36Sopenharmony_ci#include <asm/irq.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include "clk.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define MX27_CCM_BASE_ADDR 0x10027000 1662306a36Sopenharmony_ci#define MX27_GPT1_BASE_ADDR 0x10003000 1762306a36Sopenharmony_ci#define MX27_INT_GPT1 (NR_IRQS_LEGACY + 26) 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_cistatic void __iomem *ccm __initdata; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci/* Register offsets */ 2262306a36Sopenharmony_ci#define CCM_CSCR (ccm + 0x00) 2362306a36Sopenharmony_ci#define CCM_MPCTL0 (ccm + 0x04) 2462306a36Sopenharmony_ci#define CCM_MPCTL1 (ccm + 0x08) 2562306a36Sopenharmony_ci#define CCM_SPCTL0 (ccm + 0x0c) 2662306a36Sopenharmony_ci#define CCM_SPCTL1 (ccm + 0x10) 2762306a36Sopenharmony_ci#define CCM_PCDR0 (ccm + 0x18) 2862306a36Sopenharmony_ci#define CCM_PCDR1 (ccm + 0x1c) 2962306a36Sopenharmony_ci#define CCM_PCCR0 (ccm + 0x20) 3062306a36Sopenharmony_ci#define CCM_PCCR1 (ccm + 0x24) 3162306a36Sopenharmony_ci#define CCM_CCSR (ccm + 0x28) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic const char *vpu_sel_clks[] = { "spll", "mpll_main2", }; 3462306a36Sopenharmony_cistatic const char *cpu_sel_clks[] = { "mpll_main2", "mpll", }; 3562306a36Sopenharmony_cistatic const char *mpll_sel_clks[] = { "fpm", "mpll_osc_sel", }; 3662306a36Sopenharmony_cistatic const char *mpll_osc_sel_clks[] = { "ckih_gate", "ckih_div1p5", }; 3762306a36Sopenharmony_cistatic const char *clko_sel_clks[] = { 3862306a36Sopenharmony_ci "ckil", "fpm", "ckih_gate", "ckih_gate", 3962306a36Sopenharmony_ci "ckih_gate", "mpll", "spll", "cpu_div", 4062306a36Sopenharmony_ci "ahb", "ipg", "per1_div", "per2_div", 4162306a36Sopenharmony_ci "per3_div", "per4_div", "ssi1_div", "ssi2_div", 4262306a36Sopenharmony_ci "nfc_div", "mshc_div", "vpu_div", "60m", 4362306a36Sopenharmony_ci "32k", "usb_div", "dptc", 4462306a36Sopenharmony_ci}; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic const char *ssi_sel_clks[] = { "spll_gate", "mpll", }; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistatic struct clk *clk[IMX27_CLK_MAX]; 4962306a36Sopenharmony_cistatic struct clk_onecell_data clk_data; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistatic void __init _mx27_clocks_init(unsigned long fref) 5262306a36Sopenharmony_ci{ 5362306a36Sopenharmony_ci BUG_ON(!ccm); 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci clk[IMX27_CLK_DUMMY] = imx_clk_fixed("dummy", 0); 5662306a36Sopenharmony_ci clk[IMX27_CLK_CKIH] = imx_clk_fixed("ckih", fref); 5762306a36Sopenharmony_ci clk[IMX27_CLK_CKIL] = imx_clk_fixed("ckil", 32768); 5862306a36Sopenharmony_ci clk[IMX27_CLK_FPM] = imx_clk_fixed_factor("fpm", "ckil", 1024, 1); 5962306a36Sopenharmony_ci clk[IMX27_CLK_CKIH_DIV1P5] = imx_clk_fixed_factor("ckih_div1p5", "ckih_gate", 2, 3); 6062306a36Sopenharmony_ci clk[IMX27_CLK_CKIH_GATE] = imx_clk_gate_dis("ckih_gate", "ckih", CCM_CSCR, 3); 6162306a36Sopenharmony_ci clk[IMX27_CLK_MPLL_OSC_SEL] = imx_clk_mux("mpll_osc_sel", CCM_CSCR, 4, 1, mpll_osc_sel_clks, ARRAY_SIZE(mpll_osc_sel_clks)); 6262306a36Sopenharmony_ci clk[IMX27_CLK_MPLL_SEL] = imx_clk_mux("mpll_sel", CCM_CSCR, 16, 1, mpll_sel_clks, ARRAY_SIZE(mpll_sel_clks)); 6362306a36Sopenharmony_ci clk[IMX27_CLK_MPLL] = imx_clk_pllv1(IMX_PLLV1_IMX27, "mpll", "mpll_sel", CCM_MPCTL0); 6462306a36Sopenharmony_ci clk[IMX27_CLK_SPLL] = imx_clk_pllv1(IMX_PLLV1_IMX27, "spll", "ckih_gate", CCM_SPCTL0); 6562306a36Sopenharmony_ci clk[IMX27_CLK_SPLL_GATE] = imx_clk_gate("spll_gate", "spll", CCM_CSCR, 1); 6662306a36Sopenharmony_ci clk[IMX27_CLK_MPLL_MAIN2] = imx_clk_fixed_factor("mpll_main2", "mpll", 2, 3); 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci if (mx27_revision() >= IMX_CHIP_REVISION_2_0) { 6962306a36Sopenharmony_ci clk[IMX27_CLK_AHB] = imx_clk_divider("ahb", "mpll_main2", CCM_CSCR, 8, 2); 7062306a36Sopenharmony_ci clk[IMX27_CLK_IPG] = imx_clk_fixed_factor("ipg", "ahb", 1, 2); 7162306a36Sopenharmony_ci } else { 7262306a36Sopenharmony_ci clk[IMX27_CLK_AHB] = imx_clk_divider("ahb", "mpll_main2", CCM_CSCR, 9, 4); 7362306a36Sopenharmony_ci clk[IMX27_CLK_IPG] = imx_clk_divider("ipg", "ahb", CCM_CSCR, 8, 1); 7462306a36Sopenharmony_ci } 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci clk[IMX27_CLK_MSHC_DIV] = imx_clk_divider("mshc_div", "ahb", CCM_PCDR0, 0, 6); 7762306a36Sopenharmony_ci clk[IMX27_CLK_NFC_DIV] = imx_clk_divider("nfc_div", "ahb", CCM_PCDR0, 6, 4); 7862306a36Sopenharmony_ci clk[IMX27_CLK_PER1_DIV] = imx_clk_divider("per1_div", "mpll_main2", CCM_PCDR1, 0, 6); 7962306a36Sopenharmony_ci clk[IMX27_CLK_PER2_DIV] = imx_clk_divider("per2_div", "mpll_main2", CCM_PCDR1, 8, 6); 8062306a36Sopenharmony_ci clk[IMX27_CLK_PER3_DIV] = imx_clk_divider("per3_div", "mpll_main2", CCM_PCDR1, 16, 6); 8162306a36Sopenharmony_ci clk[IMX27_CLK_PER4_DIV] = imx_clk_divider("per4_div", "mpll_main2", CCM_PCDR1, 24, 6); 8262306a36Sopenharmony_ci clk[IMX27_CLK_VPU_SEL] = imx_clk_mux("vpu_sel", CCM_CSCR, 21, 1, vpu_sel_clks, ARRAY_SIZE(vpu_sel_clks)); 8362306a36Sopenharmony_ci clk[IMX27_CLK_VPU_DIV] = imx_clk_divider("vpu_div", "vpu_sel", CCM_PCDR0, 10, 6); 8462306a36Sopenharmony_ci clk[IMX27_CLK_USB_DIV] = imx_clk_divider("usb_div", "spll_gate", CCM_CSCR, 28, 3); 8562306a36Sopenharmony_ci clk[IMX27_CLK_CPU_SEL] = imx_clk_mux("cpu_sel", CCM_CSCR, 15, 1, cpu_sel_clks, ARRAY_SIZE(cpu_sel_clks)); 8662306a36Sopenharmony_ci clk[IMX27_CLK_CLKO_SEL] = imx_clk_mux("clko_sel", CCM_CCSR, 0, 5, clko_sel_clks, ARRAY_SIZE(clko_sel_clks)); 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci if (mx27_revision() >= IMX_CHIP_REVISION_2_0) 8962306a36Sopenharmony_ci clk[IMX27_CLK_CPU_DIV] = imx_clk_divider("cpu_div", "cpu_sel", CCM_CSCR, 12, 2); 9062306a36Sopenharmony_ci else 9162306a36Sopenharmony_ci clk[IMX27_CLK_CPU_DIV] = imx_clk_divider("cpu_div", "cpu_sel", CCM_CSCR, 13, 3); 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci clk[IMX27_CLK_CLKO_DIV] = imx_clk_divider("clko_div", "clko_sel", CCM_PCDR0, 22, 3); 9462306a36Sopenharmony_ci clk[IMX27_CLK_SSI1_SEL] = imx_clk_mux("ssi1_sel", CCM_CSCR, 22, 1, ssi_sel_clks, ARRAY_SIZE(ssi_sel_clks)); 9562306a36Sopenharmony_ci clk[IMX27_CLK_SSI2_SEL] = imx_clk_mux("ssi2_sel", CCM_CSCR, 23, 1, ssi_sel_clks, ARRAY_SIZE(ssi_sel_clks)); 9662306a36Sopenharmony_ci clk[IMX27_CLK_SSI1_DIV] = imx_clk_divider("ssi1_div", "ssi1_sel", CCM_PCDR0, 16, 6); 9762306a36Sopenharmony_ci clk[IMX27_CLK_SSI2_DIV] = imx_clk_divider("ssi2_div", "ssi2_sel", CCM_PCDR0, 26, 6); 9862306a36Sopenharmony_ci clk[IMX27_CLK_CLKO_EN] = imx_clk_gate("clko_en", "clko_div", CCM_PCCR0, 0); 9962306a36Sopenharmony_ci clk[IMX27_CLK_SSI2_IPG_GATE] = imx_clk_gate("ssi2_ipg_gate", "ipg", CCM_PCCR0, 0); 10062306a36Sopenharmony_ci clk[IMX27_CLK_SSI1_IPG_GATE] = imx_clk_gate("ssi1_ipg_gate", "ipg", CCM_PCCR0, 1); 10162306a36Sopenharmony_ci clk[IMX27_CLK_SLCDC_IPG_GATE] = imx_clk_gate("slcdc_ipg_gate", "ipg", CCM_PCCR0, 2); 10262306a36Sopenharmony_ci clk[IMX27_CLK_SDHC3_IPG_GATE] = imx_clk_gate("sdhc3_ipg_gate", "ipg", CCM_PCCR0, 3); 10362306a36Sopenharmony_ci clk[IMX27_CLK_SDHC2_IPG_GATE] = imx_clk_gate("sdhc2_ipg_gate", "ipg", CCM_PCCR0, 4); 10462306a36Sopenharmony_ci clk[IMX27_CLK_SDHC1_IPG_GATE] = imx_clk_gate("sdhc1_ipg_gate", "ipg", CCM_PCCR0, 5); 10562306a36Sopenharmony_ci clk[IMX27_CLK_SCC_IPG_GATE] = imx_clk_gate("scc_ipg_gate", "ipg", CCM_PCCR0, 6); 10662306a36Sopenharmony_ci clk[IMX27_CLK_SAHARA_IPG_GATE] = imx_clk_gate("sahara_ipg_gate", "ipg", CCM_PCCR0, 7); 10762306a36Sopenharmony_ci clk[IMX27_CLK_RTIC_IPG_GATE] = imx_clk_gate("rtic_ipg_gate", "ipg", CCM_PCCR0, 8); 10862306a36Sopenharmony_ci clk[IMX27_CLK_RTC_IPG_GATE] = imx_clk_gate("rtc_ipg_gate", "ipg", CCM_PCCR0, 9); 10962306a36Sopenharmony_ci clk[IMX27_CLK_PWM_IPG_GATE] = imx_clk_gate("pwm_ipg_gate", "ipg", CCM_PCCR0, 11); 11062306a36Sopenharmony_ci clk[IMX27_CLK_OWIRE_IPG_GATE] = imx_clk_gate("owire_ipg_gate", "ipg", CCM_PCCR0, 12); 11162306a36Sopenharmony_ci clk[IMX27_CLK_MSHC_IPG_GATE] = imx_clk_gate("mshc_ipg_gate", "ipg", CCM_PCCR0, 13); 11262306a36Sopenharmony_ci clk[IMX27_CLK_LCDC_IPG_GATE] = imx_clk_gate("lcdc_ipg_gate", "ipg", CCM_PCCR0, 14); 11362306a36Sopenharmony_ci clk[IMX27_CLK_KPP_IPG_GATE] = imx_clk_gate("kpp_ipg_gate", "ipg", CCM_PCCR0, 15); 11462306a36Sopenharmony_ci clk[IMX27_CLK_IIM_IPG_GATE] = imx_clk_gate("iim_ipg_gate", "ipg", CCM_PCCR0, 16); 11562306a36Sopenharmony_ci clk[IMX27_CLK_I2C2_IPG_GATE] = imx_clk_gate("i2c2_ipg_gate", "ipg", CCM_PCCR0, 17); 11662306a36Sopenharmony_ci clk[IMX27_CLK_I2C1_IPG_GATE] = imx_clk_gate("i2c1_ipg_gate", "ipg", CCM_PCCR0, 18); 11762306a36Sopenharmony_ci clk[IMX27_CLK_GPT6_IPG_GATE] = imx_clk_gate("gpt6_ipg_gate", "ipg", CCM_PCCR0, 19); 11862306a36Sopenharmony_ci clk[IMX27_CLK_GPT5_IPG_GATE] = imx_clk_gate("gpt5_ipg_gate", "ipg", CCM_PCCR0, 20); 11962306a36Sopenharmony_ci clk[IMX27_CLK_GPT4_IPG_GATE] = imx_clk_gate("gpt4_ipg_gate", "ipg", CCM_PCCR0, 21); 12062306a36Sopenharmony_ci clk[IMX27_CLK_GPT3_IPG_GATE] = imx_clk_gate("gpt3_ipg_gate", "ipg", CCM_PCCR0, 22); 12162306a36Sopenharmony_ci clk[IMX27_CLK_GPT2_IPG_GATE] = imx_clk_gate("gpt2_ipg_gate", "ipg", CCM_PCCR0, 23); 12262306a36Sopenharmony_ci clk[IMX27_CLK_GPT1_IPG_GATE] = imx_clk_gate("gpt1_ipg_gate", "ipg", CCM_PCCR0, 24); 12362306a36Sopenharmony_ci clk[IMX27_CLK_GPIO_IPG_GATE] = imx_clk_gate("gpio_ipg_gate", "ipg", CCM_PCCR0, 25); 12462306a36Sopenharmony_ci clk[IMX27_CLK_FEC_IPG_GATE] = imx_clk_gate("fec_ipg_gate", "ipg", CCM_PCCR0, 26); 12562306a36Sopenharmony_ci clk[IMX27_CLK_EMMA_IPG_GATE] = imx_clk_gate("emma_ipg_gate", "ipg", CCM_PCCR0, 27); 12662306a36Sopenharmony_ci clk[IMX27_CLK_DMA_IPG_GATE] = imx_clk_gate("dma_ipg_gate", "ipg", CCM_PCCR0, 28); 12762306a36Sopenharmony_ci clk[IMX27_CLK_CSPI3_IPG_GATE] = imx_clk_gate("cspi3_ipg_gate", "ipg", CCM_PCCR0, 29); 12862306a36Sopenharmony_ci clk[IMX27_CLK_CSPI2_IPG_GATE] = imx_clk_gate("cspi2_ipg_gate", "ipg", CCM_PCCR0, 30); 12962306a36Sopenharmony_ci clk[IMX27_CLK_CSPI1_IPG_GATE] = imx_clk_gate("cspi1_ipg_gate", "ipg", CCM_PCCR0, 31); 13062306a36Sopenharmony_ci clk[IMX27_CLK_MSHC_BAUD_GATE] = imx_clk_gate("mshc_baud_gate", "mshc_div", CCM_PCCR1, 2); 13162306a36Sopenharmony_ci clk[IMX27_CLK_NFC_BAUD_GATE] = imx_clk_gate("nfc_baud_gate", "nfc_div", CCM_PCCR1, 3); 13262306a36Sopenharmony_ci clk[IMX27_CLK_SSI2_BAUD_GATE] = imx_clk_gate("ssi2_baud_gate", "ssi2_div", CCM_PCCR1, 4); 13362306a36Sopenharmony_ci clk[IMX27_CLK_SSI1_BAUD_GATE] = imx_clk_gate("ssi1_baud_gate", "ssi1_div", CCM_PCCR1, 5); 13462306a36Sopenharmony_ci clk[IMX27_CLK_VPU_BAUD_GATE] = imx_clk_gate("vpu_baud_gate", "vpu_div", CCM_PCCR1, 6); 13562306a36Sopenharmony_ci clk[IMX27_CLK_PER4_GATE] = imx_clk_gate("per4_gate", "per4_div", CCM_PCCR1, 7); 13662306a36Sopenharmony_ci clk[IMX27_CLK_PER3_GATE] = imx_clk_gate("per3_gate", "per3_div", CCM_PCCR1, 8); 13762306a36Sopenharmony_ci clk[IMX27_CLK_PER2_GATE] = imx_clk_gate("per2_gate", "per2_div", CCM_PCCR1, 9); 13862306a36Sopenharmony_ci clk[IMX27_CLK_PER1_GATE] = imx_clk_gate("per1_gate", "per1_div", CCM_PCCR1, 10); 13962306a36Sopenharmony_ci clk[IMX27_CLK_USB_AHB_GATE] = imx_clk_gate("usb_ahb_gate", "ahb", CCM_PCCR1, 11); 14062306a36Sopenharmony_ci clk[IMX27_CLK_SLCDC_AHB_GATE] = imx_clk_gate("slcdc_ahb_gate", "ahb", CCM_PCCR1, 12); 14162306a36Sopenharmony_ci clk[IMX27_CLK_SAHARA_AHB_GATE] = imx_clk_gate("sahara_ahb_gate", "ahb", CCM_PCCR1, 13); 14262306a36Sopenharmony_ci clk[IMX27_CLK_RTIC_AHB_GATE] = imx_clk_gate("rtic_ahb_gate", "ahb", CCM_PCCR1, 14); 14362306a36Sopenharmony_ci clk[IMX27_CLK_LCDC_AHB_GATE] = imx_clk_gate("lcdc_ahb_gate", "ahb", CCM_PCCR1, 15); 14462306a36Sopenharmony_ci clk[IMX27_CLK_VPU_AHB_GATE] = imx_clk_gate("vpu_ahb_gate", "ahb", CCM_PCCR1, 16); 14562306a36Sopenharmony_ci clk[IMX27_CLK_FEC_AHB_GATE] = imx_clk_gate("fec_ahb_gate", "ahb", CCM_PCCR1, 17); 14662306a36Sopenharmony_ci clk[IMX27_CLK_EMMA_AHB_GATE] = imx_clk_gate("emma_ahb_gate", "ahb", CCM_PCCR1, 18); 14762306a36Sopenharmony_ci clk[IMX27_CLK_EMI_AHB_GATE] = imx_clk_gate("emi_ahb_gate", "ahb", CCM_PCCR1, 19); 14862306a36Sopenharmony_ci clk[IMX27_CLK_DMA_AHB_GATE] = imx_clk_gate("dma_ahb_gate", "ahb", CCM_PCCR1, 20); 14962306a36Sopenharmony_ci clk[IMX27_CLK_CSI_AHB_GATE] = imx_clk_gate("csi_ahb_gate", "ahb", CCM_PCCR1, 21); 15062306a36Sopenharmony_ci clk[IMX27_CLK_BROM_AHB_GATE] = imx_clk_gate("brom_ahb_gate", "ahb", CCM_PCCR1, 22); 15162306a36Sopenharmony_ci clk[IMX27_CLK_ATA_AHB_GATE] = imx_clk_gate("ata_ahb_gate", "ahb", CCM_PCCR1, 23); 15262306a36Sopenharmony_ci clk[IMX27_CLK_WDOG_IPG_GATE] = imx_clk_gate("wdog_ipg_gate", "ipg", CCM_PCCR1, 24); 15362306a36Sopenharmony_ci clk[IMX27_CLK_USB_IPG_GATE] = imx_clk_gate("usb_ipg_gate", "ipg", CCM_PCCR1, 25); 15462306a36Sopenharmony_ci clk[IMX27_CLK_UART6_IPG_GATE] = imx_clk_gate("uart6_ipg_gate", "ipg", CCM_PCCR1, 26); 15562306a36Sopenharmony_ci clk[IMX27_CLK_UART5_IPG_GATE] = imx_clk_gate("uart5_ipg_gate", "ipg", CCM_PCCR1, 27); 15662306a36Sopenharmony_ci clk[IMX27_CLK_UART4_IPG_GATE] = imx_clk_gate("uart4_ipg_gate", "ipg", CCM_PCCR1, 28); 15762306a36Sopenharmony_ci clk[IMX27_CLK_UART3_IPG_GATE] = imx_clk_gate("uart3_ipg_gate", "ipg", CCM_PCCR1, 29); 15862306a36Sopenharmony_ci clk[IMX27_CLK_UART2_IPG_GATE] = imx_clk_gate("uart2_ipg_gate", "ipg", CCM_PCCR1, 30); 15962306a36Sopenharmony_ci clk[IMX27_CLK_UART1_IPG_GATE] = imx_clk_gate("uart1_ipg_gate", "ipg", CCM_PCCR1, 31); 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci imx_check_clocks(clk, ARRAY_SIZE(clk)); 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci clk_register_clkdev(clk[IMX27_CLK_CPU_DIV], NULL, "cpu0"); 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci clk_prepare_enable(clk[IMX27_CLK_EMI_AHB_GATE]); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci imx_register_uart_clocks(); 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci imx_print_silicon_rev("i.MX27", mx27_revision()); 17062306a36Sopenharmony_ci} 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_cistatic void __init mx27_clocks_init_dt(struct device_node *np) 17362306a36Sopenharmony_ci{ 17462306a36Sopenharmony_ci struct device_node *refnp; 17562306a36Sopenharmony_ci u32 fref = 26000000; /* default */ 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci for_each_compatible_node(refnp, NULL, "fixed-clock") { 17862306a36Sopenharmony_ci if (!of_device_is_compatible(refnp, "fsl,imx-osc26m")) 17962306a36Sopenharmony_ci continue; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci if (!of_property_read_u32(refnp, "clock-frequency", &fref)) { 18262306a36Sopenharmony_ci of_node_put(refnp); 18362306a36Sopenharmony_ci break; 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci } 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci ccm = of_iomap(np, 0); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci _mx27_clocks_init(fref); 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci clk_data.clks = clk; 19262306a36Sopenharmony_ci clk_data.clk_num = ARRAY_SIZE(clk); 19362306a36Sopenharmony_ci of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); 19462306a36Sopenharmony_ci} 19562306a36Sopenharmony_ciCLK_OF_DECLARE(imx27_ccm, "fsl,imx27-ccm", mx27_clocks_init_dt); 196