162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2008 Sascha Hauer <s.hauer@pengutronix.de>, Pengutronix 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clkdev.h> 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/err.h> 962306a36Sopenharmony_ci#include <linux/init.h> 1062306a36Sopenharmony_ci#include <linux/of.h> 1162306a36Sopenharmony_ci#include <linux/of_address.h> 1262306a36Sopenharmony_ci#include <dt-bindings/clock/imx1-clock.h> 1362306a36Sopenharmony_ci#include <asm/irq.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include "clk.h" 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#define MX1_CCM_BASE_ADDR 0x0021b000 1862306a36Sopenharmony_ci#define MX1_TIM1_BASE_ADDR 0x00220000 1962306a36Sopenharmony_ci#define MX1_TIM1_INT (NR_IRQS_LEGACY + 59) 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_cistatic const char *prem_sel_clks[] = { "clk32_premult", "clk16m", }; 2262306a36Sopenharmony_cistatic const char *clko_sel_clks[] = { "per1", "hclk", "clk48m", "clk16m", 2362306a36Sopenharmony_ci "prem", "fclk", }; 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cistatic struct clk *clk[IMX1_CLK_MAX]; 2662306a36Sopenharmony_cistatic struct clk_onecell_data clk_data; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic void __iomem *ccm __initdata; 2962306a36Sopenharmony_ci#define CCM_CSCR (ccm + 0x0000) 3062306a36Sopenharmony_ci#define CCM_MPCTL0 (ccm + 0x0004) 3162306a36Sopenharmony_ci#define CCM_SPCTL0 (ccm + 0x000c) 3262306a36Sopenharmony_ci#define CCM_PCDR (ccm + 0x0020) 3362306a36Sopenharmony_ci#define SCM_GCCR (ccm + 0x0810) 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistatic void __init mx1_clocks_init_dt(struct device_node *np) 3662306a36Sopenharmony_ci{ 3762306a36Sopenharmony_ci ccm = of_iomap(np, 0); 3862306a36Sopenharmony_ci BUG_ON(!ccm); 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci clk[IMX1_CLK_DUMMY] = imx_clk_fixed("dummy", 0); 4162306a36Sopenharmony_ci clk[IMX1_CLK_CLK32] = imx_obtain_fixed_clock("clk32", 32768); 4262306a36Sopenharmony_ci clk[IMX1_CLK_CLK16M_EXT] = imx_clk_fixed("clk16m_ext", 16000000); 4362306a36Sopenharmony_ci clk[IMX1_CLK_CLK16M] = imx_clk_gate("clk16m", "clk16m_ext", CCM_CSCR, 17); 4462306a36Sopenharmony_ci clk[IMX1_CLK_CLK32_PREMULT] = imx_clk_fixed_factor("clk32_premult", "clk32", 512, 1); 4562306a36Sopenharmony_ci clk[IMX1_CLK_PREM] = imx_clk_mux("prem", CCM_CSCR, 16, 1, prem_sel_clks, ARRAY_SIZE(prem_sel_clks)); 4662306a36Sopenharmony_ci clk[IMX1_CLK_MPLL] = imx_clk_pllv1(IMX_PLLV1_IMX1, "mpll", "clk32_premult", CCM_MPCTL0); 4762306a36Sopenharmony_ci clk[IMX1_CLK_MPLL_GATE] = imx_clk_gate("mpll_gate", "mpll", CCM_CSCR, 0); 4862306a36Sopenharmony_ci clk[IMX1_CLK_SPLL] = imx_clk_pllv1(IMX_PLLV1_IMX1, "spll", "prem", CCM_SPCTL0); 4962306a36Sopenharmony_ci clk[IMX1_CLK_SPLL_GATE] = imx_clk_gate("spll_gate", "spll", CCM_CSCR, 1); 5062306a36Sopenharmony_ci clk[IMX1_CLK_MCU] = imx_clk_divider("mcu", "clk32_premult", CCM_CSCR, 15, 1); 5162306a36Sopenharmony_ci clk[IMX1_CLK_FCLK] = imx_clk_divider("fclk", "mpll_gate", CCM_CSCR, 15, 1); 5262306a36Sopenharmony_ci clk[IMX1_CLK_HCLK] = imx_clk_divider("hclk", "spll_gate", CCM_CSCR, 10, 4); 5362306a36Sopenharmony_ci clk[IMX1_CLK_CLK48M] = imx_clk_divider("clk48m", "spll_gate", CCM_CSCR, 26, 3); 5462306a36Sopenharmony_ci clk[IMX1_CLK_PER1] = imx_clk_divider("per1", "spll_gate", CCM_PCDR, 0, 4); 5562306a36Sopenharmony_ci clk[IMX1_CLK_PER2] = imx_clk_divider("per2", "spll_gate", CCM_PCDR, 4, 4); 5662306a36Sopenharmony_ci clk[IMX1_CLK_PER3] = imx_clk_divider("per3", "spll_gate", CCM_PCDR, 16, 7); 5762306a36Sopenharmony_ci clk[IMX1_CLK_CLKO] = imx_clk_mux("clko", CCM_CSCR, 29, 3, clko_sel_clks, ARRAY_SIZE(clko_sel_clks)); 5862306a36Sopenharmony_ci clk[IMX1_CLK_UART3_GATE] = imx_clk_gate("uart3_gate", "hclk", SCM_GCCR, 6); 5962306a36Sopenharmony_ci clk[IMX1_CLK_SSI2_GATE] = imx_clk_gate("ssi2_gate", "hclk", SCM_GCCR, 5); 6062306a36Sopenharmony_ci clk[IMX1_CLK_BROM_GATE] = imx_clk_gate("brom_gate", "hclk", SCM_GCCR, 4); 6162306a36Sopenharmony_ci clk[IMX1_CLK_DMA_GATE] = imx_clk_gate("dma_gate", "hclk", SCM_GCCR, 3); 6262306a36Sopenharmony_ci clk[IMX1_CLK_CSI_GATE] = imx_clk_gate("csi_gate", "hclk", SCM_GCCR, 2); 6362306a36Sopenharmony_ci clk[IMX1_CLK_MMA_GATE] = imx_clk_gate("mma_gate", "hclk", SCM_GCCR, 1); 6462306a36Sopenharmony_ci clk[IMX1_CLK_USBD_GATE] = imx_clk_gate("usbd_gate", "clk48m", SCM_GCCR, 0); 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci imx_check_clocks(clk, ARRAY_SIZE(clk)); 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci clk_data.clks = clk; 6962306a36Sopenharmony_ci clk_data.clk_num = ARRAY_SIZE(clk); 7062306a36Sopenharmony_ci of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); 7162306a36Sopenharmony_ci} 7262306a36Sopenharmony_ciCLK_OF_DECLARE(imx1_ccm, "fsl,imx1-ccm", mx1_clocks_init_dt); 73