162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2018 NXP. 462306a36Sopenharmony_ci * Dong Aisheng <aisheng.dong@nxp.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/err.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include <linux/slab.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include "clk.h" 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_cistruct clk_divider_gate { 1562306a36Sopenharmony_ci struct clk_divider divider; 1662306a36Sopenharmony_ci u32 cached_val; 1762306a36Sopenharmony_ci}; 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_cistatic inline struct clk_divider_gate *to_clk_divider_gate(struct clk_hw *hw) 2062306a36Sopenharmony_ci{ 2162306a36Sopenharmony_ci struct clk_divider *div = to_clk_divider(hw); 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci return container_of(div, struct clk_divider_gate, divider); 2462306a36Sopenharmony_ci} 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic unsigned long clk_divider_gate_recalc_rate_ro(struct clk_hw *hw, 2762306a36Sopenharmony_ci unsigned long parent_rate) 2862306a36Sopenharmony_ci{ 2962306a36Sopenharmony_ci struct clk_divider *div = to_clk_divider(hw); 3062306a36Sopenharmony_ci unsigned int val; 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci val = readl(div->reg) >> div->shift; 3362306a36Sopenharmony_ci val &= clk_div_mask(div->width); 3462306a36Sopenharmony_ci if (!val) 3562306a36Sopenharmony_ci return 0; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci return divider_recalc_rate(hw, parent_rate, val, div->table, 3862306a36Sopenharmony_ci div->flags, div->width); 3962306a36Sopenharmony_ci} 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistatic unsigned long clk_divider_gate_recalc_rate(struct clk_hw *hw, 4262306a36Sopenharmony_ci unsigned long parent_rate) 4362306a36Sopenharmony_ci{ 4462306a36Sopenharmony_ci struct clk_divider_gate *div_gate = to_clk_divider_gate(hw); 4562306a36Sopenharmony_ci struct clk_divider *div = to_clk_divider(hw); 4662306a36Sopenharmony_ci unsigned long flags; 4762306a36Sopenharmony_ci unsigned int val; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci spin_lock_irqsave(div->lock, flags); 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci if (!clk_hw_is_enabled(hw)) { 5262306a36Sopenharmony_ci val = div_gate->cached_val; 5362306a36Sopenharmony_ci } else { 5462306a36Sopenharmony_ci val = readl(div->reg) >> div->shift; 5562306a36Sopenharmony_ci val &= clk_div_mask(div->width); 5662306a36Sopenharmony_ci } 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci spin_unlock_irqrestore(div->lock, flags); 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci if (!val) 6162306a36Sopenharmony_ci return 0; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci return divider_recalc_rate(hw, parent_rate, val, div->table, 6462306a36Sopenharmony_ci div->flags, div->width); 6562306a36Sopenharmony_ci} 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic int clk_divider_determine_rate(struct clk_hw *hw, 6862306a36Sopenharmony_ci struct clk_rate_request *req) 6962306a36Sopenharmony_ci{ 7062306a36Sopenharmony_ci return clk_divider_ops.determine_rate(hw, req); 7162306a36Sopenharmony_ci} 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic int clk_divider_gate_set_rate(struct clk_hw *hw, unsigned long rate, 7462306a36Sopenharmony_ci unsigned long parent_rate) 7562306a36Sopenharmony_ci{ 7662306a36Sopenharmony_ci struct clk_divider_gate *div_gate = to_clk_divider_gate(hw); 7762306a36Sopenharmony_ci struct clk_divider *div = to_clk_divider(hw); 7862306a36Sopenharmony_ci unsigned long flags; 7962306a36Sopenharmony_ci int value; 8062306a36Sopenharmony_ci u32 val; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci value = divider_get_val(rate, parent_rate, div->table, 8362306a36Sopenharmony_ci div->width, div->flags); 8462306a36Sopenharmony_ci if (value < 0) 8562306a36Sopenharmony_ci return value; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci spin_lock_irqsave(div->lock, flags); 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci if (clk_hw_is_enabled(hw)) { 9062306a36Sopenharmony_ci val = readl(div->reg); 9162306a36Sopenharmony_ci val &= ~(clk_div_mask(div->width) << div->shift); 9262306a36Sopenharmony_ci val |= (u32)value << div->shift; 9362306a36Sopenharmony_ci writel(val, div->reg); 9462306a36Sopenharmony_ci } else { 9562306a36Sopenharmony_ci div_gate->cached_val = value; 9662306a36Sopenharmony_ci } 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci spin_unlock_irqrestore(div->lock, flags); 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci return 0; 10162306a36Sopenharmony_ci} 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistatic int clk_divider_enable(struct clk_hw *hw) 10462306a36Sopenharmony_ci{ 10562306a36Sopenharmony_ci struct clk_divider_gate *div_gate = to_clk_divider_gate(hw); 10662306a36Sopenharmony_ci struct clk_divider *div = to_clk_divider(hw); 10762306a36Sopenharmony_ci unsigned long flags; 10862306a36Sopenharmony_ci u32 val; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci if (!div_gate->cached_val) { 11162306a36Sopenharmony_ci pr_err("%s: no valid preset rate\n", clk_hw_get_name(hw)); 11262306a36Sopenharmony_ci return -EINVAL; 11362306a36Sopenharmony_ci } 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci spin_lock_irqsave(div->lock, flags); 11662306a36Sopenharmony_ci /* restore div val */ 11762306a36Sopenharmony_ci val = readl(div->reg); 11862306a36Sopenharmony_ci val |= div_gate->cached_val << div->shift; 11962306a36Sopenharmony_ci writel(val, div->reg); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci spin_unlock_irqrestore(div->lock, flags); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci return 0; 12462306a36Sopenharmony_ci} 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic void clk_divider_disable(struct clk_hw *hw) 12762306a36Sopenharmony_ci{ 12862306a36Sopenharmony_ci struct clk_divider_gate *div_gate = to_clk_divider_gate(hw); 12962306a36Sopenharmony_ci struct clk_divider *div = to_clk_divider(hw); 13062306a36Sopenharmony_ci unsigned long flags; 13162306a36Sopenharmony_ci u32 val; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci spin_lock_irqsave(div->lock, flags); 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci /* store the current div val */ 13662306a36Sopenharmony_ci val = readl(div->reg) >> div->shift; 13762306a36Sopenharmony_ci val &= clk_div_mask(div->width); 13862306a36Sopenharmony_ci div_gate->cached_val = val; 13962306a36Sopenharmony_ci writel(0, div->reg); 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci spin_unlock_irqrestore(div->lock, flags); 14262306a36Sopenharmony_ci} 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_cistatic int clk_divider_is_enabled(struct clk_hw *hw) 14562306a36Sopenharmony_ci{ 14662306a36Sopenharmony_ci struct clk_divider *div = to_clk_divider(hw); 14762306a36Sopenharmony_ci u32 val; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci val = readl(div->reg) >> div->shift; 15062306a36Sopenharmony_ci val &= clk_div_mask(div->width); 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci return val ? 1 : 0; 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic const struct clk_ops clk_divider_gate_ro_ops = { 15662306a36Sopenharmony_ci .recalc_rate = clk_divider_gate_recalc_rate_ro, 15762306a36Sopenharmony_ci .determine_rate = clk_divider_determine_rate, 15862306a36Sopenharmony_ci}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic const struct clk_ops clk_divider_gate_ops = { 16162306a36Sopenharmony_ci .recalc_rate = clk_divider_gate_recalc_rate, 16262306a36Sopenharmony_ci .determine_rate = clk_divider_determine_rate, 16362306a36Sopenharmony_ci .set_rate = clk_divider_gate_set_rate, 16462306a36Sopenharmony_ci .enable = clk_divider_enable, 16562306a36Sopenharmony_ci .disable = clk_divider_disable, 16662306a36Sopenharmony_ci .is_enabled = clk_divider_is_enabled, 16762306a36Sopenharmony_ci}; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci/* 17062306a36Sopenharmony_ci * NOTE: In order to reuse the most code from the common divider, 17162306a36Sopenharmony_ci * we also design our divider following the way that provids an extra 17262306a36Sopenharmony_ci * clk_divider_flags, however it's fixed to CLK_DIVIDER_ONE_BASED by 17362306a36Sopenharmony_ci * default as our HW is. Besides that it supports only CLK_DIVIDER_READ_ONLY 17462306a36Sopenharmony_ci * flag which can be specified by user flexibly. 17562306a36Sopenharmony_ci */ 17662306a36Sopenharmony_cistruct clk_hw *imx_clk_hw_divider_gate(const char *name, const char *parent_name, 17762306a36Sopenharmony_ci unsigned long flags, void __iomem *reg, 17862306a36Sopenharmony_ci u8 shift, u8 width, u8 clk_divider_flags, 17962306a36Sopenharmony_ci const struct clk_div_table *table, 18062306a36Sopenharmony_ci spinlock_t *lock) 18162306a36Sopenharmony_ci{ 18262306a36Sopenharmony_ci struct clk_init_data init; 18362306a36Sopenharmony_ci struct clk_divider_gate *div_gate; 18462306a36Sopenharmony_ci struct clk_hw *hw; 18562306a36Sopenharmony_ci u32 val; 18662306a36Sopenharmony_ci int ret; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci div_gate = kzalloc(sizeof(*div_gate), GFP_KERNEL); 18962306a36Sopenharmony_ci if (!div_gate) 19062306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci init.name = name; 19362306a36Sopenharmony_ci if (clk_divider_flags & CLK_DIVIDER_READ_ONLY) 19462306a36Sopenharmony_ci init.ops = &clk_divider_gate_ro_ops; 19562306a36Sopenharmony_ci else 19662306a36Sopenharmony_ci init.ops = &clk_divider_gate_ops; 19762306a36Sopenharmony_ci init.flags = flags; 19862306a36Sopenharmony_ci init.parent_names = parent_name ? &parent_name : NULL; 19962306a36Sopenharmony_ci init.num_parents = parent_name ? 1 : 0; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci div_gate->divider.reg = reg; 20262306a36Sopenharmony_ci div_gate->divider.shift = shift; 20362306a36Sopenharmony_ci div_gate->divider.width = width; 20462306a36Sopenharmony_ci div_gate->divider.lock = lock; 20562306a36Sopenharmony_ci div_gate->divider.table = table; 20662306a36Sopenharmony_ci div_gate->divider.hw.init = &init; 20762306a36Sopenharmony_ci div_gate->divider.flags = CLK_DIVIDER_ONE_BASED | clk_divider_flags; 20862306a36Sopenharmony_ci /* cache gate status */ 20962306a36Sopenharmony_ci val = readl(reg) >> shift; 21062306a36Sopenharmony_ci val &= clk_div_mask(width); 21162306a36Sopenharmony_ci div_gate->cached_val = val; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci hw = &div_gate->divider.hw; 21462306a36Sopenharmony_ci ret = clk_hw_register(NULL, hw); 21562306a36Sopenharmony_ci if (ret) { 21662306a36Sopenharmony_ci kfree(div_gate); 21762306a36Sopenharmony_ci hw = ERR_PTR(ret); 21862306a36Sopenharmony_ci } 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci return hw; 22162306a36Sopenharmony_ci} 222