162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Hi3798CV200 Clock and Reset Generator Driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2016 HiSilicon Technologies Co., Ltd.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <dt-bindings/clock/histb-clock.h>
962306a36Sopenharmony_ci#include <linux/clk-provider.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/platform_device.h>
1362306a36Sopenharmony_ci#include "clk.h"
1462306a36Sopenharmony_ci#include "crg.h"
1562306a36Sopenharmony_ci#include "reset.h"
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci/* hi3798CV200 core CRG */
1862306a36Sopenharmony_ci#define HI3798CV200_INNER_CLK_OFFSET		64
1962306a36Sopenharmony_ci#define HI3798CV200_FIXED_24M			65
2062306a36Sopenharmony_ci#define HI3798CV200_FIXED_25M			66
2162306a36Sopenharmony_ci#define HI3798CV200_FIXED_50M			67
2262306a36Sopenharmony_ci#define HI3798CV200_FIXED_75M			68
2362306a36Sopenharmony_ci#define HI3798CV200_FIXED_100M			69
2462306a36Sopenharmony_ci#define HI3798CV200_FIXED_150M			70
2562306a36Sopenharmony_ci#define HI3798CV200_FIXED_200M			71
2662306a36Sopenharmony_ci#define HI3798CV200_FIXED_250M			72
2762306a36Sopenharmony_ci#define HI3798CV200_FIXED_300M			73
2862306a36Sopenharmony_ci#define HI3798CV200_FIXED_400M			74
2962306a36Sopenharmony_ci#define HI3798CV200_MMC_MUX			75
3062306a36Sopenharmony_ci#define HI3798CV200_ETH_PUB_CLK			76
3162306a36Sopenharmony_ci#define HI3798CV200_ETH_BUS_CLK			77
3262306a36Sopenharmony_ci#define HI3798CV200_ETH_BUS0_CLK		78
3362306a36Sopenharmony_ci#define HI3798CV200_ETH_BUS1_CLK		79
3462306a36Sopenharmony_ci#define HI3798CV200_COMBPHY1_MUX		80
3562306a36Sopenharmony_ci#define HI3798CV200_FIXED_12M			81
3662306a36Sopenharmony_ci#define HI3798CV200_FIXED_48M			82
3762306a36Sopenharmony_ci#define HI3798CV200_FIXED_60M			83
3862306a36Sopenharmony_ci#define HI3798CV200_FIXED_166P5M		84
3962306a36Sopenharmony_ci#define HI3798CV200_SDIO0_MUX			85
4062306a36Sopenharmony_ci#define HI3798CV200_COMBPHY0_MUX		86
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#define HI3798CV200_CRG_NR_CLKS			128
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_cistatic const struct hisi_fixed_rate_clock hi3798cv200_fixed_rate_clks[] = {
4562306a36Sopenharmony_ci	{ HISTB_OSC_CLK, "clk_osc", NULL, 0, 24000000, },
4662306a36Sopenharmony_ci	{ HISTB_APB_CLK, "clk_apb", NULL, 0, 100000000, },
4762306a36Sopenharmony_ci	{ HISTB_AHB_CLK, "clk_ahb", NULL, 0, 200000000, },
4862306a36Sopenharmony_ci	{ HI3798CV200_FIXED_12M, "12m", NULL, 0, 12000000, },
4962306a36Sopenharmony_ci	{ HI3798CV200_FIXED_24M, "24m", NULL, 0, 24000000, },
5062306a36Sopenharmony_ci	{ HI3798CV200_FIXED_25M, "25m", NULL, 0, 25000000, },
5162306a36Sopenharmony_ci	{ HI3798CV200_FIXED_48M, "48m", NULL, 0, 48000000, },
5262306a36Sopenharmony_ci	{ HI3798CV200_FIXED_50M, "50m", NULL, 0, 50000000, },
5362306a36Sopenharmony_ci	{ HI3798CV200_FIXED_60M, "60m", NULL, 0, 60000000, },
5462306a36Sopenharmony_ci	{ HI3798CV200_FIXED_75M, "75m", NULL, 0, 75000000, },
5562306a36Sopenharmony_ci	{ HI3798CV200_FIXED_100M, "100m", NULL, 0, 100000000, },
5662306a36Sopenharmony_ci	{ HI3798CV200_FIXED_150M, "150m", NULL, 0, 150000000, },
5762306a36Sopenharmony_ci	{ HI3798CV200_FIXED_166P5M, "166p5m", NULL, 0, 165000000, },
5862306a36Sopenharmony_ci	{ HI3798CV200_FIXED_200M, "200m", NULL, 0, 200000000, },
5962306a36Sopenharmony_ci	{ HI3798CV200_FIXED_250M, "250m", NULL, 0, 250000000, },
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cistatic const char *const mmc_mux_p[] = {
6362306a36Sopenharmony_ci		"100m", "50m", "25m", "200m", "150m" };
6462306a36Sopenharmony_cistatic u32 mmc_mux_table[] = {0, 1, 2, 3, 6};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic const char *const comphy_mux_p[] = {
6762306a36Sopenharmony_ci		"100m", "25m"};
6862306a36Sopenharmony_cistatic u32 comphy_mux_table[] = {2, 3};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic const char *const sdio_mux_p[] = {
7162306a36Sopenharmony_ci		"100m", "50m", "150m", "166p5m" };
7262306a36Sopenharmony_cistatic u32 sdio_mux_table[] = {0, 1, 2, 3};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic struct hisi_mux_clock hi3798cv200_mux_clks[] = {
7562306a36Sopenharmony_ci	{ HI3798CV200_MMC_MUX, "mmc_mux", mmc_mux_p, ARRAY_SIZE(mmc_mux_p),
7662306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xa0, 8, 3, 0, mmc_mux_table, },
7762306a36Sopenharmony_ci	{ HI3798CV200_COMBPHY0_MUX, "combphy0_mux",
7862306a36Sopenharmony_ci		comphy_mux_p, ARRAY_SIZE(comphy_mux_p),
7962306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x188, 2, 2, 0, comphy_mux_table, },
8062306a36Sopenharmony_ci	{ HI3798CV200_COMBPHY1_MUX, "combphy1_mux",
8162306a36Sopenharmony_ci		comphy_mux_p, ARRAY_SIZE(comphy_mux_p),
8262306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x188, 10, 2, 0, comphy_mux_table, },
8362306a36Sopenharmony_ci	{ HI3798CV200_SDIO0_MUX, "sdio0_mux", sdio_mux_p,
8462306a36Sopenharmony_ci		ARRAY_SIZE(sdio_mux_p), CLK_SET_RATE_PARENT,
8562306a36Sopenharmony_ci		0x9c, 8, 2, 0, sdio_mux_table, },
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic u32 mmc_phase_regvals[] = {0, 1, 2, 3, 4, 5, 6, 7};
8962306a36Sopenharmony_cistatic u32 mmc_phase_degrees[] = {0, 45, 90, 135, 180, 225, 270, 315};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cistatic struct hisi_phase_clock hi3798cv200_phase_clks[] = {
9262306a36Sopenharmony_ci	{ HISTB_MMC_SAMPLE_CLK, "mmc_sample", "clk_mmc_ciu",
9362306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xa0, 12, 3, mmc_phase_degrees,
9462306a36Sopenharmony_ci		mmc_phase_regvals, ARRAY_SIZE(mmc_phase_regvals) },
9562306a36Sopenharmony_ci	{ HISTB_MMC_DRV_CLK, "mmc_drive", "clk_mmc_ciu",
9662306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xa0, 16, 3, mmc_phase_degrees,
9762306a36Sopenharmony_ci		mmc_phase_regvals, ARRAY_SIZE(mmc_phase_regvals) },
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3798cv200_gate_clks[] = {
10162306a36Sopenharmony_ci	/* UART */
10262306a36Sopenharmony_ci	{ HISTB_UART2_CLK, "clk_uart2", "75m",
10362306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x68, 4, 0, },
10462306a36Sopenharmony_ci	/* I2C */
10562306a36Sopenharmony_ci	{ HISTB_I2C0_CLK, "clk_i2c0", "clk_apb",
10662306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x6C, 4, 0, },
10762306a36Sopenharmony_ci	{ HISTB_I2C1_CLK, "clk_i2c1", "clk_apb",
10862306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x6C, 8, 0, },
10962306a36Sopenharmony_ci	{ HISTB_I2C2_CLK, "clk_i2c2", "clk_apb",
11062306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x6C, 12, 0, },
11162306a36Sopenharmony_ci	{ HISTB_I2C3_CLK, "clk_i2c3", "clk_apb",
11262306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x6C, 16, 0, },
11362306a36Sopenharmony_ci	{ HISTB_I2C4_CLK, "clk_i2c4", "clk_apb",
11462306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x6C, 20, 0, },
11562306a36Sopenharmony_ci	/* SPI */
11662306a36Sopenharmony_ci	{ HISTB_SPI0_CLK, "clk_spi0", "clk_apb",
11762306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x70, 0, 0, },
11862306a36Sopenharmony_ci	/* SDIO */
11962306a36Sopenharmony_ci	{ HISTB_SDIO0_BIU_CLK, "clk_sdio0_biu", "200m",
12062306a36Sopenharmony_ci			CLK_SET_RATE_PARENT, 0x9c, 0, 0, },
12162306a36Sopenharmony_ci	{ HISTB_SDIO0_CIU_CLK, "clk_sdio0_ciu", "sdio0_mux",
12262306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x9c, 1, 0, },
12362306a36Sopenharmony_ci	/* EMMC */
12462306a36Sopenharmony_ci	{ HISTB_MMC_BIU_CLK, "clk_mmc_biu", "200m",
12562306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xa0, 0, 0, },
12662306a36Sopenharmony_ci	{ HISTB_MMC_CIU_CLK, "clk_mmc_ciu", "mmc_mux",
12762306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xa0, 1, 0, },
12862306a36Sopenharmony_ci	/* PCIE*/
12962306a36Sopenharmony_ci	{ HISTB_PCIE_BUS_CLK, "clk_pcie_bus", "200m",
13062306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x18c, 0, 0, },
13162306a36Sopenharmony_ci	{ HISTB_PCIE_SYS_CLK, "clk_pcie_sys", "100m",
13262306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x18c, 1, 0, },
13362306a36Sopenharmony_ci	{ HISTB_PCIE_PIPE_CLK, "clk_pcie_pipe", "250m",
13462306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x18c, 2, 0, },
13562306a36Sopenharmony_ci	{ HISTB_PCIE_AUX_CLK, "clk_pcie_aux", "24m",
13662306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x18c, 3, 0, },
13762306a36Sopenharmony_ci	/* Ethernet */
13862306a36Sopenharmony_ci	{ HI3798CV200_ETH_PUB_CLK, "clk_pub", NULL,
13962306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xcc, 5, 0, },
14062306a36Sopenharmony_ci	{ HI3798CV200_ETH_BUS_CLK, "clk_bus", "clk_pub",
14162306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xcc, 0, 0, },
14262306a36Sopenharmony_ci	{ HI3798CV200_ETH_BUS0_CLK, "clk_bus_m0", "clk_bus",
14362306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xcc, 1, 0, },
14462306a36Sopenharmony_ci	{ HI3798CV200_ETH_BUS1_CLK, "clk_bus_m1", "clk_bus",
14562306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xcc, 2, 0, },
14662306a36Sopenharmony_ci	{ HISTB_ETH0_MAC_CLK, "clk_mac0", "clk_bus_m0",
14762306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xcc, 3, 0, },
14862306a36Sopenharmony_ci	{ HISTB_ETH0_MACIF_CLK, "clk_macif0", "clk_bus_m0",
14962306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xcc, 24, 0, },
15062306a36Sopenharmony_ci	{ HISTB_ETH1_MAC_CLK, "clk_mac1", "clk_bus_m1",
15162306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xcc, 4, 0, },
15262306a36Sopenharmony_ci	{ HISTB_ETH1_MACIF_CLK, "clk_macif1", "clk_bus_m1",
15362306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xcc, 25, 0, },
15462306a36Sopenharmony_ci	/* COMBPHY0 */
15562306a36Sopenharmony_ci	{ HISTB_COMBPHY0_CLK, "clk_combphy0", "combphy0_mux",
15662306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x188, 0, 0, },
15762306a36Sopenharmony_ci	/* COMBPHY1 */
15862306a36Sopenharmony_ci	{ HISTB_COMBPHY1_CLK, "clk_combphy1", "combphy1_mux",
15962306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x188, 8, 0, },
16062306a36Sopenharmony_ci	/* USB2 */
16162306a36Sopenharmony_ci	{ HISTB_USB2_BUS_CLK, "clk_u2_bus", "clk_ahb",
16262306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb8, 0, 0, },
16362306a36Sopenharmony_ci	{ HISTB_USB2_PHY_CLK, "clk_u2_phy", "60m",
16462306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb8, 4, 0, },
16562306a36Sopenharmony_ci	{ HISTB_USB2_12M_CLK, "clk_u2_12m", "12m",
16662306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb8, 2, 0 },
16762306a36Sopenharmony_ci	{ HISTB_USB2_48M_CLK, "clk_u2_48m", "48m",
16862306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb8, 1, 0 },
16962306a36Sopenharmony_ci	{ HISTB_USB2_UTMI_CLK, "clk_u2_utmi", "60m",
17062306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb8, 5, 0 },
17162306a36Sopenharmony_ci	{ HISTB_USB2_OTG_UTMI_CLK, "clk_u2_otg_utmi", "60m",
17262306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb8, 3, 0 },
17362306a36Sopenharmony_ci	{ HISTB_USB2_PHY1_REF_CLK, "clk_u2_phy1_ref", "24m",
17462306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xbc, 0, 0 },
17562306a36Sopenharmony_ci	{ HISTB_USB2_PHY2_REF_CLK, "clk_u2_phy2_ref", "24m",
17662306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xbc, 2, 0 },
17762306a36Sopenharmony_ci	/* USB3 */
17862306a36Sopenharmony_ci	{ HISTB_USB3_BUS_CLK, "clk_u3_bus", NULL,
17962306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb0, 0, 0 },
18062306a36Sopenharmony_ci	{ HISTB_USB3_UTMI_CLK, "clk_u3_utmi", NULL,
18162306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb0, 4, 0 },
18262306a36Sopenharmony_ci	{ HISTB_USB3_PIPE_CLK, "clk_u3_pipe", NULL,
18362306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb0, 3, 0 },
18462306a36Sopenharmony_ci	{ HISTB_USB3_SUSPEND_CLK, "clk_u3_suspend", NULL,
18562306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb0, 2, 0 },
18662306a36Sopenharmony_ci	{ HISTB_USB3_BUS_CLK1, "clk_u3_bus1", NULL,
18762306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb0, 16, 0 },
18862306a36Sopenharmony_ci	{ HISTB_USB3_UTMI_CLK1, "clk_u3_utmi1", NULL,
18962306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb0, 20, 0 },
19062306a36Sopenharmony_ci	{ HISTB_USB3_PIPE_CLK1, "clk_u3_pipe1", NULL,
19162306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb0, 19, 0 },
19262306a36Sopenharmony_ci	{ HISTB_USB3_SUSPEND_CLK1, "clk_u3_suspend1", NULL,
19362306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0xb0, 18, 0 },
19462306a36Sopenharmony_ci};
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic struct hisi_clock_data *hi3798cv200_clk_register(
19762306a36Sopenharmony_ci				struct platform_device *pdev)
19862306a36Sopenharmony_ci{
19962306a36Sopenharmony_ci	struct hisi_clock_data *clk_data;
20062306a36Sopenharmony_ci	int ret;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	clk_data = hisi_clk_alloc(pdev, HI3798CV200_CRG_NR_CLKS);
20362306a36Sopenharmony_ci	if (!clk_data)
20462306a36Sopenharmony_ci		return ERR_PTR(-ENOMEM);
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	/* hisi_phase_clock is resource managed */
20762306a36Sopenharmony_ci	ret = hisi_clk_register_phase(&pdev->dev,
20862306a36Sopenharmony_ci				hi3798cv200_phase_clks,
20962306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_phase_clks),
21062306a36Sopenharmony_ci				clk_data);
21162306a36Sopenharmony_ci	if (ret)
21262306a36Sopenharmony_ci		return ERR_PTR(ret);
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	ret = hisi_clk_register_fixed_rate(hi3798cv200_fixed_rate_clks,
21562306a36Sopenharmony_ci				     ARRAY_SIZE(hi3798cv200_fixed_rate_clks),
21662306a36Sopenharmony_ci				     clk_data);
21762306a36Sopenharmony_ci	if (ret)
21862306a36Sopenharmony_ci		return ERR_PTR(ret);
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	ret = hisi_clk_register_mux(hi3798cv200_mux_clks,
22162306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_mux_clks),
22262306a36Sopenharmony_ci				clk_data);
22362306a36Sopenharmony_ci	if (ret)
22462306a36Sopenharmony_ci		goto unregister_fixed_rate;
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	ret = hisi_clk_register_gate(hi3798cv200_gate_clks,
22762306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_gate_clks),
22862306a36Sopenharmony_ci				clk_data);
22962306a36Sopenharmony_ci	if (ret)
23062306a36Sopenharmony_ci		goto unregister_mux;
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	ret = of_clk_add_provider(pdev->dev.of_node,
23362306a36Sopenharmony_ci			of_clk_src_onecell_get, &clk_data->clk_data);
23462306a36Sopenharmony_ci	if (ret)
23562306a36Sopenharmony_ci		goto unregister_gate;
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	return clk_data;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ciunregister_gate:
24062306a36Sopenharmony_ci	hisi_clk_unregister_gate(hi3798cv200_gate_clks,
24162306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_gate_clks),
24262306a36Sopenharmony_ci				clk_data);
24362306a36Sopenharmony_ciunregister_mux:
24462306a36Sopenharmony_ci	hisi_clk_unregister_mux(hi3798cv200_mux_clks,
24562306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_mux_clks),
24662306a36Sopenharmony_ci				clk_data);
24762306a36Sopenharmony_ciunregister_fixed_rate:
24862306a36Sopenharmony_ci	hisi_clk_unregister_fixed_rate(hi3798cv200_fixed_rate_clks,
24962306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_fixed_rate_clks),
25062306a36Sopenharmony_ci				clk_data);
25162306a36Sopenharmony_ci	return ERR_PTR(ret);
25262306a36Sopenharmony_ci}
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_cistatic void hi3798cv200_clk_unregister(struct platform_device *pdev)
25562306a36Sopenharmony_ci{
25662306a36Sopenharmony_ci	struct hisi_crg_dev *crg = platform_get_drvdata(pdev);
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	of_clk_del_provider(pdev->dev.of_node);
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	hisi_clk_unregister_gate(hi3798cv200_gate_clks,
26162306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_gate_clks),
26262306a36Sopenharmony_ci				crg->clk_data);
26362306a36Sopenharmony_ci	hisi_clk_unregister_mux(hi3798cv200_mux_clks,
26462306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_mux_clks),
26562306a36Sopenharmony_ci				crg->clk_data);
26662306a36Sopenharmony_ci	hisi_clk_unregister_fixed_rate(hi3798cv200_fixed_rate_clks,
26762306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_fixed_rate_clks),
26862306a36Sopenharmony_ci				crg->clk_data);
26962306a36Sopenharmony_ci}
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic const struct hisi_crg_funcs hi3798cv200_crg_funcs = {
27262306a36Sopenharmony_ci	.register_clks = hi3798cv200_clk_register,
27362306a36Sopenharmony_ci	.unregister_clks = hi3798cv200_clk_unregister,
27462306a36Sopenharmony_ci};
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci/* hi3798CV200 sysctrl CRG */
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci#define HI3798CV200_SYSCTRL_NR_CLKS 16
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3798cv200_sysctrl_gate_clks[] = {
28162306a36Sopenharmony_ci	{ HISTB_IR_CLK, "clk_ir", "24m",
28262306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x48, 4, 0, },
28362306a36Sopenharmony_ci	{ HISTB_TIMER01_CLK, "clk_timer01", "24m",
28462306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x48, 6, 0, },
28562306a36Sopenharmony_ci	{ HISTB_UART0_CLK, "clk_uart0", "75m",
28662306a36Sopenharmony_ci		CLK_SET_RATE_PARENT, 0x48, 10, 0, },
28762306a36Sopenharmony_ci};
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_cistatic struct hisi_clock_data *hi3798cv200_sysctrl_clk_register(
29062306a36Sopenharmony_ci					struct platform_device *pdev)
29162306a36Sopenharmony_ci{
29262306a36Sopenharmony_ci	struct hisi_clock_data *clk_data;
29362306a36Sopenharmony_ci	int ret;
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	clk_data = hisi_clk_alloc(pdev, HI3798CV200_SYSCTRL_NR_CLKS);
29662306a36Sopenharmony_ci	if (!clk_data)
29762306a36Sopenharmony_ci		return ERR_PTR(-ENOMEM);
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci	ret = hisi_clk_register_gate(hi3798cv200_sysctrl_gate_clks,
30062306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_sysctrl_gate_clks),
30162306a36Sopenharmony_ci				clk_data);
30262306a36Sopenharmony_ci	if (ret)
30362306a36Sopenharmony_ci		return ERR_PTR(ret);
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	ret = of_clk_add_provider(pdev->dev.of_node,
30662306a36Sopenharmony_ci			of_clk_src_onecell_get, &clk_data->clk_data);
30762306a36Sopenharmony_ci	if (ret)
30862306a36Sopenharmony_ci		goto unregister_gate;
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci	return clk_data;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ciunregister_gate:
31362306a36Sopenharmony_ci	hisi_clk_unregister_gate(hi3798cv200_sysctrl_gate_clks,
31462306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_sysctrl_gate_clks),
31562306a36Sopenharmony_ci				clk_data);
31662306a36Sopenharmony_ci	return ERR_PTR(ret);
31762306a36Sopenharmony_ci}
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_cistatic void hi3798cv200_sysctrl_clk_unregister(struct platform_device *pdev)
32062306a36Sopenharmony_ci{
32162306a36Sopenharmony_ci	struct hisi_crg_dev *crg = platform_get_drvdata(pdev);
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	of_clk_del_provider(pdev->dev.of_node);
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci	hisi_clk_unregister_gate(hi3798cv200_sysctrl_gate_clks,
32662306a36Sopenharmony_ci				ARRAY_SIZE(hi3798cv200_sysctrl_gate_clks),
32762306a36Sopenharmony_ci				crg->clk_data);
32862306a36Sopenharmony_ci}
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_cistatic const struct hisi_crg_funcs hi3798cv200_sysctrl_funcs = {
33162306a36Sopenharmony_ci	.register_clks = hi3798cv200_sysctrl_clk_register,
33262306a36Sopenharmony_ci	.unregister_clks = hi3798cv200_sysctrl_clk_unregister,
33362306a36Sopenharmony_ci};
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_cistatic const struct of_device_id hi3798cv200_crg_match_table[] = {
33662306a36Sopenharmony_ci	{ .compatible = "hisilicon,hi3798cv200-crg",
33762306a36Sopenharmony_ci		.data = &hi3798cv200_crg_funcs },
33862306a36Sopenharmony_ci	{ .compatible = "hisilicon,hi3798cv200-sysctrl",
33962306a36Sopenharmony_ci		.data = &hi3798cv200_sysctrl_funcs },
34062306a36Sopenharmony_ci	{ }
34162306a36Sopenharmony_ci};
34262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, hi3798cv200_crg_match_table);
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_cistatic int hi3798cv200_crg_probe(struct platform_device *pdev)
34562306a36Sopenharmony_ci{
34662306a36Sopenharmony_ci	struct hisi_crg_dev *crg;
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	crg = devm_kmalloc(&pdev->dev, sizeof(*crg), GFP_KERNEL);
34962306a36Sopenharmony_ci	if (!crg)
35062306a36Sopenharmony_ci		return -ENOMEM;
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	crg->funcs = of_device_get_match_data(&pdev->dev);
35362306a36Sopenharmony_ci	if (!crg->funcs)
35462306a36Sopenharmony_ci		return -ENOENT;
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci	crg->rstc = hisi_reset_init(pdev);
35762306a36Sopenharmony_ci	if (!crg->rstc)
35862306a36Sopenharmony_ci		return -ENOMEM;
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	crg->clk_data = crg->funcs->register_clks(pdev);
36162306a36Sopenharmony_ci	if (IS_ERR(crg->clk_data)) {
36262306a36Sopenharmony_ci		hisi_reset_exit(crg->rstc);
36362306a36Sopenharmony_ci		return PTR_ERR(crg->clk_data);
36462306a36Sopenharmony_ci	}
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	platform_set_drvdata(pdev, crg);
36762306a36Sopenharmony_ci	return 0;
36862306a36Sopenharmony_ci}
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_cistatic void hi3798cv200_crg_remove(struct platform_device *pdev)
37162306a36Sopenharmony_ci{
37262306a36Sopenharmony_ci	struct hisi_crg_dev *crg = platform_get_drvdata(pdev);
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	hisi_reset_exit(crg->rstc);
37562306a36Sopenharmony_ci	crg->funcs->unregister_clks(pdev);
37662306a36Sopenharmony_ci}
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_cistatic struct platform_driver hi3798cv200_crg_driver = {
37962306a36Sopenharmony_ci	.probe          = hi3798cv200_crg_probe,
38062306a36Sopenharmony_ci	.remove_new	= hi3798cv200_crg_remove,
38162306a36Sopenharmony_ci	.driver         = {
38262306a36Sopenharmony_ci		.name   = "hi3798cv200-crg",
38362306a36Sopenharmony_ci		.of_match_table = hi3798cv200_crg_match_table,
38462306a36Sopenharmony_ci	},
38562306a36Sopenharmony_ci};
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_cistatic int __init hi3798cv200_crg_init(void)
38862306a36Sopenharmony_ci{
38962306a36Sopenharmony_ci	return platform_driver_register(&hi3798cv200_crg_driver);
39062306a36Sopenharmony_ci}
39162306a36Sopenharmony_cicore_initcall(hi3798cv200_crg_init);
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic void __exit hi3798cv200_crg_exit(void)
39462306a36Sopenharmony_ci{
39562306a36Sopenharmony_ci	platform_driver_unregister(&hi3798cv200_crg_driver);
39662306a36Sopenharmony_ci}
39762306a36Sopenharmony_cimodule_exit(hi3798cv200_crg_exit);
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
40062306a36Sopenharmony_ciMODULE_DESCRIPTION("HiSilicon Hi3798CV200 CRG Driver");
401