162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2001-2021, Huawei Tech. Co., Ltd. 462306a36Sopenharmony_ci * Author: chenjun <chenjun14@huawei.com> 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Copyright (c) 2018, Linaro Ltd. 762306a36Sopenharmony_ci * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <dt-bindings/clock/hi3670-clock.h> 1162306a36Sopenharmony_ci#include <linux/clk-provider.h> 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/platform_device.h> 1462306a36Sopenharmony_ci#include "clk.h" 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_cistatic const struct hisi_fixed_rate_clock hi3670_fixed_rate_clks[] = { 1762306a36Sopenharmony_ci { HI3670_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, }, 1862306a36Sopenharmony_ci { HI3670_CLKIN_REF, "clkin_ref", NULL, 0, 32764, }, 1962306a36Sopenharmony_ci { HI3670_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 134400000, }, 2062306a36Sopenharmony_ci { HI3670_CLK_PPLL0, "clk_ppll0", NULL, 0, 1660000000, }, 2162306a36Sopenharmony_ci { HI3670_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, }, 2262306a36Sopenharmony_ci { HI3670_CLK_PPLL2, "clk_ppll2", NULL, 0, 1920000000, }, 2362306a36Sopenharmony_ci { HI3670_CLK_PPLL3, "clk_ppll3", NULL, 0, 1200000000, }, 2462306a36Sopenharmony_ci { HI3670_CLK_PPLL4, "clk_ppll4", NULL, 0, 900000000, }, 2562306a36Sopenharmony_ci { HI3670_CLK_PPLL6, "clk_ppll6", NULL, 0, 393216000, }, 2662306a36Sopenharmony_ci { HI3670_CLK_PPLL7, "clk_ppll7", NULL, 0, 1008000000, }, 2762306a36Sopenharmony_ci { HI3670_CLK_PPLL_PCIE, "clk_ppll_pcie", NULL, 0, 100000000, }, 2862306a36Sopenharmony_ci { HI3670_CLK_PCIEPLL_REV, "clk_pciepll_rev", NULL, 0, 100000000, }, 2962306a36Sopenharmony_ci { HI3670_CLK_SCPLL, "clk_scpll", NULL, 0, 245760000, }, 3062306a36Sopenharmony_ci { HI3670_PCLK, "pclk", NULL, 0, 20000000, }, 3162306a36Sopenharmony_ci { HI3670_CLK_UART0_DBG, "clk_uart0_dbg", NULL, 0, 19200000, }, 3262306a36Sopenharmony_ci { HI3670_CLK_UART6, "clk_uart6", NULL, 0, 19200000, }, 3362306a36Sopenharmony_ci { HI3670_OSC32K, "osc32k", NULL, 0, 32764, }, 3462306a36Sopenharmony_ci { HI3670_OSC19M, "osc19m", NULL, 0, 19200000, }, 3562306a36Sopenharmony_ci { HI3670_CLK_480M, "clk_480m", NULL, 0, 480000000, }, 3662306a36Sopenharmony_ci { HI3670_CLK_INVALID, "clk_invalid", NULL, 0, 10000000, }, 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci/* crgctrl */ 4062306a36Sopenharmony_cistatic const struct hisi_fixed_factor_clock hi3670_crg_fixed_factor_clks[] = { 4162306a36Sopenharmony_ci { HI3670_CLK_DIV_SYSBUS, "clk_div_sysbus", "clk_mux_sysbus", 4262306a36Sopenharmony_ci 1, 7, 0, }, 4362306a36Sopenharmony_ci { HI3670_CLK_FACTOR_MMC, "clk_factor_mmc", "clkin_sys", 4462306a36Sopenharmony_ci 1, 6, 0, }, 4562306a36Sopenharmony_ci { HI3670_CLK_SD_SYS, "clk_sd_sys", "clk_sd_sys_gt", 4662306a36Sopenharmony_ci 1, 6, 0, }, 4762306a36Sopenharmony_ci { HI3670_CLK_SDIO_SYS, "clk_sdio_sys", "clk_sdio_sys_gt", 4862306a36Sopenharmony_ci 1, 6, 0, }, 4962306a36Sopenharmony_ci { HI3670_CLK_DIV_A53HPM, "clk_div_a53hpm", "clk_a53hpm_andgt", 5062306a36Sopenharmony_ci 1, 4, 0, }, 5162306a36Sopenharmony_ci { HI3670_CLK_DIV_320M, "clk_div_320m", "clk_320m_pll_gt", 5262306a36Sopenharmony_ci 1, 5, 0, }, 5362306a36Sopenharmony_ci { HI3670_PCLK_GATE_UART0, "pclk_gate_uart0", "clk_mux_uartl", 5462306a36Sopenharmony_ci 1, 1, 0, }, 5562306a36Sopenharmony_ci { HI3670_CLK_FACTOR_UART0, "clk_factor_uart0", "clk_mux_uart0", 5662306a36Sopenharmony_ci 1, 1, 0, }, 5762306a36Sopenharmony_ci { HI3670_CLK_FACTOR_USB3PHY_PLL, "clk_factor_usb3phy_pll", "clk_ppll0", 5862306a36Sopenharmony_ci 1, 60, 0, }, 5962306a36Sopenharmony_ci { HI3670_CLK_GATE_ABB_USB, "clk_gate_abb_usb", "clk_gate_usb_tcxo_en", 6062306a36Sopenharmony_ci 1, 1, 0, }, 6162306a36Sopenharmony_ci { HI3670_CLK_GATE_UFSPHY_REF, "clk_gate_ufsphy_ref", "clkin_sys", 6262306a36Sopenharmony_ci 1, 1, 0, }, 6362306a36Sopenharmony_ci { HI3670_ICS_VOLT_HIGH, "ics_volt_high", "peri_volt_hold", 6462306a36Sopenharmony_ci 1, 1, 0, }, 6562306a36Sopenharmony_ci { HI3670_ICS_VOLT_MIDDLE, "ics_volt_middle", "peri_volt_middle", 6662306a36Sopenharmony_ci 1, 1, 0, }, 6762306a36Sopenharmony_ci { HI3670_VENC_VOLT_HOLD, "venc_volt_hold", "peri_volt_hold", 6862306a36Sopenharmony_ci 1, 1, 0, }, 6962306a36Sopenharmony_ci { HI3670_VDEC_VOLT_HOLD, "vdec_volt_hold", "peri_volt_hold", 7062306a36Sopenharmony_ci 1, 1, 0, }, 7162306a36Sopenharmony_ci { HI3670_EDC_VOLT_HOLD, "edc_volt_hold", "peri_volt_hold", 7262306a36Sopenharmony_ci 1, 1, 0, }, 7362306a36Sopenharmony_ci { HI3670_CLK_ISP_SNCLK_FAC, "clk_isp_snclk_fac", "clk_isp_snclk_angt", 7462306a36Sopenharmony_ci 1, 10, 0, }, 7562306a36Sopenharmony_ci { HI3670_CLK_FACTOR_RXDPHY, "clk_factor_rxdphy", "clk_andgt_rxdphy", 7662306a36Sopenharmony_ci 1, 6, 0, }, 7762306a36Sopenharmony_ci}; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3670_crgctrl_gate_sep_clks[] = { 8062306a36Sopenharmony_ci { HI3670_PPLL1_EN_ACPU, "ppll1_en_acpu", "clk_ppll1", 8162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0, 0, 0, }, 8262306a36Sopenharmony_ci { HI3670_PPLL2_EN_ACPU, "ppll2_en_acpu", "clk_ppll2", 8362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0, 3, 0, }, 8462306a36Sopenharmony_ci { HI3670_PPLL3_EN_ACPU, "ppll3_en_acpu", "clk_ppll3", 8562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0, 27, 0, }, 8662306a36Sopenharmony_ci { HI3670_PPLL1_GT_CPU, "ppll1_gt_cpu", "clk_ppll1", 8762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x460, 16, 0, }, 8862306a36Sopenharmony_ci { HI3670_PPLL2_GT_CPU, "ppll2_gt_cpu", "clk_ppll2", 8962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x460, 18, 0, }, 9062306a36Sopenharmony_ci { HI3670_PPLL3_GT_CPU, "ppll3_gt_cpu", "clk_ppll3", 9162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x460, 20, 0, }, 9262306a36Sopenharmony_ci { HI3670_CLK_GATE_PPLL2_MEDIA, "clk_gate_ppll2_media", "clk_ppll2", 9362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x410, 27, 0, }, 9462306a36Sopenharmony_ci { HI3670_CLK_GATE_PPLL3_MEDIA, "clk_gate_ppll3_media", "clk_ppll3", 9562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x410, 28, 0, }, 9662306a36Sopenharmony_ci { HI3670_CLK_GATE_PPLL4_MEDIA, "clk_gate_ppll4_media", "clk_ppll4", 9762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x410, 26, 0, }, 9862306a36Sopenharmony_ci { HI3670_CLK_GATE_PPLL6_MEDIA, "clk_gate_ppll6_media", "clk_ppll6", 9962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x410, 30, 0, }, 10062306a36Sopenharmony_ci { HI3670_CLK_GATE_PPLL7_MEDIA, "clk_gate_ppll7_media", "clk_ppll7", 10162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x410, 29, 0, }, 10262306a36Sopenharmony_ci { HI3670_PCLK_GPIO0, "pclk_gpio0", "clk_div_cfgbus", 10362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 0, 0, }, 10462306a36Sopenharmony_ci { HI3670_PCLK_GPIO1, "pclk_gpio1", "clk_div_cfgbus", 10562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 1, 0, }, 10662306a36Sopenharmony_ci { HI3670_PCLK_GPIO2, "pclk_gpio2", "clk_div_cfgbus", 10762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 2, 0, }, 10862306a36Sopenharmony_ci { HI3670_PCLK_GPIO3, "pclk_gpio3", "clk_div_cfgbus", 10962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 3, 0, }, 11062306a36Sopenharmony_ci { HI3670_PCLK_GPIO4, "pclk_gpio4", "clk_div_cfgbus", 11162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 4, 0, }, 11262306a36Sopenharmony_ci { HI3670_PCLK_GPIO5, "pclk_gpio5", "clk_div_cfgbus", 11362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 5, 0, }, 11462306a36Sopenharmony_ci { HI3670_PCLK_GPIO6, "pclk_gpio6", "clk_div_cfgbus", 11562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 6, 0, }, 11662306a36Sopenharmony_ci { HI3670_PCLK_GPIO7, "pclk_gpio7", "clk_div_cfgbus", 11762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 7, 0, }, 11862306a36Sopenharmony_ci { HI3670_PCLK_GPIO8, "pclk_gpio8", "clk_div_cfgbus", 11962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 8, 0, }, 12062306a36Sopenharmony_ci { HI3670_PCLK_GPIO9, "pclk_gpio9", "clk_div_cfgbus", 12162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 9, 0, }, 12262306a36Sopenharmony_ci { HI3670_PCLK_GPIO10, "pclk_gpio10", "clk_div_cfgbus", 12362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 10, 0, }, 12462306a36Sopenharmony_ci { HI3670_PCLK_GPIO11, "pclk_gpio11", "clk_div_cfgbus", 12562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 11, 0, }, 12662306a36Sopenharmony_ci { HI3670_PCLK_GPIO12, "pclk_gpio12", "clk_div_cfgbus", 12762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 12, 0, }, 12862306a36Sopenharmony_ci { HI3670_PCLK_GPIO13, "pclk_gpio13", "clk_div_cfgbus", 12962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 13, 0, }, 13062306a36Sopenharmony_ci { HI3670_PCLK_GPIO14, "pclk_gpio14", "clk_div_cfgbus", 13162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 14, 0, }, 13262306a36Sopenharmony_ci { HI3670_PCLK_GPIO15, "pclk_gpio15", "clk_div_cfgbus", 13362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 15, 0, }, 13462306a36Sopenharmony_ci { HI3670_PCLK_GPIO16, "pclk_gpio16", "clk_div_cfgbus", 13562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 16, 0, }, 13662306a36Sopenharmony_ci { HI3670_PCLK_GPIO17, "pclk_gpio17", "clk_div_cfgbus", 13762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 17, 0, }, 13862306a36Sopenharmony_ci { HI3670_PCLK_GPIO20, "pclk_gpio20", "clk_div_cfgbus", 13962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 20, 0, }, 14062306a36Sopenharmony_ci { HI3670_PCLK_GPIO21, "pclk_gpio21", "clk_div_cfgbus", 14162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 21, 0, }, 14262306a36Sopenharmony_ci { HI3670_PCLK_GATE_DSI0, "pclk_gate_dsi0", "clk_div_cfgbus", 14362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x50, 28, 0, }, 14462306a36Sopenharmony_ci { HI3670_PCLK_GATE_DSI1, "pclk_gate_dsi1", "clk_div_cfgbus", 14562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x50, 29, 0, }, 14662306a36Sopenharmony_ci { HI3670_HCLK_GATE_USB3OTG, "hclk_gate_usb3otg", "clk_div_sysbus", 14762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0, 25, 0, }, 14862306a36Sopenharmony_ci { HI3670_ACLK_GATE_USB3DVFS, "aclk_gate_usb3dvfs", "autodiv_emmc0bus", 14962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x40, 1, 0, }, 15062306a36Sopenharmony_ci { HI3670_HCLK_GATE_SDIO, "hclk_gate_sdio", "clk_div_sysbus", 15162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0, 21, 0, }, 15262306a36Sopenharmony_ci { HI3670_PCLK_GATE_PCIE_SYS, "pclk_gate_pcie_sys", "clk_div_mmc1bus", 15362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x420, 7, 0, }, 15462306a36Sopenharmony_ci { HI3670_PCLK_GATE_PCIE_PHY, "pclk_gate_pcie_phy", "pclk_gate_mmc1_pcie", 15562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x420, 9, 0, }, 15662306a36Sopenharmony_ci { HI3670_PCLK_GATE_MMC1_PCIE, "pclk_gate_mmc1_pcie", "pclk_div_mmc1_pcie", 15762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x30, 12, 0, }, 15862306a36Sopenharmony_ci { HI3670_PCLK_GATE_MMC0_IOC, "pclk_gate_mmc0_ioc", "clk_div_mmc0bus", 15962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x40, 13, 0, }, 16062306a36Sopenharmony_ci { HI3670_PCLK_GATE_MMC1_IOC, "pclk_gate_mmc1_ioc", "clk_div_mmc1bus", 16162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x420, 21, 0, }, 16262306a36Sopenharmony_ci { HI3670_CLK_GATE_DMAC, "clk_gate_dmac", "clk_div_sysbus", 16362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x30, 1, 0, }, 16462306a36Sopenharmony_ci { HI3670_CLK_GATE_VCODECBUS2DDR, "clk_gate_vcodecbus2ddr", "clk_div_vcodecbus", 16562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0, 5, 0, }, 16662306a36Sopenharmony_ci { HI3670_CLK_CCI400_BYPASS, "clk_cci400_bypass", "clk_ddrc_freq", 16762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x22C, 28, 0, }, 16862306a36Sopenharmony_ci { HI3670_CLK_GATE_CCI400, "clk_gate_cci400", "clk_ddrc_freq", 16962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x50, 14, 0, }, 17062306a36Sopenharmony_ci { HI3670_CLK_GATE_SD, "clk_gate_sd", "clk_mux_sd_sys", 17162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x40, 17, 0, }, 17262306a36Sopenharmony_ci { HI3670_HCLK_GATE_SD, "hclk_gate_sd", "clk_div_sysbus", 17362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0, 30, 0, }, 17462306a36Sopenharmony_ci { HI3670_CLK_GATE_SDIO, "clk_gate_sdio", "clk_mux_sdio_sys", 17562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x40, 19, 0, }, 17662306a36Sopenharmony_ci { HI3670_CLK_GATE_A57HPM, "clk_gate_a57hpm", "clk_div_a53hpm", 17762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x050, 9, 0, }, 17862306a36Sopenharmony_ci { HI3670_CLK_GATE_A53HPM, "clk_gate_a53hpm", "clk_div_a53hpm", 17962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x050, 13, 0, }, 18062306a36Sopenharmony_ci { HI3670_CLK_GATE_PA_A53, "clk_gate_pa_a53", "clk_div_a53hpm", 18162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x480, 10, 0, }, 18262306a36Sopenharmony_ci { HI3670_CLK_GATE_PA_A57, "clk_gate_pa_a57", "clk_div_a53hpm", 18362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x480, 9, 0, }, 18462306a36Sopenharmony_ci { HI3670_CLK_GATE_PA_G3D, "clk_gate_pa_g3d", "clk_div_a53hpm", 18562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x480, 15, 0, }, 18662306a36Sopenharmony_ci { HI3670_CLK_GATE_GPUHPM, "clk_gate_gpuhpm", "clk_div_a53hpm", 18762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x050, 15, 0, }, 18862306a36Sopenharmony_ci { HI3670_CLK_GATE_PERIHPM, "clk_gate_perihpm", "clk_div_a53hpm", 18962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x050, 12, 0, }, 19062306a36Sopenharmony_ci { HI3670_CLK_GATE_AOHPM, "clk_gate_aohpm", "clk_div_a53hpm", 19162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x050, 11, 0, }, 19262306a36Sopenharmony_ci { HI3670_CLK_GATE_UART1, "clk_gate_uart1", "clk_mux_uarth", 19362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 11, 0, }, 19462306a36Sopenharmony_ci { HI3670_CLK_GATE_UART4, "clk_gate_uart4", "clk_mux_uarth", 19562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 14, 0, }, 19662306a36Sopenharmony_ci { HI3670_PCLK_GATE_UART1, "pclk_gate_uart1", "clk_mux_uarth", 19762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 11, 0, }, 19862306a36Sopenharmony_ci { HI3670_PCLK_GATE_UART4, "pclk_gate_uart4", "clk_mux_uarth", 19962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 14, 0, }, 20062306a36Sopenharmony_ci { HI3670_CLK_GATE_UART2, "clk_gate_uart2", "clk_mux_uartl", 20162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 12, 0, }, 20262306a36Sopenharmony_ci { HI3670_CLK_GATE_UART5, "clk_gate_uart5", "clk_mux_uartl", 20362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 15, 0, }, 20462306a36Sopenharmony_ci { HI3670_PCLK_GATE_UART2, "pclk_gate_uart2", "clk_mux_uartl", 20562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 12, 0, }, 20662306a36Sopenharmony_ci { HI3670_PCLK_GATE_UART5, "pclk_gate_uart5", "clk_mux_uartl", 20762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 15, 0, }, 20862306a36Sopenharmony_ci { HI3670_CLK_GATE_UART0, "clk_gate_uart0", "clk_mux_uart0", 20962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 10, 0, }, 21062306a36Sopenharmony_ci { HI3670_CLK_GATE_I2C3, "clk_gate_i2c3", "clk_mux_i2c", 21162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 7, 0, }, 21262306a36Sopenharmony_ci { HI3670_CLK_GATE_I2C4, "clk_gate_i2c4", "clk_mux_i2c", 21362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 27, 0, }, 21462306a36Sopenharmony_ci { HI3670_CLK_GATE_I2C7, "clk_gate_i2c7", "clk_mux_i2c", 21562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 31, 0, }, 21662306a36Sopenharmony_ci { HI3670_PCLK_GATE_I2C3, "pclk_gate_i2c3", "clk_mux_i2c", 21762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 7, 0, }, 21862306a36Sopenharmony_ci { HI3670_PCLK_GATE_I2C4, "pclk_gate_i2c4", "clk_mux_i2c", 21962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 27, 0, }, 22062306a36Sopenharmony_ci { HI3670_PCLK_GATE_I2C7, "pclk_gate_i2c7", "clk_mux_i2c", 22162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 31, 0, }, 22262306a36Sopenharmony_ci { HI3670_CLK_GATE_SPI1, "clk_gate_spi1", "clk_mux_spi", 22362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 9, 0, }, 22462306a36Sopenharmony_ci { HI3670_CLK_GATE_SPI4, "clk_gate_spi4", "clk_mux_spi", 22562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x40, 4, 0, }, 22662306a36Sopenharmony_ci { HI3670_PCLK_GATE_SPI1, "pclk_gate_spi1", "clk_mux_spi", 22762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 9, 0, }, 22862306a36Sopenharmony_ci { HI3670_PCLK_GATE_SPI4, "pclk_gate_spi4", "clk_mux_spi", 22962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x40, 4, 0, }, 23062306a36Sopenharmony_ci { HI3670_CLK_GATE_USB3OTG_REF, "clk_gate_usb3otg_ref", "clkin_sys", 23162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x40, 0, 0, }, 23262306a36Sopenharmony_ci { HI3670_CLK_GATE_USB2PHY_REF, "clk_gate_usb2phy_ref", "clkin_sys", 23362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x410, 19, 0, }, 23462306a36Sopenharmony_ci { HI3670_CLK_GATE_PCIEAUX, "clk_gate_pcieaux", "clkin_sys", 23562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x420, 8, 0, }, 23662306a36Sopenharmony_ci { HI3670_ACLK_GATE_PCIE, "aclk_gate_pcie", "clk_gate_mmc1_pcieaxi", 23762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x420, 5, 0, }, 23862306a36Sopenharmony_ci { HI3670_CLK_GATE_MMC1_PCIEAXI, "clk_gate_mmc1_pcieaxi", "clk_div_pcieaxi", 23962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x050, 4, 0, }, 24062306a36Sopenharmony_ci { HI3670_CLK_GATE_PCIEPHY_REF, "clk_gate_pciephy_ref", "clk_ppll_pcie", 24162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x470, 14, 0, }, 24262306a36Sopenharmony_ci { HI3670_CLK_GATE_PCIE_DEBOUNCE, "clk_gate_pcie_debounce", "clk_ppll_pcie", 24362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x470, 12, 0, }, 24462306a36Sopenharmony_ci { HI3670_CLK_GATE_PCIEIO, "clk_gate_pcieio", "clk_ppll_pcie", 24562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x470, 13, 0, }, 24662306a36Sopenharmony_ci { HI3670_CLK_GATE_PCIE_HP, "clk_gate_pcie_hp", "clk_ppll_pcie", 24762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x470, 15, 0, }, 24862306a36Sopenharmony_ci { HI3670_CLK_GATE_AO_ASP, "clk_gate_ao_asp", "clk_div_ao_asp", 24962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0, 26, 0, }, 25062306a36Sopenharmony_ci { HI3670_PCLK_GATE_PCTRL, "pclk_gate_pctrl", "clk_div_ptp", 25162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 31, 0, }, 25262306a36Sopenharmony_ci { HI3670_CLK_CSI_TRANS_GT, "clk_csi_trans_gt", "clk_div_csi_trans", 25362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x30, 24, 0, }, 25462306a36Sopenharmony_ci { HI3670_CLK_DSI_TRANS_GT, "clk_dsi_trans_gt", "clk_div_dsi_trans", 25562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x30, 25, 0, }, 25662306a36Sopenharmony_ci { HI3670_CLK_GATE_PWM, "clk_gate_pwm", "clk_div_ptp", 25762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 0, 0, }, 25862306a36Sopenharmony_ci { HI3670_ABB_AUDIO_EN0, "abb_audio_en0", "clk_gate_abb_192", 25962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x30, 8, 0, }, 26062306a36Sopenharmony_ci { HI3670_ABB_AUDIO_EN1, "abb_audio_en1", "clk_gate_abb_192", 26162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x30, 9, 0, }, 26262306a36Sopenharmony_ci { HI3670_ABB_AUDIO_GT_EN0, "abb_audio_gt_en0", "abb_audio_en0", 26362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x30, 19, 0, }, 26462306a36Sopenharmony_ci { HI3670_ABB_AUDIO_GT_EN1, "abb_audio_gt_en1", "abb_audio_en1", 26562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x40, 20, 0, }, 26662306a36Sopenharmony_ci { HI3670_CLK_GATE_DP_AUDIO_PLL_AO, "clk_gate_dp_audio_pll_ao", "clkdiv_dp_audio_pll_ao", 26762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x00, 13, 0, }, 26862306a36Sopenharmony_ci { HI3670_PERI_VOLT_HOLD, "peri_volt_hold", "clkin_sys", 26962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0, 1, 0, }, 27062306a36Sopenharmony_ci { HI3670_PERI_VOLT_MIDDLE, "peri_volt_middle", "clkin_sys", 27162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0, 1, 0, }, 27262306a36Sopenharmony_ci { HI3670_CLK_GATE_ISP_SNCLK0, "clk_gate_isp_snclk0", "clk_isp_snclk_mux0", 27362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x50, 16, 0, }, 27462306a36Sopenharmony_ci { HI3670_CLK_GATE_ISP_SNCLK1, "clk_gate_isp_snclk1", "clk_isp_snclk_mux1", 27562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x50, 17, 0, }, 27662306a36Sopenharmony_ci { HI3670_CLK_GATE_ISP_SNCLK2, "clk_gate_isp_snclk2", "clk_isp_snclk_mux2", 27762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x50, 18, 0, }, 27862306a36Sopenharmony_ci { HI3670_CLK_GATE_RXDPHY0_CFG, "clk_gate_rxdphy0_cfg", "clk_mux_rxdphy_cfg", 27962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x030, 20, 0, }, 28062306a36Sopenharmony_ci { HI3670_CLK_GATE_RXDPHY1_CFG, "clk_gate_rxdphy1_cfg", "clk_mux_rxdphy_cfg", 28162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x030, 21, 0, }, 28262306a36Sopenharmony_ci { HI3670_CLK_GATE_RXDPHY2_CFG, "clk_gate_rxdphy2_cfg", "clk_mux_rxdphy_cfg", 28362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x030, 22, 0, }, 28462306a36Sopenharmony_ci { HI3670_CLK_GATE_TXDPHY0_CFG, "clk_gate_txdphy0_cfg", "clkin_sys", 28562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x030, 28, 0, }, 28662306a36Sopenharmony_ci { HI3670_CLK_GATE_TXDPHY0_REF, "clk_gate_txdphy0_ref", "clkin_sys", 28762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x030, 29, 0, }, 28862306a36Sopenharmony_ci { HI3670_CLK_GATE_TXDPHY1_CFG, "clk_gate_txdphy1_cfg", "clkin_sys", 28962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x030, 30, 0, }, 29062306a36Sopenharmony_ci { HI3670_CLK_GATE_TXDPHY1_REF, "clk_gate_txdphy1_ref", "clkin_sys", 29162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x030, 31, 0, }, 29262306a36Sopenharmony_ci { HI3670_CLK_GATE_MEDIA_TCXO, "clk_gate_media_tcxo", "clkin_sys", 29362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x40, 6, 0, }, 29462306a36Sopenharmony_ci}; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3670_crgctrl_gate_clks[] = { 29762306a36Sopenharmony_ci { HI3670_AUTODIV_SYSBUS, "autodiv_sysbus", "clk_div_sysbus", 29862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x404, 5, CLK_GATE_HIWORD_MASK, }, 29962306a36Sopenharmony_ci { HI3670_AUTODIV_EMMC0BUS, "autodiv_emmc0bus", "autodiv_sysbus", 30062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x404, 1, CLK_GATE_HIWORD_MASK, }, 30162306a36Sopenharmony_ci { HI3670_PCLK_ANDGT_MMC1_PCIE, "pclk_andgt_mmc1_pcie", "clk_div_320m", 30262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xf8, 13, CLK_GATE_HIWORD_MASK, }, 30362306a36Sopenharmony_ci { HI3670_CLK_GATE_VCODECBUS_GT, "clk_gate_vcodecbus_gt", "clk_mux_vcodecbus", 30462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0F0, 8, CLK_GATE_HIWORD_MASK, }, 30562306a36Sopenharmony_ci { HI3670_CLK_ANDGT_SD, "clk_andgt_sd", "clk_mux_sd_pll", 30662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF4, 3, CLK_GATE_HIWORD_MASK, }, 30762306a36Sopenharmony_ci { HI3670_CLK_SD_SYS_GT, "clk_sd_sys_gt", "clkin_sys", 30862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF4, 5, CLK_GATE_HIWORD_MASK, }, 30962306a36Sopenharmony_ci { HI3670_CLK_ANDGT_SDIO, "clk_andgt_sdio", "clk_mux_sdio_pll", 31062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF4, 8, CLK_GATE_HIWORD_MASK, }, 31162306a36Sopenharmony_ci { HI3670_CLK_SDIO_SYS_GT, "clk_sdio_sys_gt", "clkin_sys", 31262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF4, 6, CLK_GATE_HIWORD_MASK, }, 31362306a36Sopenharmony_ci { HI3670_CLK_A53HPM_ANDGT, "clk_a53hpm_andgt", "clk_mux_a53hpm", 31462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0F4, 7, CLK_GATE_HIWORD_MASK, }, 31562306a36Sopenharmony_ci { HI3670_CLK_320M_PLL_GT, "clk_320m_pll_gt", "clk_mux_320m", 31662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF8, 10, CLK_GATE_HIWORD_MASK, }, 31762306a36Sopenharmony_ci { HI3670_CLK_ANDGT_UARTH, "clk_andgt_uarth", "clk_div_320m", 31862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF4, 11, CLK_GATE_HIWORD_MASK, }, 31962306a36Sopenharmony_ci { HI3670_CLK_ANDGT_UARTL, "clk_andgt_uartl", "clk_div_320m", 32062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF4, 10, CLK_GATE_HIWORD_MASK, }, 32162306a36Sopenharmony_ci { HI3670_CLK_ANDGT_UART0, "clk_andgt_uart0", "clk_div_320m", 32262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF4, 9, CLK_GATE_HIWORD_MASK, }, 32362306a36Sopenharmony_ci { HI3670_CLK_ANDGT_SPI, "clk_andgt_spi", "clk_div_320m", 32462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF4, 13, CLK_GATE_HIWORD_MASK, }, 32562306a36Sopenharmony_ci { HI3670_CLK_ANDGT_PCIEAXI, "clk_andgt_pcieaxi", "clk_mux_pcieaxi", 32662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xfc, 15, CLK_GATE_HIWORD_MASK, }, 32762306a36Sopenharmony_ci { HI3670_CLK_DIV_AO_ASP_GT, "clk_div_ao_asp_gt", "clk_mux_ao_asp", 32862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF4, 4, CLK_GATE_HIWORD_MASK, }, 32962306a36Sopenharmony_ci { HI3670_CLK_GATE_CSI_TRANS, "clk_gate_csi_trans", "clk_ppll2", 33062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF4, 14, CLK_GATE_HIWORD_MASK, }, 33162306a36Sopenharmony_ci { HI3670_CLK_GATE_DSI_TRANS, "clk_gate_dsi_trans", "clk_ppll2", 33262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF4, 1, CLK_GATE_HIWORD_MASK, }, 33362306a36Sopenharmony_ci { HI3670_CLK_ANDGT_PTP, "clk_andgt_ptp", "clk_div_320m", 33462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF8, 5, CLK_GATE_HIWORD_MASK, }, 33562306a36Sopenharmony_ci { HI3670_CLK_ANDGT_OUT0, "clk_andgt_out0", "clk_ppll0", 33662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF0, 10, CLK_GATE_HIWORD_MASK, }, 33762306a36Sopenharmony_ci { HI3670_CLK_ANDGT_OUT1, "clk_andgt_out1", "clk_ppll0", 33862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF0, 11, CLK_GATE_HIWORD_MASK, }, 33962306a36Sopenharmony_ci { HI3670_CLKGT_DP_AUDIO_PLL_AO, "clkgt_dp_audio_pll_ao", "clk_ppll6", 34062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF8, 15, CLK_GATE_HIWORD_MASK, }, 34162306a36Sopenharmony_ci { HI3670_CLK_ANDGT_VDEC, "clk_andgt_vdec", "clk_mux_vdec", 34262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF0, 13, CLK_GATE_HIWORD_MASK, }, 34362306a36Sopenharmony_ci { HI3670_CLK_ANDGT_VENC, "clk_andgt_venc", "clk_mux_venc", 34462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xF0, 9, CLK_GATE_HIWORD_MASK, }, 34562306a36Sopenharmony_ci { HI3670_CLK_ISP_SNCLK_ANGT, "clk_isp_snclk_angt", "clk_div_a53hpm", 34662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x108, 2, CLK_GATE_HIWORD_MASK, }, 34762306a36Sopenharmony_ci { HI3670_CLK_ANDGT_RXDPHY, "clk_andgt_rxdphy", "clk_div_a53hpm", 34862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0F0, 12, CLK_GATE_HIWORD_MASK, }, 34962306a36Sopenharmony_ci { HI3670_CLK_ANDGT_ICS, "clk_andgt_ics", "clk_mux_ics", 35062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xf0, 14, CLK_GATE_HIWORD_MASK, }, 35162306a36Sopenharmony_ci { HI3670_AUTODIV_DMABUS, "autodiv_dmabus", "autodiv_sysbus", 35262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x404, 3, CLK_GATE_HIWORD_MASK, }, 35362306a36Sopenharmony_ci}; 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_cistatic const char *const 35662306a36Sopenharmony_ciclk_mux_sysbus_p[] = { "clk_ppll1", "clk_ppll0", }; 35762306a36Sopenharmony_cistatic const char *const 35862306a36Sopenharmony_ciclk_mux_vcodecbus_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", 35962306a36Sopenharmony_ci "clk_invalid", "clk_ppll2", "clk_invalid", 36062306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_ppll3", 36162306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", 36262306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", 36362306a36Sopenharmony_ci "clk_invalid", }; 36462306a36Sopenharmony_cistatic const char *const 36562306a36Sopenharmony_ciclk_mux_sd_sys_p[] = { "clk_sd_sys", "clk_div_sd", }; 36662306a36Sopenharmony_cistatic const char *const 36762306a36Sopenharmony_ciclk_mux_sd_pll_p[] = { "clk_ppll0", "clk_ppll3", "clk_ppll2", "clk_ppll2", }; 36862306a36Sopenharmony_cistatic const char *const 36962306a36Sopenharmony_ciclk_mux_sdio_sys_p[] = { "clk_sdio_sys", "clk_div_sdio", }; 37062306a36Sopenharmony_cistatic const char *const 37162306a36Sopenharmony_ciclk_mux_sdio_pll_p[] = { "clk_ppll0", "clk_ppll3", "clk_ppll2", "clk_ppll2", }; 37262306a36Sopenharmony_cistatic const char *const 37362306a36Sopenharmony_ciclk_mux_a53hpm_p[] = { "clk_ppll0", "clk_ppll2", }; 37462306a36Sopenharmony_cistatic const char *const 37562306a36Sopenharmony_ciclk_mux_320m_p[] = { "clk_ppll2", "clk_ppll0", }; 37662306a36Sopenharmony_cistatic const char *const 37762306a36Sopenharmony_ciclk_mux_uarth_p[] = { "clkin_sys", "clk_div_uarth", }; 37862306a36Sopenharmony_cistatic const char *const 37962306a36Sopenharmony_ciclk_mux_uartl_p[] = { "clkin_sys", "clk_div_uartl", }; 38062306a36Sopenharmony_cistatic const char *const 38162306a36Sopenharmony_ciclk_mux_uart0_p[] = { "clkin_sys", "clk_div_uart0", }; 38262306a36Sopenharmony_cistatic const char *const 38362306a36Sopenharmony_ciclk_mux_i2c_p[] = { "clkin_sys", "clk_div_i2c", }; 38462306a36Sopenharmony_cistatic const char *const 38562306a36Sopenharmony_ciclk_mux_spi_p[] = { "clkin_sys", "clk_div_spi", }; 38662306a36Sopenharmony_cistatic const char *const 38762306a36Sopenharmony_ciclk_mux_pcieaxi_p[] = { "clkin_sys", "clk_ppll0", }; 38862306a36Sopenharmony_cistatic const char *const 38962306a36Sopenharmony_ciclk_mux_ao_asp_p[] = { "clk_ppll2", "clk_ppll3", }; 39062306a36Sopenharmony_cistatic const char *const 39162306a36Sopenharmony_ciclk_mux_vdec_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid", 39262306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid", 39362306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid", 39462306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", 39562306a36Sopenharmony_ci "clk_invalid", }; 39662306a36Sopenharmony_cistatic const char *const 39762306a36Sopenharmony_ciclk_mux_venc_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid", 39862306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid", 39962306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid", 40062306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", 40162306a36Sopenharmony_ci "clk_invalid", }; 40262306a36Sopenharmony_cistatic const char *const 40362306a36Sopenharmony_ciclk_isp_snclk_mux0_p[] = { "clkin_sys", "clk_isp_snclk_div0", }; 40462306a36Sopenharmony_cistatic const char *const 40562306a36Sopenharmony_ciclk_isp_snclk_mux1_p[] = { "clkin_sys", "clk_isp_snclk_div1", }; 40662306a36Sopenharmony_cistatic const char *const 40762306a36Sopenharmony_ciclk_isp_snclk_mux2_p[] = { "clkin_sys", "clk_isp_snclk_div2", }; 40862306a36Sopenharmony_cistatic const char *const 40962306a36Sopenharmony_ciclk_mux_rxdphy_cfg_p[] = { "clk_factor_rxdphy", "clkin_sys", }; 41062306a36Sopenharmony_cistatic const char *const 41162306a36Sopenharmony_ciclk_mux_ics_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid", 41262306a36Sopenharmony_ci "clk_ppll2", "clk_invalid", "clk_invalid", "clk_invalid", 41362306a36Sopenharmony_ci "clk_ppll3", "clk_invalid", "clk_invalid", "clk_invalid", 41462306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", 41562306a36Sopenharmony_ci "clk_invalid", }; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_cistatic const struct hisi_mux_clock hi3670_crgctrl_mux_clks[] = { 41862306a36Sopenharmony_ci { HI3670_CLK_MUX_SYSBUS, "clk_mux_sysbus", clk_mux_sysbus_p, 41962306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_sysbus_p), CLK_SET_RATE_PARENT, 42062306a36Sopenharmony_ci 0xAC, 0, 1, CLK_MUX_HIWORD_MASK, }, 42162306a36Sopenharmony_ci { HI3670_CLK_MUX_VCODECBUS, "clk_mux_vcodecbus", clk_mux_vcodecbus_p, 42262306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_vcodecbus_p), CLK_SET_RATE_PARENT, 42362306a36Sopenharmony_ci 0x0C8, 0, 4, CLK_MUX_HIWORD_MASK, }, 42462306a36Sopenharmony_ci { HI3670_CLK_MUX_SD_SYS, "clk_mux_sd_sys", clk_mux_sd_sys_p, 42562306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_sd_sys_p), CLK_SET_RATE_PARENT, 42662306a36Sopenharmony_ci 0x0B8, 6, 1, CLK_MUX_HIWORD_MASK, }, 42762306a36Sopenharmony_ci { HI3670_CLK_MUX_SD_PLL, "clk_mux_sd_pll", clk_mux_sd_pll_p, 42862306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_sd_pll_p), CLK_SET_RATE_PARENT, 42962306a36Sopenharmony_ci 0x0B8, 4, 2, CLK_MUX_HIWORD_MASK, }, 43062306a36Sopenharmony_ci { HI3670_CLK_MUX_SDIO_SYS, "clk_mux_sdio_sys", clk_mux_sdio_sys_p, 43162306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_sdio_sys_p), CLK_SET_RATE_PARENT, 43262306a36Sopenharmony_ci 0x0C0, 6, 1, CLK_MUX_HIWORD_MASK, }, 43362306a36Sopenharmony_ci { HI3670_CLK_MUX_SDIO_PLL, "clk_mux_sdio_pll", clk_mux_sdio_pll_p, 43462306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_sdio_pll_p), CLK_SET_RATE_PARENT, 43562306a36Sopenharmony_ci 0x0C0, 4, 2, CLK_MUX_HIWORD_MASK, }, 43662306a36Sopenharmony_ci { HI3670_CLK_MUX_A53HPM, "clk_mux_a53hpm", clk_mux_a53hpm_p, 43762306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_a53hpm_p), CLK_SET_RATE_PARENT, 43862306a36Sopenharmony_ci 0x0D4, 9, 1, CLK_MUX_HIWORD_MASK, }, 43962306a36Sopenharmony_ci { HI3670_CLK_MUX_320M, "clk_mux_320m", clk_mux_320m_p, 44062306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_320m_p), CLK_SET_RATE_PARENT, 44162306a36Sopenharmony_ci 0x100, 0, 1, CLK_MUX_HIWORD_MASK, }, 44262306a36Sopenharmony_ci { HI3670_CLK_MUX_UARTH, "clk_mux_uarth", clk_mux_uarth_p, 44362306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_uarth_p), CLK_SET_RATE_PARENT, 44462306a36Sopenharmony_ci 0xAC, 4, 1, CLK_MUX_HIWORD_MASK, }, 44562306a36Sopenharmony_ci { HI3670_CLK_MUX_UARTL, "clk_mux_uartl", clk_mux_uartl_p, 44662306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_uartl_p), CLK_SET_RATE_PARENT, 44762306a36Sopenharmony_ci 0xAC, 3, 1, CLK_MUX_HIWORD_MASK, }, 44862306a36Sopenharmony_ci { HI3670_CLK_MUX_UART0, "clk_mux_uart0", clk_mux_uart0_p, 44962306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_uart0_p), CLK_SET_RATE_PARENT, 45062306a36Sopenharmony_ci 0xAC, 2, 1, CLK_MUX_HIWORD_MASK, }, 45162306a36Sopenharmony_ci { HI3670_CLK_MUX_I2C, "clk_mux_i2c", clk_mux_i2c_p, 45262306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_i2c_p), CLK_SET_RATE_PARENT, 45362306a36Sopenharmony_ci 0xAC, 13, 1, CLK_MUX_HIWORD_MASK, }, 45462306a36Sopenharmony_ci { HI3670_CLK_MUX_SPI, "clk_mux_spi", clk_mux_spi_p, 45562306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_spi_p), CLK_SET_RATE_PARENT, 45662306a36Sopenharmony_ci 0xAC, 8, 1, CLK_MUX_HIWORD_MASK, }, 45762306a36Sopenharmony_ci { HI3670_CLK_MUX_PCIEAXI, "clk_mux_pcieaxi", clk_mux_pcieaxi_p, 45862306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_pcieaxi_p), CLK_SET_RATE_PARENT, 45962306a36Sopenharmony_ci 0xb4, 5, 1, CLK_MUX_HIWORD_MASK, }, 46062306a36Sopenharmony_ci { HI3670_CLK_MUX_AO_ASP, "clk_mux_ao_asp", clk_mux_ao_asp_p, 46162306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_ao_asp_p), CLK_SET_RATE_PARENT, 46262306a36Sopenharmony_ci 0x100, 6, 1, CLK_MUX_HIWORD_MASK, }, 46362306a36Sopenharmony_ci { HI3670_CLK_MUX_VDEC, "clk_mux_vdec", clk_mux_vdec_p, 46462306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_vdec_p), CLK_SET_RATE_PARENT, 46562306a36Sopenharmony_ci 0xC8, 8, 4, CLK_MUX_HIWORD_MASK, }, 46662306a36Sopenharmony_ci { HI3670_CLK_MUX_VENC, "clk_mux_venc", clk_mux_venc_p, 46762306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_venc_p), CLK_SET_RATE_PARENT, 46862306a36Sopenharmony_ci 0xC8, 4, 4, CLK_MUX_HIWORD_MASK, }, 46962306a36Sopenharmony_ci { HI3670_CLK_ISP_SNCLK_MUX0, "clk_isp_snclk_mux0", clk_isp_snclk_mux0_p, 47062306a36Sopenharmony_ci ARRAY_SIZE(clk_isp_snclk_mux0_p), CLK_SET_RATE_PARENT, 47162306a36Sopenharmony_ci 0x108, 3, 1, CLK_MUX_HIWORD_MASK, }, 47262306a36Sopenharmony_ci { HI3670_CLK_ISP_SNCLK_MUX1, "clk_isp_snclk_mux1", clk_isp_snclk_mux1_p, 47362306a36Sopenharmony_ci ARRAY_SIZE(clk_isp_snclk_mux1_p), CLK_SET_RATE_PARENT, 47462306a36Sopenharmony_ci 0x10C, 13, 1, CLK_MUX_HIWORD_MASK, }, 47562306a36Sopenharmony_ci { HI3670_CLK_ISP_SNCLK_MUX2, "clk_isp_snclk_mux2", clk_isp_snclk_mux2_p, 47662306a36Sopenharmony_ci ARRAY_SIZE(clk_isp_snclk_mux2_p), CLK_SET_RATE_PARENT, 47762306a36Sopenharmony_ci 0x10C, 10, 1, CLK_MUX_HIWORD_MASK, }, 47862306a36Sopenharmony_ci { HI3670_CLK_MUX_RXDPHY_CFG, "clk_mux_rxdphy_cfg", clk_mux_rxdphy_cfg_p, 47962306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_rxdphy_cfg_p), CLK_SET_RATE_PARENT, 48062306a36Sopenharmony_ci 0x0C4, 8, 1, CLK_MUX_HIWORD_MASK, }, 48162306a36Sopenharmony_ci { HI3670_CLK_MUX_ICS, "clk_mux_ics", clk_mux_ics_p, 48262306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_ics_p), CLK_SET_RATE_PARENT, 48362306a36Sopenharmony_ci 0xc8, 12, 4, CLK_MUX_HIWORD_MASK, }, 48462306a36Sopenharmony_ci}; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_cistatic const struct hisi_divider_clock hi3670_crgctrl_divider_clks[] = { 48762306a36Sopenharmony_ci { HI3670_CLK_DIV_CFGBUS, "clk_div_cfgbus", "clk_div_sysbus", 48862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xEC, 0, 2, CLK_DIVIDER_HIWORD_MASK, }, 48962306a36Sopenharmony_ci { HI3670_CLK_DIV_MMC0BUS, "clk_div_mmc0bus", "autodiv_emmc0bus", 49062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0EC, 2, 1, CLK_DIVIDER_HIWORD_MASK, }, 49162306a36Sopenharmony_ci { HI3670_CLK_DIV_MMC1BUS, "clk_div_mmc1bus", "clk_div_sysbus", 49262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0EC, 3, 1, CLK_DIVIDER_HIWORD_MASK, }, 49362306a36Sopenharmony_ci { HI3670_PCLK_DIV_MMC1_PCIE, "pclk_div_mmc1_pcie", "pclk_andgt_mmc1_pcie", 49462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xb4, 6, 4, CLK_DIVIDER_HIWORD_MASK, }, 49562306a36Sopenharmony_ci { HI3670_CLK_DIV_VCODECBUS, "clk_div_vcodecbus", "clk_gate_vcodecbus_gt", 49662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x0BC, 0, 6, CLK_DIVIDER_HIWORD_MASK, }, 49762306a36Sopenharmony_ci { HI3670_CLK_DIV_SD, "clk_div_sd", "clk_andgt_sd", 49862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xB8, 0, 4, CLK_DIVIDER_HIWORD_MASK, }, 49962306a36Sopenharmony_ci { HI3670_CLK_DIV_SDIO, "clk_div_sdio", "clk_andgt_sdio", 50062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xC0, 0, 4, CLK_DIVIDER_HIWORD_MASK, }, 50162306a36Sopenharmony_ci { HI3670_CLK_DIV_UARTH, "clk_div_uarth", "clk_andgt_uarth", 50262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xB0, 12, 4, CLK_DIVIDER_HIWORD_MASK, }, 50362306a36Sopenharmony_ci { HI3670_CLK_DIV_UARTL, "clk_div_uartl", "clk_andgt_uartl", 50462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xB0, 8, 4, CLK_DIVIDER_HIWORD_MASK, }, 50562306a36Sopenharmony_ci { HI3670_CLK_DIV_UART0, "clk_div_uart0", "clk_andgt_uart0", 50662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xB0, 4, 4, CLK_DIVIDER_HIWORD_MASK, }, 50762306a36Sopenharmony_ci { HI3670_CLK_DIV_I2C, "clk_div_i2c", "clk_div_320m", 50862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xE8, 4, 4, CLK_DIVIDER_HIWORD_MASK, }, 50962306a36Sopenharmony_ci { HI3670_CLK_DIV_SPI, "clk_div_spi", "clk_andgt_spi", 51062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xC4, 12, 4, CLK_DIVIDER_HIWORD_MASK, }, 51162306a36Sopenharmony_ci { HI3670_CLK_DIV_PCIEAXI, "clk_div_pcieaxi", "clk_andgt_pcieaxi", 51262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xb4, 0, 5, CLK_DIVIDER_HIWORD_MASK, }, 51362306a36Sopenharmony_ci { HI3670_CLK_DIV_AO_ASP, "clk_div_ao_asp", "clk_div_ao_asp_gt", 51462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x108, 6, 4, CLK_DIVIDER_HIWORD_MASK, }, 51562306a36Sopenharmony_ci { HI3670_CLK_DIV_CSI_TRANS, "clk_div_csi_trans", "clk_gate_csi_trans", 51662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xD4, 0, 5, CLK_DIVIDER_HIWORD_MASK, }, 51762306a36Sopenharmony_ci { HI3670_CLK_DIV_DSI_TRANS, "clk_div_dsi_trans", "clk_gate_dsi_trans", 51862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xD4, 10, 5, CLK_DIVIDER_HIWORD_MASK, }, 51962306a36Sopenharmony_ci { HI3670_CLK_DIV_PTP, "clk_div_ptp", "clk_andgt_ptp", 52062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xD8, 0, 4, CLK_DIVIDER_HIWORD_MASK, }, 52162306a36Sopenharmony_ci { HI3670_CLK_DIV_CLKOUT0_PLL, "clk_div_clkout0_pll", "clk_andgt_out0", 52262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xe0, 4, 6, CLK_DIVIDER_HIWORD_MASK, }, 52362306a36Sopenharmony_ci { HI3670_CLK_DIV_CLKOUT1_PLL, "clk_div_clkout1_pll", "clk_andgt_out1", 52462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xe0, 10, 6, CLK_DIVIDER_HIWORD_MASK, }, 52562306a36Sopenharmony_ci { HI3670_CLKDIV_DP_AUDIO_PLL_AO, "clkdiv_dp_audio_pll_ao", "clkgt_dp_audio_pll_ao", 52662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xBC, 11, 4, CLK_DIVIDER_HIWORD_MASK, }, 52762306a36Sopenharmony_ci { HI3670_CLK_DIV_VDEC, "clk_div_vdec", "clk_andgt_vdec", 52862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xC4, 0, 6, CLK_DIVIDER_HIWORD_MASK, }, 52962306a36Sopenharmony_ci { HI3670_CLK_DIV_VENC, "clk_div_venc", "clk_andgt_venc", 53062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xC0, 8, 6, CLK_DIVIDER_HIWORD_MASK, }, 53162306a36Sopenharmony_ci { HI3670_CLK_ISP_SNCLK_DIV0, "clk_isp_snclk_div0", "clk_isp_snclk_fac", 53262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x108, 0, 2, CLK_DIVIDER_HIWORD_MASK, }, 53362306a36Sopenharmony_ci { HI3670_CLK_ISP_SNCLK_DIV1, "clk_isp_snclk_div1", "clk_isp_snclk_fac", 53462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10C, 14, 2, CLK_DIVIDER_HIWORD_MASK, }, 53562306a36Sopenharmony_ci { HI3670_CLK_ISP_SNCLK_DIV2, "clk_isp_snclk_div2", "clk_isp_snclk_fac", 53662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10C, 11, 2, CLK_DIVIDER_HIWORD_MASK, }, 53762306a36Sopenharmony_ci { HI3670_CLK_DIV_ICS, "clk_div_ics", "clk_andgt_ics", 53862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xE4, 9, 6, CLK_DIVIDER_HIWORD_MASK, }, 53962306a36Sopenharmony_ci}; 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci/* clk_pmuctrl */ 54262306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3670_pmu_gate_clks[] = { 54362306a36Sopenharmony_ci { HI3670_GATE_ABB_192, "clk_gate_abb_192", "clkin_sys", 54462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, (0x037 << 2), 0, 0, }, 54562306a36Sopenharmony_ci}; 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_ci/* clk_pctrl */ 54862306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3670_pctrl_gate_clks[] = { 54962306a36Sopenharmony_ci { HI3670_GATE_UFS_TCXO_EN, "clk_gate_ufs_tcxo_en", "clk_gate_abb_192", 55062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 0, CLK_GATE_HIWORD_MASK, }, 55162306a36Sopenharmony_ci { HI3670_GATE_USB_TCXO_EN, "clk_gate_usb_tcxo_en", "clk_gate_abb_192", 55262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 1, CLK_GATE_HIWORD_MASK, }, 55362306a36Sopenharmony_ci}; 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci/* clk_sctrl */ 55662306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3670_sctrl_gate_sep_clks[] = { 55762306a36Sopenharmony_ci { HI3670_PPLL0_EN_ACPU, "ppll0_en_acpu", "clk_ppll0", 55862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x190, 26, 0, }, 55962306a36Sopenharmony_ci { HI3670_PPLL0_GT_CPU, "ppll0_gt_cpu", "clk_ppll0", 56062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x190, 15, 0, }, 56162306a36Sopenharmony_ci { HI3670_CLK_GATE_PPLL0_MEDIA, "clk_gate_ppll0_media", "clk_ppll0", 56262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x1b0, 6, 0, }, 56362306a36Sopenharmony_ci { HI3670_PCLK_GPIO18, "pclk_gpio18", "clk_div_aobus", 56462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x1B0, 9, 0, }, 56562306a36Sopenharmony_ci { HI3670_PCLK_GPIO19, "pclk_gpio19", "clk_div_aobus", 56662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x1B0, 8, 0, }, 56762306a36Sopenharmony_ci { HI3670_CLK_GATE_SPI, "clk_gate_spi", "clk_div_ioperi", 56862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x1B0, 10, 0, }, 56962306a36Sopenharmony_ci { HI3670_PCLK_GATE_SPI, "pclk_gate_spi", "clk_div_ioperi", 57062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x1B0, 10, 0, }, 57162306a36Sopenharmony_ci { HI3670_CLK_GATE_UFS_SUBSYS, "clk_gate_ufs_subsys", "clk_div_ufs_subsys", 57262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x1B0, 14, 0, }, 57362306a36Sopenharmony_ci { HI3670_CLK_GATE_UFSIO_REF, "clk_gate_ufsio_ref", "clkin_sys", 57462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x1b0, 12, 0, }, 57562306a36Sopenharmony_ci { HI3670_PCLK_AO_GPIO0, "pclk_ao_gpio0", "clk_div_aobus", 57662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 11, 0, }, 57762306a36Sopenharmony_ci { HI3670_PCLK_AO_GPIO1, "pclk_ao_gpio1", "clk_div_aobus", 57862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 12, 0, }, 57962306a36Sopenharmony_ci { HI3670_PCLK_AO_GPIO2, "pclk_ao_gpio2", "clk_div_aobus", 58062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 13, 0, }, 58162306a36Sopenharmony_ci { HI3670_PCLK_AO_GPIO3, "pclk_ao_gpio3", "clk_div_aobus", 58262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 14, 0, }, 58362306a36Sopenharmony_ci { HI3670_PCLK_AO_GPIO4, "pclk_ao_gpio4", "clk_div_aobus", 58462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 21, 0, }, 58562306a36Sopenharmony_ci { HI3670_PCLK_AO_GPIO5, "pclk_ao_gpio5", "clk_div_aobus", 58662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 22, 0, }, 58762306a36Sopenharmony_ci { HI3670_PCLK_AO_GPIO6, "pclk_ao_gpio6", "clk_div_aobus", 58862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 25, 0, }, 58962306a36Sopenharmony_ci { HI3670_CLK_GATE_OUT0, "clk_gate_out0", "clk_mux_clkout0", 59062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 16, 0, }, 59162306a36Sopenharmony_ci { HI3670_CLK_GATE_OUT1, "clk_gate_out1", "clk_mux_clkout1", 59262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 17, 0, }, 59362306a36Sopenharmony_ci { HI3670_PCLK_GATE_SYSCNT, "pclk_gate_syscnt", "clk_div_aobus", 59462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 19, 0, }, 59562306a36Sopenharmony_ci { HI3670_CLK_GATE_SYSCNT, "clk_gate_syscnt", "clkin_sys", 59662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 20, 0, }, 59762306a36Sopenharmony_ci { HI3670_CLK_GATE_ASP_SUBSYS_PERI, "clk_gate_asp_subsys_peri", 59862306a36Sopenharmony_ci "clk_mux_asp_subsys_peri", 59962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x170, 6, 0, }, 60062306a36Sopenharmony_ci { HI3670_CLK_GATE_ASP_SUBSYS, "clk_gate_asp_subsys", "clk_mux_asp_pll", 60162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x170, 4, 0, }, 60262306a36Sopenharmony_ci { HI3670_CLK_GATE_ASP_TCXO, "clk_gate_asp_tcxo", "clkin_sys", 60362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x160, 27, 0, }, 60462306a36Sopenharmony_ci { HI3670_CLK_GATE_DP_AUDIO_PLL, "clk_gate_dp_audio_pll", 60562306a36Sopenharmony_ci "clk_gate_dp_audio_pll_ao", 60662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x1B0, 7, 0, }, 60762306a36Sopenharmony_ci}; 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3670_sctrl_gate_clks[] = { 61062306a36Sopenharmony_ci { HI3670_CLK_ANDGT_IOPERI, "clk_andgt_ioperi", "clk_ppll0", 61162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x270, 6, CLK_GATE_HIWORD_MASK, }, 61262306a36Sopenharmony_ci { HI3670_CLKANDGT_ASP_SUBSYS_PERI, "clkandgt_asp_subsys_peri", 61362306a36Sopenharmony_ci "clk_ppll0", 61462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x268, 3, CLK_GATE_HIWORD_MASK, }, 61562306a36Sopenharmony_ci { HI3670_CLK_ANGT_ASP_SUBSYS, "clk_angt_asp_subsys", "clk_ppll0", 61662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x258, 0, CLK_GATE_HIWORD_MASK, }, 61762306a36Sopenharmony_ci}; 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_cistatic const char *const 62062306a36Sopenharmony_ciclk_mux_ufs_subsys_p[] = { "clkin_sys", "clk_ppll0", }; 62162306a36Sopenharmony_cistatic const char *const 62262306a36Sopenharmony_ciclk_mux_clkout0_p[] = { "clkin_ref", "clk_div_clkout0_tcxo", 62362306a36Sopenharmony_ci "clk_div_clkout0_pll", "clk_div_clkout0_pll", }; 62462306a36Sopenharmony_cistatic const char *const 62562306a36Sopenharmony_ciclk_mux_clkout1_p[] = { "clkin_ref", "clk_div_clkout1_tcxo", 62662306a36Sopenharmony_ci "clk_div_clkout1_pll", "clk_div_clkout1_pll", }; 62762306a36Sopenharmony_cistatic const char *const 62862306a36Sopenharmony_ciclk_mux_asp_subsys_peri_p[] = { "clk_ppll0", "clk_fll_src", }; 62962306a36Sopenharmony_cistatic const char *const 63062306a36Sopenharmony_ciclk_mux_asp_pll_p[] = { "clk_ppll0", "clk_fll_src", "clk_gate_ao_asp", 63162306a36Sopenharmony_ci "clk_pciepll_rev", }; 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_cistatic const struct hisi_mux_clock hi3670_sctrl_mux_clks[] = { 63462306a36Sopenharmony_ci { HI3670_CLK_MUX_UFS_SUBSYS, "clk_mux_ufs_subsys", clk_mux_ufs_subsys_p, 63562306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_ufs_subsys_p), CLK_SET_RATE_PARENT, 63662306a36Sopenharmony_ci 0x274, 8, 1, CLK_MUX_HIWORD_MASK, }, 63762306a36Sopenharmony_ci { HI3670_CLK_MUX_CLKOUT0, "clk_mux_clkout0", clk_mux_clkout0_p, 63862306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_clkout0_p), CLK_SET_RATE_PARENT, 63962306a36Sopenharmony_ci 0x254, 12, 2, CLK_MUX_HIWORD_MASK, }, 64062306a36Sopenharmony_ci { HI3670_CLK_MUX_CLKOUT1, "clk_mux_clkout1", clk_mux_clkout1_p, 64162306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_clkout1_p), CLK_SET_RATE_PARENT, 64262306a36Sopenharmony_ci 0x254, 14, 2, CLK_MUX_HIWORD_MASK, }, 64362306a36Sopenharmony_ci { HI3670_CLK_MUX_ASP_SUBSYS_PERI, "clk_mux_asp_subsys_peri", 64462306a36Sopenharmony_ci clk_mux_asp_subsys_peri_p, ARRAY_SIZE(clk_mux_asp_subsys_peri_p), 64562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x268, 8, 1, CLK_MUX_HIWORD_MASK, }, 64662306a36Sopenharmony_ci { HI3670_CLK_MUX_ASP_PLL, "clk_mux_asp_pll", clk_mux_asp_pll_p, 64762306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_asp_pll_p), CLK_SET_RATE_PARENT, 64862306a36Sopenharmony_ci 0x268, 9, 2, CLK_MUX_HIWORD_MASK, }, 64962306a36Sopenharmony_ci}; 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_cistatic const struct hisi_divider_clock hi3670_sctrl_divider_clks[] = { 65262306a36Sopenharmony_ci { HI3670_CLK_DIV_AOBUS, "clk_div_aobus", "clk_ppll0", 65362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x254, 0, 6, CLK_DIVIDER_HIWORD_MASK, }, 65462306a36Sopenharmony_ci { HI3670_CLK_DIV_UFS_SUBSYS, "clk_div_ufs_subsys", "clk_mux_ufs_subsys", 65562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x274, 0, 6, CLK_DIVIDER_HIWORD_MASK, }, 65662306a36Sopenharmony_ci { HI3670_CLK_DIV_IOPERI, "clk_div_ioperi", "clk_andgt_ioperi", 65762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x270, 0, 6, CLK_DIVIDER_HIWORD_MASK, }, 65862306a36Sopenharmony_ci { HI3670_CLK_DIV_CLKOUT0_TCXO, "clk_div_clkout0_tcxo", "clkin_sys", 65962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x254, 6, 3, CLK_DIVIDER_HIWORD_MASK, }, 66062306a36Sopenharmony_ci { HI3670_CLK_DIV_CLKOUT1_TCXO, "clk_div_clkout1_tcxo", "clkin_sys", 66162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x254, 9, 3, CLK_DIVIDER_HIWORD_MASK, }, 66262306a36Sopenharmony_ci { HI3670_CLK_ASP_SUBSYS_PERI_DIV, "clk_asp_subsys_peri_div", "clkandgt_asp_subsys_peri", 66362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x268, 0, 3, CLK_DIVIDER_HIWORD_MASK, }, 66462306a36Sopenharmony_ci { HI3670_CLK_DIV_ASP_SUBSYS, "clk_div_asp_subsys", "clk_angt_asp_subsys", 66562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x250, 0, 3, CLK_DIVIDER_HIWORD_MASK, }, 66662306a36Sopenharmony_ci}; 66762306a36Sopenharmony_ci 66862306a36Sopenharmony_ci/* clk_iomcu */ 66962306a36Sopenharmony_cistatic const struct hisi_fixed_factor_clock hi3670_iomcu_fixed_factor_clks[] = { 67062306a36Sopenharmony_ci { HI3670_CLK_GATE_I2C0, "clk_gate_i2c0", "clk_i2c0_gate_iomcu", 1, 4, 0, }, 67162306a36Sopenharmony_ci { HI3670_CLK_GATE_I2C1, "clk_gate_i2c1", "clk_i2c1_gate_iomcu", 1, 4, 0, }, 67262306a36Sopenharmony_ci { HI3670_CLK_GATE_I2C2, "clk_gate_i2c2", "clk_i2c2_gate_iomcu", 1, 4, 0, }, 67362306a36Sopenharmony_ci { HI3670_CLK_GATE_SPI0, "clk_gate_spi0", "clk_spi0_gate_iomcu", 1, 1, 0, }, 67462306a36Sopenharmony_ci { HI3670_CLK_GATE_SPI2, "clk_gate_spi2", "clk_spi2_gate_iomcu", 1, 1, 0, }, 67562306a36Sopenharmony_ci { HI3670_CLK_GATE_UART3, "clk_gate_uart3", "clk_uart3_gate_iomcu", 1, 16, 0, }, 67662306a36Sopenharmony_ci}; 67762306a36Sopenharmony_ci 67862306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3670_iomcu_gate_sep_clks[] = { 67962306a36Sopenharmony_ci { HI3670_CLK_I2C0_GATE_IOMCU, "clk_i2c0_gate_iomcu", "clk_fll_src", 68062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 3, 0, }, 68162306a36Sopenharmony_ci { HI3670_CLK_I2C1_GATE_IOMCU, "clk_i2c1_gate_iomcu", "clk_fll_src", 68262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 4, 0, }, 68362306a36Sopenharmony_ci { HI3670_CLK_I2C2_GATE_IOMCU, "clk_i2c2_gate_iomcu", "clk_fll_src", 68462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 5, 0, }, 68562306a36Sopenharmony_ci { HI3670_CLK_SPI0_GATE_IOMCU, "clk_spi0_gate_iomcu", "clk_fll_src", 68662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 10, 0, }, 68762306a36Sopenharmony_ci { HI3670_CLK_SPI2_GATE_IOMCU, "clk_spi2_gate_iomcu", "clk_fll_src", 68862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 30, 0, }, 68962306a36Sopenharmony_ci { HI3670_CLK_UART3_GATE_IOMCU, "clk_uart3_gate_iomcu", "clk_gate_iomcu_peri0", 69062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 11, 0, }, 69162306a36Sopenharmony_ci { HI3670_CLK_GATE_PERI0_IOMCU, "clk_gate_iomcu_peri0", "clk_ppll0", 69262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x90, 0, 0, }, 69362306a36Sopenharmony_ci}; 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_ci/* clk_media1 */ 69662306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3670_media1_gate_sep_clks[] = { 69762306a36Sopenharmony_ci { HI3670_ACLK_GATE_NOC_DSS, "aclk_gate_noc_dss", "aclk_gate_disp_noc_subsys", 69862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 21, 0, }, 69962306a36Sopenharmony_ci { HI3670_PCLK_GATE_NOC_DSS_CFG, "pclk_gate_noc_dss_cfg", "pclk_gate_disp_noc_subsys", 70062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 22, 0, }, 70162306a36Sopenharmony_ci { HI3670_PCLK_GATE_MMBUF_CFG, "pclk_gate_mmbuf_cfg", "pclk_gate_disp_noc_subsys", 70262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 5, 0, }, 70362306a36Sopenharmony_ci { HI3670_PCLK_GATE_DISP_NOC_SUBSYS, "pclk_gate_disp_noc_subsys", "clk_div_sysbus", 70462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 18, 0, }, 70562306a36Sopenharmony_ci { HI3670_ACLK_GATE_DISP_NOC_SUBSYS, "aclk_gate_disp_noc_subsys", "clk_gate_vivobusfreq", 70662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x10, 17, 0, }, 70762306a36Sopenharmony_ci { HI3670_PCLK_GATE_DSS, "pclk_gate_dss", "pclk_gate_disp_noc_subsys", 70862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x00, 14, 0, }, 70962306a36Sopenharmony_ci { HI3670_ACLK_GATE_DSS, "aclk_gate_dss", "aclk_gate_disp_noc_subsys", 71062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x00, 19, 0, }, 71162306a36Sopenharmony_ci { HI3670_CLK_GATE_VIVOBUSFREQ, "clk_gate_vivobusfreq", "clk_div_vivobus", 71262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x00, 18, 0, }, 71362306a36Sopenharmony_ci { HI3670_CLK_GATE_EDC0, "clk_gate_edc0", "clk_div_edc0", 71462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x00, 15, 0, }, 71562306a36Sopenharmony_ci { HI3670_CLK_GATE_LDI0, "clk_gate_ldi0", "clk_div_ldi0", 71662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x00, 16, 0, }, 71762306a36Sopenharmony_ci { HI3670_CLK_GATE_LDI1FREQ, "clk_gate_ldi1freq", "clk_div_ldi1", 71862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x00, 17, 0, }, 71962306a36Sopenharmony_ci { HI3670_CLK_GATE_BRG, "clk_gate_brg", "clk_media_common_div", 72062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x00, 29, 0, }, 72162306a36Sopenharmony_ci { HI3670_ACLK_GATE_ASC, "aclk_gate_asc", "clk_gate_mmbuf", 72262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 3, 0, }, 72362306a36Sopenharmony_ci { HI3670_CLK_GATE_DSS_AXI_MM, "clk_gate_dss_axi_mm", "clk_gate_mmbuf", 72462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 4, 0, }, 72562306a36Sopenharmony_ci { HI3670_CLK_GATE_MMBUF, "clk_gate_mmbuf", "aclk_div_mmbuf", 72662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 0, 0, }, 72762306a36Sopenharmony_ci { HI3670_PCLK_GATE_MMBUF, "pclk_gate_mmbuf", "pclk_div_mmbuf", 72862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x20, 1, 0, }, 72962306a36Sopenharmony_ci { HI3670_CLK_GATE_ATDIV_VIVO, "clk_gate_atdiv_vivo", "clk_div_vivobus", 73062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x010, 1, 0, }, 73162306a36Sopenharmony_ci}; 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3670_media1_gate_clks[] = { 73462306a36Sopenharmony_ci { HI3670_CLK_GATE_VIVOBUS_ANDGT, "clk_gate_vivobus_andgt", "clk_mux_vivobus", 73562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x84, 3, CLK_GATE_HIWORD_MASK, }, 73662306a36Sopenharmony_ci { HI3670_CLK_ANDGT_EDC0, "clk_andgt_edc0", "clk_mux_edc0", 73762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x84, 7, CLK_GATE_HIWORD_MASK, }, 73862306a36Sopenharmony_ci { HI3670_CLK_ANDGT_LDI0, "clk_andgt_ldi0", "clk_mux_ldi0", 73962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x84, 9, CLK_GATE_HIWORD_MASK, }, 74062306a36Sopenharmony_ci { HI3670_CLK_ANDGT_LDI1, "clk_andgt_ldi1", "clk_mux_ldi1", 74162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x84, 8, CLK_GATE_HIWORD_MASK, }, 74262306a36Sopenharmony_ci { HI3670_CLK_MMBUF_PLL_ANDGT, "clk_mmbuf_pll_andgt", "clk_sw_mmbuf", 74362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x84, 14, CLK_GATE_HIWORD_MASK, }, 74462306a36Sopenharmony_ci { HI3670_PCLK_MMBUF_ANDGT, "pclk_mmbuf_andgt", "aclk_div_mmbuf", 74562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x84, 15, CLK_GATE_HIWORD_MASK, }, 74662306a36Sopenharmony_ci}; 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_cistatic const char *const 74962306a36Sopenharmony_ciclk_mux_vivobus_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media", 75062306a36Sopenharmony_ci "clk_invalid", "clk_gate_ppll2_media", "clk_invalid", 75162306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_gate_ppll3_media", 75262306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", 75362306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", 75462306a36Sopenharmony_ci "clk_invalid", }; 75562306a36Sopenharmony_cistatic const char *const 75662306a36Sopenharmony_ciclk_mux_edc0_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media", 75762306a36Sopenharmony_ci "clk_invalid", "clk_gate_ppll2_media", "clk_invalid", 75862306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_gate_ppll3_media", 75962306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid", 76062306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", }; 76162306a36Sopenharmony_cistatic const char *const 76262306a36Sopenharmony_ciclk_mux_ldi0_p[] = { "clk_invalid", "clk_gate_ppll7_media", 76362306a36Sopenharmony_ci "clk_gate_ppll0_media", "clk_invalid", 76462306a36Sopenharmony_ci "clk_gate_ppll2_media", "clk_invalid", "clk_invalid", 76562306a36Sopenharmony_ci "clk_invalid", "clk_gate_ppll3_media", "clk_invalid", 76662306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid", 76762306a36Sopenharmony_ci "clk_invalid", "clk_invalid", }; 76862306a36Sopenharmony_cistatic const char *const 76962306a36Sopenharmony_ciclk_mux_ldi1_p[] = { "clk_invalid", "clk_gate_ppll7_media", 77062306a36Sopenharmony_ci "clk_gate_ppll0_media", "clk_invalid", 77162306a36Sopenharmony_ci "clk_gate_ppll2_media", "clk_invalid", "clk_invalid", 77262306a36Sopenharmony_ci "clk_invalid", "clk_gate_ppll3_media", "clk_invalid", 77362306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid", 77462306a36Sopenharmony_ci "clk_invalid", "clk_invalid", }; 77562306a36Sopenharmony_cistatic const char *const 77662306a36Sopenharmony_ciclk_sw_mmbuf_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media", 77762306a36Sopenharmony_ci "clk_invalid", "clk_gate_ppll2_media", "clk_invalid", 77862306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_gate_ppll3_media", 77962306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid", 78062306a36Sopenharmony_ci "clk_invalid", "clk_invalid", "clk_invalid", }; 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_cistatic const struct hisi_mux_clock hi3670_media1_mux_clks[] = { 78362306a36Sopenharmony_ci { HI3670_CLK_MUX_VIVOBUS, "clk_mux_vivobus", clk_mux_vivobus_p, 78462306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_vivobus_p), CLK_SET_RATE_PARENT, 78562306a36Sopenharmony_ci 0x74, 6, 4, CLK_MUX_HIWORD_MASK, }, 78662306a36Sopenharmony_ci { HI3670_CLK_MUX_EDC0, "clk_mux_edc0", clk_mux_edc0_p, 78762306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_edc0_p), CLK_SET_RATE_PARENT, 78862306a36Sopenharmony_ci 0x68, 6, 4, CLK_MUX_HIWORD_MASK, }, 78962306a36Sopenharmony_ci { HI3670_CLK_MUX_LDI0, "clk_mux_ldi0", clk_mux_ldi0_p, 79062306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT, 79162306a36Sopenharmony_ci 0x60, 6, 4, CLK_MUX_HIWORD_MASK, }, 79262306a36Sopenharmony_ci { HI3670_CLK_MUX_LDI1, "clk_mux_ldi1", clk_mux_ldi1_p, 79362306a36Sopenharmony_ci ARRAY_SIZE(clk_mux_ldi1_p), CLK_SET_RATE_PARENT, 79462306a36Sopenharmony_ci 0x64, 6, 4, CLK_MUX_HIWORD_MASK, }, 79562306a36Sopenharmony_ci { HI3670_CLK_SW_MMBUF, "clk_sw_mmbuf", clk_sw_mmbuf_p, 79662306a36Sopenharmony_ci ARRAY_SIZE(clk_sw_mmbuf_p), CLK_SET_RATE_PARENT, 79762306a36Sopenharmony_ci 0x88, 0, 4, CLK_MUX_HIWORD_MASK, }, 79862306a36Sopenharmony_ci}; 79962306a36Sopenharmony_ci 80062306a36Sopenharmony_cistatic const struct hisi_divider_clock hi3670_media1_divider_clks[] = { 80162306a36Sopenharmony_ci { HI3670_CLK_DIV_VIVOBUS, "clk_div_vivobus", "clk_gate_vivobus_andgt", 80262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x74, 0, 6, CLK_DIVIDER_HIWORD_MASK, }, 80362306a36Sopenharmony_ci { HI3670_CLK_DIV_EDC0, "clk_div_edc0", "clk_andgt_edc0", 80462306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x68, 0, 6, CLK_DIVIDER_HIWORD_MASK, }, 80562306a36Sopenharmony_ci { HI3670_CLK_DIV_LDI0, "clk_div_ldi0", "clk_andgt_ldi0", 80662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x60, 0, 6, CLK_DIVIDER_HIWORD_MASK, }, 80762306a36Sopenharmony_ci { HI3670_CLK_DIV_LDI1, "clk_div_ldi1", "clk_andgt_ldi1", 80862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x64, 0, 6, CLK_DIVIDER_HIWORD_MASK, }, 80962306a36Sopenharmony_ci { HI3670_ACLK_DIV_MMBUF, "aclk_div_mmbuf", "clk_mmbuf_pll_andgt", 81062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x7C, 10, 6, CLK_DIVIDER_HIWORD_MASK, }, 81162306a36Sopenharmony_ci { HI3670_PCLK_DIV_MMBUF, "pclk_div_mmbuf", "pclk_mmbuf_andgt", 81262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x78, 0, 2, CLK_DIVIDER_HIWORD_MASK, }, 81362306a36Sopenharmony_ci}; 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_ci/* clk_media2 */ 81662306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3670_media2_gate_sep_clks[] = { 81762306a36Sopenharmony_ci { HI3670_CLK_GATE_VDECFREQ, "clk_gate_vdecfreq", "clk_div_vdec", 81862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x00, 8, 0, }, 81962306a36Sopenharmony_ci { HI3670_CLK_GATE_VENCFREQ, "clk_gate_vencfreq", "clk_div_venc", 82062306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x00, 5, 0, }, 82162306a36Sopenharmony_ci { HI3670_CLK_GATE_ICSFREQ, "clk_gate_icsfreq", "clk_div_ics", 82262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0x00, 2, 0, }, 82362306a36Sopenharmony_ci}; 82462306a36Sopenharmony_ci 82562306a36Sopenharmony_cistatic void hi3670_clk_crgctrl_init(struct device_node *np) 82662306a36Sopenharmony_ci{ 82762306a36Sopenharmony_ci struct hisi_clock_data *clk_data; 82862306a36Sopenharmony_ci 82962306a36Sopenharmony_ci int nr = ARRAY_SIZE(hi3670_fixed_rate_clks) + 83062306a36Sopenharmony_ci ARRAY_SIZE(hi3670_crgctrl_gate_sep_clks) + 83162306a36Sopenharmony_ci ARRAY_SIZE(hi3670_crgctrl_gate_clks) + 83262306a36Sopenharmony_ci ARRAY_SIZE(hi3670_crgctrl_mux_clks) + 83362306a36Sopenharmony_ci ARRAY_SIZE(hi3670_crg_fixed_factor_clks) + 83462306a36Sopenharmony_ci ARRAY_SIZE(hi3670_crgctrl_divider_clks); 83562306a36Sopenharmony_ci 83662306a36Sopenharmony_ci clk_data = hisi_clk_init(np, nr); 83762306a36Sopenharmony_ci if (!clk_data) 83862306a36Sopenharmony_ci return; 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_ci hisi_clk_register_fixed_rate(hi3670_fixed_rate_clks, 84162306a36Sopenharmony_ci ARRAY_SIZE(hi3670_fixed_rate_clks), 84262306a36Sopenharmony_ci clk_data); 84362306a36Sopenharmony_ci hisi_clk_register_gate_sep(hi3670_crgctrl_gate_sep_clks, 84462306a36Sopenharmony_ci ARRAY_SIZE(hi3670_crgctrl_gate_sep_clks), 84562306a36Sopenharmony_ci clk_data); 84662306a36Sopenharmony_ci hisi_clk_register_gate(hi3670_crgctrl_gate_clks, 84762306a36Sopenharmony_ci ARRAY_SIZE(hi3670_crgctrl_gate_clks), 84862306a36Sopenharmony_ci clk_data); 84962306a36Sopenharmony_ci hisi_clk_register_mux(hi3670_crgctrl_mux_clks, 85062306a36Sopenharmony_ci ARRAY_SIZE(hi3670_crgctrl_mux_clks), 85162306a36Sopenharmony_ci clk_data); 85262306a36Sopenharmony_ci hisi_clk_register_fixed_factor(hi3670_crg_fixed_factor_clks, 85362306a36Sopenharmony_ci ARRAY_SIZE(hi3670_crg_fixed_factor_clks), 85462306a36Sopenharmony_ci clk_data); 85562306a36Sopenharmony_ci hisi_clk_register_divider(hi3670_crgctrl_divider_clks, 85662306a36Sopenharmony_ci ARRAY_SIZE(hi3670_crgctrl_divider_clks), 85762306a36Sopenharmony_ci clk_data); 85862306a36Sopenharmony_ci} 85962306a36Sopenharmony_ci 86062306a36Sopenharmony_cistatic void hi3670_clk_pctrl_init(struct device_node *np) 86162306a36Sopenharmony_ci{ 86262306a36Sopenharmony_ci struct hisi_clock_data *clk_data; 86362306a36Sopenharmony_ci int nr = ARRAY_SIZE(hi3670_pctrl_gate_clks); 86462306a36Sopenharmony_ci 86562306a36Sopenharmony_ci clk_data = hisi_clk_init(np, nr); 86662306a36Sopenharmony_ci if (!clk_data) 86762306a36Sopenharmony_ci return; 86862306a36Sopenharmony_ci hisi_clk_register_gate(hi3670_pctrl_gate_clks, 86962306a36Sopenharmony_ci ARRAY_SIZE(hi3670_pctrl_gate_clks), clk_data); 87062306a36Sopenharmony_ci} 87162306a36Sopenharmony_ci 87262306a36Sopenharmony_cistatic void hi3670_clk_pmuctrl_init(struct device_node *np) 87362306a36Sopenharmony_ci{ 87462306a36Sopenharmony_ci struct hisi_clock_data *clk_data; 87562306a36Sopenharmony_ci int nr = ARRAY_SIZE(hi3670_pmu_gate_clks); 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_ci clk_data = hisi_clk_init(np, nr); 87862306a36Sopenharmony_ci if (!clk_data) 87962306a36Sopenharmony_ci return; 88062306a36Sopenharmony_ci 88162306a36Sopenharmony_ci hisi_clk_register_gate(hi3670_pmu_gate_clks, 88262306a36Sopenharmony_ci ARRAY_SIZE(hi3670_pmu_gate_clks), clk_data); 88362306a36Sopenharmony_ci} 88462306a36Sopenharmony_ci 88562306a36Sopenharmony_cistatic void hi3670_clk_sctrl_init(struct device_node *np) 88662306a36Sopenharmony_ci{ 88762306a36Sopenharmony_ci struct hisi_clock_data *clk_data; 88862306a36Sopenharmony_ci int nr = ARRAY_SIZE(hi3670_sctrl_gate_sep_clks) + 88962306a36Sopenharmony_ci ARRAY_SIZE(hi3670_sctrl_gate_clks) + 89062306a36Sopenharmony_ci ARRAY_SIZE(hi3670_sctrl_mux_clks) + 89162306a36Sopenharmony_ci ARRAY_SIZE(hi3670_sctrl_divider_clks); 89262306a36Sopenharmony_ci 89362306a36Sopenharmony_ci clk_data = hisi_clk_init(np, nr); 89462306a36Sopenharmony_ci if (!clk_data) 89562306a36Sopenharmony_ci return; 89662306a36Sopenharmony_ci 89762306a36Sopenharmony_ci hisi_clk_register_gate_sep(hi3670_sctrl_gate_sep_clks, 89862306a36Sopenharmony_ci ARRAY_SIZE(hi3670_sctrl_gate_sep_clks), 89962306a36Sopenharmony_ci clk_data); 90062306a36Sopenharmony_ci hisi_clk_register_gate(hi3670_sctrl_gate_clks, 90162306a36Sopenharmony_ci ARRAY_SIZE(hi3670_sctrl_gate_clks), 90262306a36Sopenharmony_ci clk_data); 90362306a36Sopenharmony_ci hisi_clk_register_mux(hi3670_sctrl_mux_clks, 90462306a36Sopenharmony_ci ARRAY_SIZE(hi3670_sctrl_mux_clks), 90562306a36Sopenharmony_ci clk_data); 90662306a36Sopenharmony_ci hisi_clk_register_divider(hi3670_sctrl_divider_clks, 90762306a36Sopenharmony_ci ARRAY_SIZE(hi3670_sctrl_divider_clks), 90862306a36Sopenharmony_ci clk_data); 90962306a36Sopenharmony_ci} 91062306a36Sopenharmony_ci 91162306a36Sopenharmony_cistatic void hi3670_clk_iomcu_init(struct device_node *np) 91262306a36Sopenharmony_ci{ 91362306a36Sopenharmony_ci struct hisi_clock_data *clk_data; 91462306a36Sopenharmony_ci int nr = ARRAY_SIZE(hi3670_iomcu_gate_sep_clks) + 91562306a36Sopenharmony_ci ARRAY_SIZE(hi3670_iomcu_fixed_factor_clks); 91662306a36Sopenharmony_ci 91762306a36Sopenharmony_ci clk_data = hisi_clk_init(np, nr); 91862306a36Sopenharmony_ci if (!clk_data) 91962306a36Sopenharmony_ci return; 92062306a36Sopenharmony_ci 92162306a36Sopenharmony_ci hisi_clk_register_gate(hi3670_iomcu_gate_sep_clks, 92262306a36Sopenharmony_ci ARRAY_SIZE(hi3670_iomcu_gate_sep_clks), clk_data); 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_ci hisi_clk_register_fixed_factor(hi3670_iomcu_fixed_factor_clks, 92562306a36Sopenharmony_ci ARRAY_SIZE(hi3670_iomcu_fixed_factor_clks), 92662306a36Sopenharmony_ci clk_data); 92762306a36Sopenharmony_ci} 92862306a36Sopenharmony_ci 92962306a36Sopenharmony_cistatic void hi3670_clk_media1_init(struct device_node *np) 93062306a36Sopenharmony_ci{ 93162306a36Sopenharmony_ci struct hisi_clock_data *clk_data; 93262306a36Sopenharmony_ci 93362306a36Sopenharmony_ci int nr = ARRAY_SIZE(hi3670_media1_gate_sep_clks) + 93462306a36Sopenharmony_ci ARRAY_SIZE(hi3670_media1_gate_clks) + 93562306a36Sopenharmony_ci ARRAY_SIZE(hi3670_media1_mux_clks) + 93662306a36Sopenharmony_ci ARRAY_SIZE(hi3670_media1_divider_clks); 93762306a36Sopenharmony_ci 93862306a36Sopenharmony_ci clk_data = hisi_clk_init(np, nr); 93962306a36Sopenharmony_ci if (!clk_data) 94062306a36Sopenharmony_ci return; 94162306a36Sopenharmony_ci 94262306a36Sopenharmony_ci hisi_clk_register_gate_sep(hi3670_media1_gate_sep_clks, 94362306a36Sopenharmony_ci ARRAY_SIZE(hi3670_media1_gate_sep_clks), 94462306a36Sopenharmony_ci clk_data); 94562306a36Sopenharmony_ci hisi_clk_register_gate(hi3670_media1_gate_clks, 94662306a36Sopenharmony_ci ARRAY_SIZE(hi3670_media1_gate_clks), 94762306a36Sopenharmony_ci clk_data); 94862306a36Sopenharmony_ci hisi_clk_register_mux(hi3670_media1_mux_clks, 94962306a36Sopenharmony_ci ARRAY_SIZE(hi3670_media1_mux_clks), 95062306a36Sopenharmony_ci clk_data); 95162306a36Sopenharmony_ci hisi_clk_register_divider(hi3670_media1_divider_clks, 95262306a36Sopenharmony_ci ARRAY_SIZE(hi3670_media1_divider_clks), 95362306a36Sopenharmony_ci clk_data); 95462306a36Sopenharmony_ci} 95562306a36Sopenharmony_ci 95662306a36Sopenharmony_cistatic void hi3670_clk_media2_init(struct device_node *np) 95762306a36Sopenharmony_ci{ 95862306a36Sopenharmony_ci struct hisi_clock_data *clk_data; 95962306a36Sopenharmony_ci 96062306a36Sopenharmony_ci int nr = ARRAY_SIZE(hi3670_media2_gate_sep_clks); 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_ci clk_data = hisi_clk_init(np, nr); 96362306a36Sopenharmony_ci if (!clk_data) 96462306a36Sopenharmony_ci return; 96562306a36Sopenharmony_ci 96662306a36Sopenharmony_ci hisi_clk_register_gate_sep(hi3670_media2_gate_sep_clks, 96762306a36Sopenharmony_ci ARRAY_SIZE(hi3670_media2_gate_sep_clks), 96862306a36Sopenharmony_ci clk_data); 96962306a36Sopenharmony_ci} 97062306a36Sopenharmony_ci 97162306a36Sopenharmony_cistatic const struct of_device_id hi3670_clk_match_table[] = { 97262306a36Sopenharmony_ci { .compatible = "hisilicon,hi3670-crgctrl", 97362306a36Sopenharmony_ci .data = hi3670_clk_crgctrl_init }, 97462306a36Sopenharmony_ci { .compatible = "hisilicon,hi3670-pctrl", 97562306a36Sopenharmony_ci .data = hi3670_clk_pctrl_init }, 97662306a36Sopenharmony_ci { .compatible = "hisilicon,hi3670-pmuctrl", 97762306a36Sopenharmony_ci .data = hi3670_clk_pmuctrl_init }, 97862306a36Sopenharmony_ci { .compatible = "hisilicon,hi3670-sctrl", 97962306a36Sopenharmony_ci .data = hi3670_clk_sctrl_init }, 98062306a36Sopenharmony_ci { .compatible = "hisilicon,hi3670-iomcu", 98162306a36Sopenharmony_ci .data = hi3670_clk_iomcu_init }, 98262306a36Sopenharmony_ci { .compatible = "hisilicon,hi3670-media1-crg", 98362306a36Sopenharmony_ci .data = hi3670_clk_media1_init }, 98462306a36Sopenharmony_ci { .compatible = "hisilicon,hi3670-media2-crg", 98562306a36Sopenharmony_ci .data = hi3670_clk_media2_init }, 98662306a36Sopenharmony_ci { } 98762306a36Sopenharmony_ci}; 98862306a36Sopenharmony_ci 98962306a36Sopenharmony_cistatic int hi3670_clk_probe(struct platform_device *pdev) 99062306a36Sopenharmony_ci{ 99162306a36Sopenharmony_ci struct device *dev = &pdev->dev; 99262306a36Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 99362306a36Sopenharmony_ci void (*init_func)(struct device_node *np); 99462306a36Sopenharmony_ci 99562306a36Sopenharmony_ci init_func = of_device_get_match_data(dev); 99662306a36Sopenharmony_ci if (!init_func) 99762306a36Sopenharmony_ci return -ENODEV; 99862306a36Sopenharmony_ci 99962306a36Sopenharmony_ci init_func(np); 100062306a36Sopenharmony_ci 100162306a36Sopenharmony_ci return 0; 100262306a36Sopenharmony_ci} 100362306a36Sopenharmony_ci 100462306a36Sopenharmony_cistatic struct platform_driver hi3670_clk_driver = { 100562306a36Sopenharmony_ci .probe = hi3670_clk_probe, 100662306a36Sopenharmony_ci .driver = { 100762306a36Sopenharmony_ci .name = "hi3670-clk", 100862306a36Sopenharmony_ci .of_match_table = hi3670_clk_match_table, 100962306a36Sopenharmony_ci }, 101062306a36Sopenharmony_ci}; 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_cistatic int __init hi3670_clk_init(void) 101362306a36Sopenharmony_ci{ 101462306a36Sopenharmony_ci return platform_driver_register(&hi3670_clk_driver); 101562306a36Sopenharmony_ci} 101662306a36Sopenharmony_cicore_initcall(hi3670_clk_init); 1017