162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2016-2017 Linaro Ltd.
462306a36Sopenharmony_ci * Copyright (c) 2016-2017 HiSilicon Technologies Co., Ltd.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <dt-bindings/clock/hi3660-clock.h>
862306a36Sopenharmony_ci#include <linux/clk-provider.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include "clk.h"
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_cistatic const struct hisi_fixed_rate_clock hi3660_fixed_rate_clks[] = {
1462306a36Sopenharmony_ci	{ HI3660_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, },
1562306a36Sopenharmony_ci	{ HI3660_CLKIN_REF, "clkin_ref", NULL, 0, 32764, },
1662306a36Sopenharmony_ci	{ HI3660_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 128000000, },
1762306a36Sopenharmony_ci	{ HI3660_CLK_PPLL0, "clk_ppll0", NULL, 0, 1600000000, },
1862306a36Sopenharmony_ci	{ HI3660_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, },
1962306a36Sopenharmony_ci	{ HI3660_CLK_PPLL2, "clk_ppll2", NULL, 0, 2880000000UL, },
2062306a36Sopenharmony_ci	{ HI3660_CLK_PPLL3, "clk_ppll3", NULL, 0, 1290000000, },
2162306a36Sopenharmony_ci	{ HI3660_CLK_SCPLL, "clk_scpll", NULL, 0, 245760000, },
2262306a36Sopenharmony_ci	{ HI3660_PCLK, "pclk", NULL, 0, 20000000, },
2362306a36Sopenharmony_ci	{ HI3660_CLK_UART0_DBG, "clk_uart0_dbg", NULL, 0, 19200000, },
2462306a36Sopenharmony_ci	{ HI3660_CLK_UART6, "clk_uart6", NULL, 0, 19200000, },
2562306a36Sopenharmony_ci	{ HI3660_OSC32K, "osc32k", NULL, 0, 32764, },
2662306a36Sopenharmony_ci	{ HI3660_OSC19M, "osc19m", NULL, 0, 19200000, },
2762306a36Sopenharmony_ci	{ HI3660_CLK_480M, "clk_480m", NULL, 0, 480000000, },
2862306a36Sopenharmony_ci	{ HI3660_CLK_INV, "clk_inv", NULL, 0, 10000000, },
2962306a36Sopenharmony_ci};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci/* crgctrl */
3262306a36Sopenharmony_cistatic const struct hisi_fixed_factor_clock hi3660_crg_fixed_factor_clks[] = {
3362306a36Sopenharmony_ci	{ HI3660_FACTOR_UART3, "clk_factor_uart3", "iomcu_peri0", 1, 16, 0, },
3462306a36Sopenharmony_ci	{ HI3660_CLK_FACTOR_MMC, "clk_factor_mmc", "clkin_sys", 1, 6, 0, },
3562306a36Sopenharmony_ci	{ HI3660_CLK_GATE_I2C0, "clk_gate_i2c0", "clk_i2c0_iomcu", 1, 4, 0, },
3662306a36Sopenharmony_ci	{ HI3660_CLK_GATE_I2C1, "clk_gate_i2c1", "clk_i2c1_iomcu", 1, 4, 0, },
3762306a36Sopenharmony_ci	{ HI3660_CLK_GATE_I2C2, "clk_gate_i2c2", "clk_i2c2_iomcu", 1, 4, 0, },
3862306a36Sopenharmony_ci	{ HI3660_CLK_GATE_I2C6, "clk_gate_i2c6", "clk_i2c6_iomcu", 1, 4, 0, },
3962306a36Sopenharmony_ci	{ HI3660_CLK_DIV_SYSBUS, "clk_div_sysbus", "clk_mux_sysbus", 1, 7, 0, },
4062306a36Sopenharmony_ci	{ HI3660_CLK_DIV_320M, "clk_div_320m", "clk_320m_pll_gt", 1, 5, 0, },
4162306a36Sopenharmony_ci	{ HI3660_CLK_DIV_A53, "clk_div_a53hpm", "clk_a53hpm_andgt", 1, 6, 0, },
4262306a36Sopenharmony_ci	{ HI3660_CLK_GATE_SPI0, "clk_gate_spi0", "clk_ppll0", 1, 8, 0, },
4362306a36Sopenharmony_ci	{ HI3660_CLK_GATE_SPI2, "clk_gate_spi2", "clk_ppll0", 1, 8, 0, },
4462306a36Sopenharmony_ci	{ HI3660_PCIEPHY_REF, "clk_pciephy_ref", "clk_div_pciephy", 1, 1, 0, },
4562306a36Sopenharmony_ci	{ HI3660_CLK_ABB_USB, "clk_abb_usb", "clk_gate_usb_tcxo_en", 1, 1, 0 },
4662306a36Sopenharmony_ci	{ HI3660_VENC_VOLT_HOLD, "venc_volt_hold", "peri_volt_hold", 1, 1, 0, },
4762306a36Sopenharmony_ci	{ HI3660_CLK_FAC_ISP_SNCLK, "clk_isp_snclk_fac", "clk_isp_snclk_angt",
4862306a36Sopenharmony_ci	  1, 10, 0, },
4962306a36Sopenharmony_ci};
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3660_crgctrl_gate_sep_clks[] = {
5262306a36Sopenharmony_ci	{ HI3660_PERI_VOLT_HOLD, "peri_volt_hold", "clkin_sys",
5362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x0, 0, 0, },
5462306a36Sopenharmony_ci	{ HI3660_HCLK_GATE_SDIO0, "hclk_gate_sdio0", "clk_div_sysbus",
5562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x0, 21, 0, },
5662306a36Sopenharmony_ci	{ HI3660_HCLK_GATE_SD, "hclk_gate_sd", "clk_div_sysbus",
5762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x0, 30, 0, },
5862306a36Sopenharmony_ci	{ HI3660_CLK_GATE_AOMM, "clk_gate_aomm", "clk_div_aomm",
5962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x0, 31, 0, },
6062306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO0, "pclk_gpio0", "clk_div_cfgbus",
6162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 0, 0, },
6262306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO1, "pclk_gpio1", "clk_div_cfgbus",
6362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 1, 0, },
6462306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO2, "pclk_gpio2", "clk_div_cfgbus",
6562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 2, 0, },
6662306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO3, "pclk_gpio3", "clk_div_cfgbus",
6762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 3, 0, },
6862306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO4, "pclk_gpio4", "clk_div_cfgbus",
6962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 4, 0, },
7062306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO5, "pclk_gpio5", "clk_div_cfgbus",
7162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 5, 0, },
7262306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO6, "pclk_gpio6", "clk_div_cfgbus",
7362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 6, 0, },
7462306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO7, "pclk_gpio7", "clk_div_cfgbus",
7562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 7, 0, },
7662306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO8, "pclk_gpio8", "clk_div_cfgbus",
7762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 8, 0, },
7862306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO9, "pclk_gpio9", "clk_div_cfgbus",
7962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 9, 0, },
8062306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO10, "pclk_gpio10", "clk_div_cfgbus",
8162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 10, 0, },
8262306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO11, "pclk_gpio11", "clk_div_cfgbus",
8362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 11, 0, },
8462306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO12, "pclk_gpio12", "clk_div_cfgbus",
8562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 12, 0, },
8662306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO13, "pclk_gpio13", "clk_div_cfgbus",
8762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 13, 0, },
8862306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO14, "pclk_gpio14", "clk_div_cfgbus",
8962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 14, 0, },
9062306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO15, "pclk_gpio15", "clk_div_cfgbus",
9162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 15, 0, },
9262306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO16, "pclk_gpio16", "clk_div_cfgbus",
9362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 16, 0, },
9462306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO17, "pclk_gpio17", "clk_div_cfgbus",
9562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 17, 0, },
9662306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO18, "pclk_gpio18", "clk_div_ioperi",
9762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 18, 0, },
9862306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO19, "pclk_gpio19", "clk_div_ioperi",
9962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 19, 0, },
10062306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO20, "pclk_gpio20", "clk_div_cfgbus",
10162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 20, 0, },
10262306a36Sopenharmony_ci	{ HI3660_PCLK_GPIO21, "pclk_gpio21", "clk_div_cfgbus",
10362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 21, 0, },
10462306a36Sopenharmony_ci	{ HI3660_CLK_GATE_SPI3, "clk_gate_spi3", "clk_div_ioperi",
10562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 30, 0, },
10662306a36Sopenharmony_ci	{ HI3660_CLK_GATE_I2C7, "clk_gate_i2c7", "clk_mux_i2c",
10762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 31, 0, },
10862306a36Sopenharmony_ci	{ HI3660_CLK_GATE_I2C3, "clk_gate_i2c3", "clk_mux_i2c",
10962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x20, 7, 0, },
11062306a36Sopenharmony_ci	{ HI3660_CLK_GATE_SPI1, "clk_gate_spi1", "clk_mux_spi",
11162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x20, 9, 0, },
11262306a36Sopenharmony_ci	{ HI3660_CLK_GATE_UART1, "clk_gate_uart1", "clk_mux_uarth",
11362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x20, 11, 0, },
11462306a36Sopenharmony_ci	{ HI3660_CLK_GATE_UART2, "clk_gate_uart2", "clk_mux_uart1",
11562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x20, 12, 0, },
11662306a36Sopenharmony_ci	{ HI3660_CLK_GATE_UART4, "clk_gate_uart4", "clk_mux_uarth",
11762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x20, 14, 0, },
11862306a36Sopenharmony_ci	{ HI3660_CLK_GATE_UART5, "clk_gate_uart5", "clk_mux_uart1",
11962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x20, 15, 0, },
12062306a36Sopenharmony_ci	{ HI3660_CLK_GATE_I2C4, "clk_gate_i2c4", "clk_mux_i2c",
12162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x20, 27, 0, },
12262306a36Sopenharmony_ci	{ HI3660_CLK_GATE_DMAC, "clk_gate_dmac", "clk_div_sysbus",
12362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 1, 0, },
12462306a36Sopenharmony_ci	{ HI3660_CLK_GATE_VENC, "clk_gate_venc", "clk_div_venc",
12562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 10, 0, },
12662306a36Sopenharmony_ci	{ HI3660_CLK_GATE_VDEC, "clk_gate_vdec", "clk_div_vdec",
12762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 11, 0, },
12862306a36Sopenharmony_ci	{ HI3660_PCLK_GATE_DSS, "pclk_gate_dss", "clk_div_cfgbus",
12962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 12, 0, },
13062306a36Sopenharmony_ci	{ HI3660_ACLK_GATE_DSS, "aclk_gate_dss", "clk_gate_vivobus",
13162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 13, 0, },
13262306a36Sopenharmony_ci	{ HI3660_CLK_GATE_LDI1, "clk_gate_ldi1", "clk_div_ldi1",
13362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 14, 0, },
13462306a36Sopenharmony_ci	{ HI3660_CLK_GATE_LDI0, "clk_gate_ldi0", "clk_div_ldi0",
13562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 15, 0, },
13662306a36Sopenharmony_ci	{ HI3660_CLK_GATE_VIVOBUS, "clk_gate_vivobus", "clk_div_vivobus",
13762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 16, 0, },
13862306a36Sopenharmony_ci	{ HI3660_CLK_GATE_EDC0, "clk_gate_edc0", "clk_div_edc0",
13962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 17, 0, },
14062306a36Sopenharmony_ci	{ HI3660_CLK_GATE_TXDPHY0_CFG, "clk_gate_txdphy0_cfg", "clkin_sys",
14162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 28, 0, },
14262306a36Sopenharmony_ci	{ HI3660_CLK_GATE_TXDPHY0_REF, "clk_gate_txdphy0_ref", "clkin_sys",
14362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 29, 0, },
14462306a36Sopenharmony_ci	{ HI3660_CLK_GATE_TXDPHY1_CFG, "clk_gate_txdphy1_cfg", "clkin_sys",
14562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 30, 0, },
14662306a36Sopenharmony_ci	{ HI3660_CLK_GATE_TXDPHY1_REF, "clk_gate_txdphy1_ref", "clkin_sys",
14762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x30, 31, 0, },
14862306a36Sopenharmony_ci	{ HI3660_ACLK_GATE_USB3OTG, "aclk_gate_usb3otg", "clk_div_mmc0bus",
14962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x40, 1, 0, },
15062306a36Sopenharmony_ci	{ HI3660_CLK_GATE_SPI4, "clk_gate_spi4", "clk_mux_spi",
15162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x40, 4, 0, },
15262306a36Sopenharmony_ci	{ HI3660_CLK_GATE_SD, "clk_gate_sd", "clk_mux_sd_sys",
15362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x40, 17, 0, },
15462306a36Sopenharmony_ci	{ HI3660_CLK_GATE_SDIO0, "clk_gate_sdio0", "clk_mux_sdio_sys",
15562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x40, 19, 0, },
15662306a36Sopenharmony_ci	{ HI3660_CLK_GATE_ISP_SNCLK0, "clk_gate_isp_snclk0",
15762306a36Sopenharmony_ci	  "clk_isp_snclk_mux", CLK_SET_RATE_PARENT, 0x50, 16, 0, },
15862306a36Sopenharmony_ci	{ HI3660_CLK_GATE_ISP_SNCLK1, "clk_gate_isp_snclk1",
15962306a36Sopenharmony_ci	  "clk_isp_snclk_mux", CLK_SET_RATE_PARENT, 0x50, 17, 0, },
16062306a36Sopenharmony_ci	{ HI3660_CLK_GATE_ISP_SNCLK2, "clk_gate_isp_snclk2",
16162306a36Sopenharmony_ci	  "clk_isp_snclk_mux", CLK_SET_RATE_PARENT, 0x50, 18, 0, },
16262306a36Sopenharmony_ci	/*
16362306a36Sopenharmony_ci	 * clk_gate_ufs_subsys is a system bus clock, mark it as critical
16462306a36Sopenharmony_ci	 * clock and keep it on for system suspend and resume.
16562306a36Sopenharmony_ci	 */
16662306a36Sopenharmony_ci	{ HI3660_CLK_GATE_UFS_SUBSYS, "clk_gate_ufs_subsys", "clk_div_sysbus",
16762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0x50, 21, 0, },
16862306a36Sopenharmony_ci	{ HI3660_PCLK_GATE_DSI0, "pclk_gate_dsi0", "clk_div_cfgbus",
16962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x50, 28, 0, },
17062306a36Sopenharmony_ci	{ HI3660_PCLK_GATE_DSI1, "pclk_gate_dsi1", "clk_div_cfgbus",
17162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x50, 29, 0, },
17262306a36Sopenharmony_ci	{ HI3660_ACLK_GATE_PCIE, "aclk_gate_pcie", "clk_div_mmc1bus",
17362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x420, 5, 0, },
17462306a36Sopenharmony_ci	{ HI3660_PCLK_GATE_PCIE_SYS, "pclk_gate_pcie_sys", "clk_div_mmc1bus",
17562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x420, 7, 0, },
17662306a36Sopenharmony_ci	{ HI3660_CLK_GATE_PCIEAUX, "clk_gate_pcieaux", "clkin_sys",
17762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x420, 8, 0, },
17862306a36Sopenharmony_ci	{ HI3660_PCLK_GATE_PCIE_PHY, "pclk_gate_pcie_phy", "clk_div_mmc1bus",
17962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x420, 9, 0, },
18062306a36Sopenharmony_ci};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3660_crgctrl_gate_clks[] = {
18362306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_LDI0, "clk_andgt_ldi0", "clk_mux_ldi0",
18462306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf0, 6, CLK_GATE_HIWORD_MASK, },
18562306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_LDI1, "clk_andgt_ldi1", "clk_mux_ldi1",
18662306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf0, 7, CLK_GATE_HIWORD_MASK, },
18762306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_EDC0, "clk_andgt_edc0", "clk_mux_edc0",
18862306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf0, 8, CLK_GATE_HIWORD_MASK, },
18962306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_VDEC, "clk_andgt_vdec", "clk_mux_vdec",
19062306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf0, 15, CLK_GATE_HIWORD_MASK, },
19162306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_VENC, "clk_andgt_venc", "clk_mux_venc",
19262306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf4, 0, CLK_GATE_HIWORD_MASK, },
19362306a36Sopenharmony_ci	{ HI3660_CLK_GATE_UFSPHY_GT, "clk_gate_ufsphy_gt", "clk_div_ufsperi",
19462306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf4, 1, CLK_GATE_HIWORD_MASK, },
19562306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_MMC, "clk_andgt_mmc", "clk_mux_mmc_pll",
19662306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf4, 2, CLK_GATE_HIWORD_MASK, },
19762306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_SD, "clk_andgt_sd", "clk_mux_sd_pll",
19862306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf4, 3, CLK_GATE_HIWORD_MASK, },
19962306a36Sopenharmony_ci	{ HI3660_CLK_A53HPM_ANDGT, "clk_a53hpm_andgt", "clk_mux_a53hpm",
20062306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf4, 7, CLK_GATE_HIWORD_MASK, },
20162306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_SDIO, "clk_andgt_sdio", "clk_mux_sdio_pll",
20262306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf4, 8, CLK_GATE_HIWORD_MASK, },
20362306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_UART0, "clk_andgt_uart0", "clk_div_320m",
20462306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf4, 9, CLK_GATE_HIWORD_MASK, },
20562306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_UART1, "clk_andgt_uart1", "clk_div_320m",
20662306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf4, 10, CLK_GATE_HIWORD_MASK, },
20762306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_UARTH, "clk_andgt_uarth", "clk_div_320m",
20862306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf4, 11, CLK_GATE_HIWORD_MASK, },
20962306a36Sopenharmony_ci	{ HI3660_CLK_ANDGT_SPI, "clk_andgt_spi", "clk_div_320m",
21062306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf4, 13, CLK_GATE_HIWORD_MASK, },
21162306a36Sopenharmony_ci	{ HI3660_CLK_VIVOBUS_ANDGT, "clk_vivobus_andgt", "clk_mux_vivobus",
21262306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf8, 1, CLK_GATE_HIWORD_MASK, },
21362306a36Sopenharmony_ci	{ HI3660_CLK_AOMM_ANDGT, "clk_aomm_andgt", "clk_ppll2",
21462306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf8, 3, CLK_GATE_HIWORD_MASK, },
21562306a36Sopenharmony_ci	{ HI3660_CLK_320M_PLL_GT, "clk_320m_pll_gt", "clk_mux_320m",
21662306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xf8, 10, 0, },
21762306a36Sopenharmony_ci	{ HI3660_CLK_ANGT_ISP_SNCLK, "clk_isp_snclk_angt", "clk_div_a53hpm",
21862306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x108, 2, CLK_GATE_HIWORD_MASK, },
21962306a36Sopenharmony_ci	{ HI3660_AUTODIV_EMMC0BUS, "autodiv_emmc0bus", "autodiv_sysbus",
22062306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x404, 1, CLK_GATE_HIWORD_MASK, },
22162306a36Sopenharmony_ci	{ HI3660_AUTODIV_SYSBUS, "autodiv_sysbus", "clk_div_sysbus",
22262306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x404, 5, CLK_GATE_HIWORD_MASK, },
22362306a36Sopenharmony_ci	{ HI3660_CLK_GATE_UFSPHY_CFG, "clk_gate_ufsphy_cfg",
22462306a36Sopenharmony_ci	  "clk_div_ufsphy_cfg", CLK_SET_RATE_PARENT, 0x420, 12, 0, },
22562306a36Sopenharmony_ci	{ HI3660_CLK_GATE_UFSIO_REF, "clk_gate_ufsio_ref",
22662306a36Sopenharmony_ci	  "clk_gate_ufs_tcxo_en", CLK_SET_RATE_PARENT, 0x420, 14, 0, },
22762306a36Sopenharmony_ci};
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_cistatic const char *const
23062306a36Sopenharmony_ciclk_mux_sysbus_p[] = {"clk_ppll1", "clk_ppll0"};
23162306a36Sopenharmony_cistatic const char *const
23262306a36Sopenharmony_ciclk_mux_sdio_sys_p[] = {"clk_factor_mmc", "clk_div_sdio",};
23362306a36Sopenharmony_cistatic const char *const
23462306a36Sopenharmony_ciclk_mux_sd_sys_p[] = {"clk_factor_mmc", "clk_div_sd",};
23562306a36Sopenharmony_cistatic const char *const
23662306a36Sopenharmony_ciclk_mux_pll_p[] = {"clk_ppll0", "clk_ppll1", "clk_ppll2", "clk_ppll2",};
23762306a36Sopenharmony_cistatic const char *const
23862306a36Sopenharmony_ciclk_mux_pll0123_p[] = {"clk_ppll0", "clk_ppll1", "clk_ppll2", "clk_ppll3",};
23962306a36Sopenharmony_cistatic const char *const
24062306a36Sopenharmony_ciclk_mux_edc0_p[] = {"clk_inv", "clk_ppll0", "clk_ppll1", "clk_inv",
24162306a36Sopenharmony_ci		    "clk_ppll2", "clk_inv", "clk_inv", "clk_inv",
24262306a36Sopenharmony_ci		    "clk_ppll3", "clk_inv", "clk_inv", "clk_inv",
24362306a36Sopenharmony_ci		    "clk_inv", "clk_inv", "clk_inv", "clk_inv",};
24462306a36Sopenharmony_cistatic const char *const
24562306a36Sopenharmony_ciclk_mux_ldi0_p[] = {"clk_inv", "clk_ppll0", "clk_ppll2", "clk_inv",
24662306a36Sopenharmony_ci		    "clk_ppll1", "clk_inv", "clk_inv", "clk_inv",
24762306a36Sopenharmony_ci		    "clk_ppll3", "clk_inv", "clk_inv", "clk_inv",
24862306a36Sopenharmony_ci		    "clk_inv", "clk_inv", "clk_inv", "clk_inv",};
24962306a36Sopenharmony_cistatic const char *const
25062306a36Sopenharmony_ciclk_mux_uart0_p[] = {"clkin_sys", "clk_div_uart0",};
25162306a36Sopenharmony_cistatic const char *const
25262306a36Sopenharmony_ciclk_mux_uart1_p[] = {"clkin_sys", "clk_div_uart1",};
25362306a36Sopenharmony_cistatic const char *const
25462306a36Sopenharmony_ciclk_mux_uarth_p[] = {"clkin_sys", "clk_div_uarth",};
25562306a36Sopenharmony_cistatic const char *const
25662306a36Sopenharmony_ciclk_mux_pll02p[] = {"clk_ppll0", "clk_ppll2",};
25762306a36Sopenharmony_cistatic const char *const
25862306a36Sopenharmony_ciclk_mux_ioperi_p[] = {"clk_div_320m", "clk_div_a53hpm",};
25962306a36Sopenharmony_cistatic const char *const
26062306a36Sopenharmony_ciclk_mux_spi_p[] = {"clkin_sys", "clk_div_spi",};
26162306a36Sopenharmony_cistatic const char *const
26262306a36Sopenharmony_ciclk_mux_i2c_p[] = {"clkin_sys", "clk_div_i2c",};
26362306a36Sopenharmony_cistatic const char *const
26462306a36Sopenharmony_ciclk_mux_venc_p[] = {"clk_ppll0", "clk_ppll1", "clk_ppll3", "clk_ppll3",};
26562306a36Sopenharmony_cistatic const char *const
26662306a36Sopenharmony_ciclk_mux_isp_snclk_p[] = {"clkin_sys", "clk_isp_snclk_div"};
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_cistatic const struct hisi_mux_clock hi3660_crgctrl_mux_clks[] = {
26962306a36Sopenharmony_ci	{ HI3660_CLK_MUX_SYSBUS, "clk_mux_sysbus", clk_mux_sysbus_p,
27062306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_sysbus_p), CLK_SET_RATE_PARENT, 0xac, 0, 1,
27162306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
27262306a36Sopenharmony_ci	{ HI3660_CLK_MUX_UART0, "clk_mux_uart0", clk_mux_uart0_p,
27362306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_uart0_p), CLK_SET_RATE_PARENT, 0xac, 2, 1,
27462306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
27562306a36Sopenharmony_ci	{ HI3660_CLK_MUX_UART1, "clk_mux_uart1", clk_mux_uart1_p,
27662306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_uart1_p), CLK_SET_RATE_PARENT, 0xac, 3, 1,
27762306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
27862306a36Sopenharmony_ci	{ HI3660_CLK_MUX_UARTH, "clk_mux_uarth", clk_mux_uarth_p,
27962306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_uarth_p), CLK_SET_RATE_PARENT, 0xac, 4, 1,
28062306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
28162306a36Sopenharmony_ci	{ HI3660_CLK_MUX_SPI, "clk_mux_spi", clk_mux_spi_p,
28262306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_spi_p), CLK_SET_RATE_PARENT, 0xac, 8, 1,
28362306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
28462306a36Sopenharmony_ci	{ HI3660_CLK_MUX_I2C, "clk_mux_i2c", clk_mux_i2c_p,
28562306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_i2c_p), CLK_SET_RATE_PARENT, 0xac, 13, 1,
28662306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
28762306a36Sopenharmony_ci	{ HI3660_CLK_MUX_MMC_PLL, "clk_mux_mmc_pll", clk_mux_pll02p,
28862306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0xb4, 0, 1,
28962306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
29062306a36Sopenharmony_ci	{ HI3660_CLK_MUX_LDI1, "clk_mux_ldi1", clk_mux_ldi0_p,
29162306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT, 0xb4, 8, 4,
29262306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
29362306a36Sopenharmony_ci	{ HI3660_CLK_MUX_LDI0, "clk_mux_ldi0", clk_mux_ldi0_p,
29462306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT, 0xb4, 12, 4,
29562306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
29662306a36Sopenharmony_ci	{ HI3660_CLK_MUX_SD_PLL, "clk_mux_sd_pll", clk_mux_pll_p,
29762306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_pll_p), CLK_SET_RATE_PARENT, 0xb8, 4, 2,
29862306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
29962306a36Sopenharmony_ci	{ HI3660_CLK_MUX_SD_SYS, "clk_mux_sd_sys", clk_mux_sd_sys_p,
30062306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_sd_sys_p), CLK_SET_RATE_PARENT, 0xb8, 6, 1,
30162306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
30262306a36Sopenharmony_ci	{ HI3660_CLK_MUX_EDC0, "clk_mux_edc0", clk_mux_edc0_p,
30362306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_edc0_p), CLK_SET_RATE_PARENT, 0xbc, 6, 4,
30462306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
30562306a36Sopenharmony_ci	{ HI3660_CLK_MUX_SDIO_SYS, "clk_mux_sdio_sys", clk_mux_sdio_sys_p,
30662306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_sdio_sys_p), CLK_SET_RATE_PARENT, 0xc0, 6, 1,
30762306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
30862306a36Sopenharmony_ci	{ HI3660_CLK_MUX_SDIO_PLL, "clk_mux_sdio_pll", clk_mux_pll_p,
30962306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_pll_p), CLK_SET_RATE_PARENT, 0xc0, 4, 2,
31062306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
31162306a36Sopenharmony_ci	{ HI3660_CLK_MUX_VENC, "clk_mux_venc", clk_mux_venc_p,
31262306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_venc_p), CLK_SET_RATE_PARENT, 0xc8, 11, 2,
31362306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
31462306a36Sopenharmony_ci	{ HI3660_CLK_MUX_VDEC, "clk_mux_vdec", clk_mux_pll0123_p,
31562306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_pll0123_p), CLK_SET_RATE_PARENT, 0xcc, 5, 2,
31662306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
31762306a36Sopenharmony_ci	{ HI3660_CLK_MUX_VIVOBUS, "clk_mux_vivobus", clk_mux_pll0123_p,
31862306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_pll0123_p), CLK_SET_RATE_PARENT, 0xd0, 12, 2,
31962306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
32062306a36Sopenharmony_ci	{ HI3660_CLK_MUX_A53HPM, "clk_mux_a53hpm", clk_mux_pll02p,
32162306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0xd4, 9, 1,
32262306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
32362306a36Sopenharmony_ci	{ HI3660_CLK_MUX_320M, "clk_mux_320m", clk_mux_pll02p,
32462306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0x100, 0, 1,
32562306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
32662306a36Sopenharmony_ci	{ HI3660_CLK_MUX_ISP_SNCLK, "clk_isp_snclk_mux", clk_mux_isp_snclk_p,
32762306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_isp_snclk_p), CLK_SET_RATE_PARENT, 0x108, 3, 1,
32862306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
32962306a36Sopenharmony_ci	{ HI3660_CLK_MUX_IOPERI, "clk_mux_ioperi", clk_mux_ioperi_p,
33062306a36Sopenharmony_ci	  ARRAY_SIZE(clk_mux_ioperi_p), CLK_SET_RATE_PARENT, 0x108, 10, 1,
33162306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
33262306a36Sopenharmony_ci};
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_cistatic const struct hisi_divider_clock hi3660_crgctrl_divider_clks[] = {
33562306a36Sopenharmony_ci	{ HI3660_CLK_DIV_UART0, "clk_div_uart0", "clk_andgt_uart0",
33662306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xb0, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
33762306a36Sopenharmony_ci	{ HI3660_CLK_DIV_UART1, "clk_div_uart1", "clk_andgt_uart1",
33862306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xb0, 8, 4, CLK_DIVIDER_HIWORD_MASK, },
33962306a36Sopenharmony_ci	{ HI3660_CLK_DIV_UARTH, "clk_div_uarth", "clk_andgt_uarth",
34062306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xb0, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
34162306a36Sopenharmony_ci	{ HI3660_CLK_DIV_MMC, "clk_div_mmc", "clk_andgt_mmc",
34262306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xb4, 3, 4, CLK_DIVIDER_HIWORD_MASK, },
34362306a36Sopenharmony_ci	{ HI3660_CLK_DIV_SD, "clk_div_sd", "clk_andgt_sd",
34462306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xb8, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
34562306a36Sopenharmony_ci	{ HI3660_CLK_DIV_EDC0, "clk_div_edc0", "clk_andgt_edc0",
34662306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xbc, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
34762306a36Sopenharmony_ci	{ HI3660_CLK_DIV_LDI0, "clk_div_ldi0", "clk_andgt_ldi0",
34862306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xbc, 10, 6, CLK_DIVIDER_HIWORD_MASK, },
34962306a36Sopenharmony_ci	{ HI3660_CLK_DIV_SDIO, "clk_div_sdio", "clk_andgt_sdio",
35062306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xc0, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
35162306a36Sopenharmony_ci	{ HI3660_CLK_DIV_LDI1, "clk_div_ldi1", "clk_andgt_ldi1",
35262306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xc0, 8, 6, CLK_DIVIDER_HIWORD_MASK, },
35362306a36Sopenharmony_ci	{ HI3660_CLK_DIV_SPI, "clk_div_spi", "clk_andgt_spi",
35462306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xc4, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
35562306a36Sopenharmony_ci	{ HI3660_CLK_DIV_VENC, "clk_div_venc", "clk_andgt_venc",
35662306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xc8, 6, 5, CLK_DIVIDER_HIWORD_MASK, },
35762306a36Sopenharmony_ci	{ HI3660_CLK_DIV_VDEC, "clk_div_vdec", "clk_andgt_vdec",
35862306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xcc, 0, 5, CLK_DIVIDER_HIWORD_MASK,  },
35962306a36Sopenharmony_ci	{ HI3660_CLK_DIV_VIVOBUS, "clk_div_vivobus", "clk_vivobus_andgt",
36062306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xd0, 7, 5, CLK_DIVIDER_HIWORD_MASK, },
36162306a36Sopenharmony_ci	{ HI3660_CLK_DIV_I2C, "clk_div_i2c", "clk_div_320m",
36262306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xe8, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
36362306a36Sopenharmony_ci	{ HI3660_CLK_DIV_UFSPHY, "clk_div_ufsphy_cfg", "clk_gate_ufsphy_gt",
36462306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xe8, 9, 2, CLK_DIVIDER_HIWORD_MASK, },
36562306a36Sopenharmony_ci	{ HI3660_CLK_DIV_CFGBUS, "clk_div_cfgbus", "clk_div_sysbus",
36662306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xec, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
36762306a36Sopenharmony_ci	{ HI3660_CLK_DIV_MMC0BUS, "clk_div_mmc0bus", "autodiv_emmc0bus",
36862306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xec, 2, 1, CLK_DIVIDER_HIWORD_MASK, },
36962306a36Sopenharmony_ci	{ HI3660_CLK_DIV_MMC1BUS, "clk_div_mmc1bus", "clk_div_sysbus",
37062306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xec, 3, 1, CLK_DIVIDER_HIWORD_MASK, },
37162306a36Sopenharmony_ci	{ HI3660_CLK_DIV_UFSPERI, "clk_div_ufsperi", "clk_gate_ufs_subsys",
37262306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0xec, 14, 1, CLK_DIVIDER_HIWORD_MASK, },
37362306a36Sopenharmony_ci	{ HI3660_CLK_DIV_AOMM, "clk_div_aomm", "clk_aomm_andgt",
37462306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x100, 7, 4, CLK_DIVIDER_HIWORD_MASK, },
37562306a36Sopenharmony_ci	{ HI3660_CLK_DIV_ISP_SNCLK, "clk_isp_snclk_div", "clk_isp_snclk_fac",
37662306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x108, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
37762306a36Sopenharmony_ci	{ HI3660_CLK_DIV_IOPERI, "clk_div_ioperi", "clk_mux_ioperi",
37862306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x108, 11, 4, CLK_DIVIDER_HIWORD_MASK, },
37962306a36Sopenharmony_ci};
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci/* clk_pmuctrl */
38262306a36Sopenharmony_ci/* pmu register need shift 2 bits */
38362306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3660_pmu_gate_clks[] = {
38462306a36Sopenharmony_ci	{ HI3660_GATE_ABB_192, "clk_gate_abb_192", "clkin_sys",
38562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, (0x10a << 2), 3, 0, },
38662306a36Sopenharmony_ci};
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ci/* clk_pctrl */
38962306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3660_pctrl_gate_clks[] = {
39062306a36Sopenharmony_ci	{ HI3660_GATE_UFS_TCXO_EN, "clk_gate_ufs_tcxo_en",
39162306a36Sopenharmony_ci	  "clk_gate_abb_192", CLK_SET_RATE_PARENT, 0x10, 0,
39262306a36Sopenharmony_ci	  CLK_GATE_HIWORD_MASK, },
39362306a36Sopenharmony_ci	{ HI3660_GATE_USB_TCXO_EN, "clk_gate_usb_tcxo_en", "clk_gate_abb_192",
39462306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 1, CLK_GATE_HIWORD_MASK, },
39562306a36Sopenharmony_ci};
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci/* clk_sctrl */
39862306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3660_sctrl_gate_sep_clks[] = {
39962306a36Sopenharmony_ci	{ HI3660_PCLK_AO_GPIO0, "pclk_ao_gpio0", "clk_div_aobus",
40062306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x160, 11, 0, },
40162306a36Sopenharmony_ci	{ HI3660_PCLK_AO_GPIO1, "pclk_ao_gpio1", "clk_div_aobus",
40262306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x160, 12, 0, },
40362306a36Sopenharmony_ci	{ HI3660_PCLK_AO_GPIO2, "pclk_ao_gpio2", "clk_div_aobus",
40462306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x160, 13, 0, },
40562306a36Sopenharmony_ci	{ HI3660_PCLK_AO_GPIO3, "pclk_ao_gpio3", "clk_div_aobus",
40662306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x160, 14, 0, },
40762306a36Sopenharmony_ci	{ HI3660_PCLK_AO_GPIO4, "pclk_ao_gpio4", "clk_div_aobus",
40862306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x160, 21, 0, },
40962306a36Sopenharmony_ci	{ HI3660_PCLK_AO_GPIO5, "pclk_ao_gpio5", "clk_div_aobus",
41062306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x160, 22, 0, },
41162306a36Sopenharmony_ci	{ HI3660_PCLK_AO_GPIO6, "pclk_ao_gpio6", "clk_div_aobus",
41262306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x160, 25, 0, },
41362306a36Sopenharmony_ci	{ HI3660_PCLK_GATE_MMBUF, "pclk_gate_mmbuf", "pclk_div_mmbuf",
41462306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x170, 23, 0, },
41562306a36Sopenharmony_ci	{ HI3660_CLK_GATE_DSS_AXI_MM, "clk_gate_dss_axi_mm", "aclk_mux_mmbuf",
41662306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x170, 24, 0, },
41762306a36Sopenharmony_ci};
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3660_sctrl_gate_clks[] = {
42062306a36Sopenharmony_ci	{ HI3660_PCLK_MMBUF_ANDGT, "pclk_mmbuf_andgt", "clk_sw_mmbuf",
42162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x258, 7, CLK_GATE_HIWORD_MASK, },
42262306a36Sopenharmony_ci	{ HI3660_CLK_MMBUF_PLL_ANDGT, "clk_mmbuf_pll_andgt", "clk_ppll0",
42362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x260, 11, CLK_DIVIDER_HIWORD_MASK, },
42462306a36Sopenharmony_ci	{ HI3660_CLK_FLL_MMBUF_ANDGT, "clk_fll_mmbuf_andgt", "clk_fll_src",
42562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x260, 12, CLK_DIVIDER_HIWORD_MASK, },
42662306a36Sopenharmony_ci	{ HI3660_CLK_SYS_MMBUF_ANDGT, "clk_sys_mmbuf_andgt", "clkin_sys",
42762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x260, 13, CLK_DIVIDER_HIWORD_MASK, },
42862306a36Sopenharmony_ci	{ HI3660_CLK_GATE_PCIEPHY_GT, "clk_gate_pciephy_gt", "clk_ppll0",
42962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x268, 11, CLK_DIVIDER_HIWORD_MASK, },
43062306a36Sopenharmony_ci};
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_cistatic const char *const
43362306a36Sopenharmony_ciaclk_mux_mmbuf_p[] = {"aclk_div_mmbuf", "clk_gate_aomm",};
43462306a36Sopenharmony_cistatic const char *const
43562306a36Sopenharmony_ciclk_sw_mmbuf_p[] = {"clk_sys_mmbuf_andgt", "clk_fll_mmbuf_andgt",
43662306a36Sopenharmony_ci		    "aclk_mux_mmbuf", "aclk_mux_mmbuf"};
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_cistatic const struct hisi_mux_clock hi3660_sctrl_mux_clks[] = {
43962306a36Sopenharmony_ci	{ HI3660_ACLK_MUX_MMBUF, "aclk_mux_mmbuf", aclk_mux_mmbuf_p,
44062306a36Sopenharmony_ci	  ARRAY_SIZE(aclk_mux_mmbuf_p), CLK_SET_RATE_PARENT, 0x250, 12, 1,
44162306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
44262306a36Sopenharmony_ci	{ HI3660_CLK_SW_MMBUF, "clk_sw_mmbuf", clk_sw_mmbuf_p,
44362306a36Sopenharmony_ci	  ARRAY_SIZE(clk_sw_mmbuf_p), CLK_SET_RATE_PARENT, 0x258, 8, 2,
44462306a36Sopenharmony_ci	  CLK_MUX_HIWORD_MASK, },
44562306a36Sopenharmony_ci};
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_cistatic const struct hisi_divider_clock hi3660_sctrl_divider_clks[] = {
44862306a36Sopenharmony_ci	{ HI3660_CLK_DIV_AOBUS, "clk_div_aobus", "clk_ppll0",
44962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x254, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
45062306a36Sopenharmony_ci	{ HI3660_PCLK_DIV_MMBUF, "pclk_div_mmbuf", "pclk_mmbuf_andgt",
45162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x258, 10, 2, CLK_DIVIDER_HIWORD_MASK, },
45262306a36Sopenharmony_ci	{ HI3660_ACLK_DIV_MMBUF, "aclk_div_mmbuf", "clk_mmbuf_pll_andgt",
45362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x258, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
45462306a36Sopenharmony_ci	{ HI3660_CLK_DIV_PCIEPHY, "clk_div_pciephy", "clk_gate_pciephy_gt",
45562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x268, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
45662306a36Sopenharmony_ci};
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_ci/* clk_iomcu */
45962306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3660_iomcu_gate_sep_clks[] = {
46062306a36Sopenharmony_ci	{ HI3660_CLK_I2C0_IOMCU, "clk_i2c0_iomcu", "clk_fll_src",
46162306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 3, 0, },
46262306a36Sopenharmony_ci	{ HI3660_CLK_I2C1_IOMCU, "clk_i2c1_iomcu", "clk_fll_src",
46362306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 4, 0, },
46462306a36Sopenharmony_ci	{ HI3660_CLK_I2C2_IOMCU, "clk_i2c2_iomcu", "clk_fll_src",
46562306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 5, 0, },
46662306a36Sopenharmony_ci	{ HI3660_CLK_I2C6_IOMCU, "clk_i2c6_iomcu", "clk_fll_src",
46762306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x10, 27, 0, },
46862306a36Sopenharmony_ci	{ HI3660_CLK_IOMCU_PERI0, "iomcu_peri0", "clk_ppll0",
46962306a36Sopenharmony_ci	  CLK_SET_RATE_PARENT, 0x90, 0, 0, },
47062306a36Sopenharmony_ci};
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_cistatic struct hisi_clock_data *clk_crgctrl_data;
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_cistatic void hi3660_clk_iomcu_init(struct device_node *np)
47562306a36Sopenharmony_ci{
47662306a36Sopenharmony_ci	struct hisi_clock_data *clk_data;
47762306a36Sopenharmony_ci	int nr = ARRAY_SIZE(hi3660_iomcu_gate_sep_clks);
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_ci	clk_data = hisi_clk_init(np, nr);
48062306a36Sopenharmony_ci	if (!clk_data)
48162306a36Sopenharmony_ci		return;
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci	hisi_clk_register_gate_sep(hi3660_iomcu_gate_sep_clks,
48462306a36Sopenharmony_ci				   ARRAY_SIZE(hi3660_iomcu_gate_sep_clks),
48562306a36Sopenharmony_ci				   clk_data);
48662306a36Sopenharmony_ci}
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_cistatic void hi3660_clk_pmuctrl_init(struct device_node *np)
48962306a36Sopenharmony_ci{
49062306a36Sopenharmony_ci	struct hisi_clock_data *clk_data;
49162306a36Sopenharmony_ci	int nr = ARRAY_SIZE(hi3660_pmu_gate_clks);
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_ci	clk_data = hisi_clk_init(np, nr);
49462306a36Sopenharmony_ci	if (!clk_data)
49562306a36Sopenharmony_ci		return;
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_ci	hisi_clk_register_gate(hi3660_pmu_gate_clks,
49862306a36Sopenharmony_ci			       ARRAY_SIZE(hi3660_pmu_gate_clks), clk_data);
49962306a36Sopenharmony_ci}
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_cistatic void hi3660_clk_pctrl_init(struct device_node *np)
50262306a36Sopenharmony_ci{
50362306a36Sopenharmony_ci	struct hisi_clock_data *clk_data;
50462306a36Sopenharmony_ci	int nr = ARRAY_SIZE(hi3660_pctrl_gate_clks);
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	clk_data = hisi_clk_init(np, nr);
50762306a36Sopenharmony_ci	if (!clk_data)
50862306a36Sopenharmony_ci		return;
50962306a36Sopenharmony_ci	hisi_clk_register_gate(hi3660_pctrl_gate_clks,
51062306a36Sopenharmony_ci			       ARRAY_SIZE(hi3660_pctrl_gate_clks), clk_data);
51162306a36Sopenharmony_ci}
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_cistatic void hi3660_clk_sctrl_init(struct device_node *np)
51462306a36Sopenharmony_ci{
51562306a36Sopenharmony_ci	struct hisi_clock_data *clk_data;
51662306a36Sopenharmony_ci	int nr = ARRAY_SIZE(hi3660_sctrl_gate_clks) +
51762306a36Sopenharmony_ci		 ARRAY_SIZE(hi3660_sctrl_gate_sep_clks) +
51862306a36Sopenharmony_ci		 ARRAY_SIZE(hi3660_sctrl_mux_clks) +
51962306a36Sopenharmony_ci		 ARRAY_SIZE(hi3660_sctrl_divider_clks);
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_ci	clk_data = hisi_clk_init(np, nr);
52262306a36Sopenharmony_ci	if (!clk_data)
52362306a36Sopenharmony_ci		return;
52462306a36Sopenharmony_ci	hisi_clk_register_gate(hi3660_sctrl_gate_clks,
52562306a36Sopenharmony_ci			       ARRAY_SIZE(hi3660_sctrl_gate_clks), clk_data);
52662306a36Sopenharmony_ci	hisi_clk_register_gate_sep(hi3660_sctrl_gate_sep_clks,
52762306a36Sopenharmony_ci				   ARRAY_SIZE(hi3660_sctrl_gate_sep_clks),
52862306a36Sopenharmony_ci				   clk_data);
52962306a36Sopenharmony_ci	hisi_clk_register_mux(hi3660_sctrl_mux_clks,
53062306a36Sopenharmony_ci			      ARRAY_SIZE(hi3660_sctrl_mux_clks), clk_data);
53162306a36Sopenharmony_ci	hisi_clk_register_divider(hi3660_sctrl_divider_clks,
53262306a36Sopenharmony_ci				  ARRAY_SIZE(hi3660_sctrl_divider_clks),
53362306a36Sopenharmony_ci				  clk_data);
53462306a36Sopenharmony_ci}
53562306a36Sopenharmony_ci
53662306a36Sopenharmony_cistatic void hi3660_clk_crgctrl_early_init(struct device_node *np)
53762306a36Sopenharmony_ci{
53862306a36Sopenharmony_ci	int nr = ARRAY_SIZE(hi3660_fixed_rate_clks) +
53962306a36Sopenharmony_ci		 ARRAY_SIZE(hi3660_crgctrl_gate_sep_clks) +
54062306a36Sopenharmony_ci		 ARRAY_SIZE(hi3660_crgctrl_gate_clks) +
54162306a36Sopenharmony_ci		 ARRAY_SIZE(hi3660_crgctrl_mux_clks) +
54262306a36Sopenharmony_ci		 ARRAY_SIZE(hi3660_crg_fixed_factor_clks) +
54362306a36Sopenharmony_ci		 ARRAY_SIZE(hi3660_crgctrl_divider_clks);
54462306a36Sopenharmony_ci	int i;
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_ci	clk_crgctrl_data = hisi_clk_init(np, nr);
54762306a36Sopenharmony_ci	if (!clk_crgctrl_data)
54862306a36Sopenharmony_ci		return;
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_ci	for (i = 0; i < nr; i++)
55162306a36Sopenharmony_ci		clk_crgctrl_data->clk_data.clks[i] = ERR_PTR(-EPROBE_DEFER);
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_ci	hisi_clk_register_fixed_rate(hi3660_fixed_rate_clks,
55462306a36Sopenharmony_ci				     ARRAY_SIZE(hi3660_fixed_rate_clks),
55562306a36Sopenharmony_ci				     clk_crgctrl_data);
55662306a36Sopenharmony_ci}
55762306a36Sopenharmony_ciCLK_OF_DECLARE_DRIVER(hi3660_clk_crgctrl, "hisilicon,hi3660-crgctrl",
55862306a36Sopenharmony_ci		      hi3660_clk_crgctrl_early_init);
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_cistatic void hi3660_clk_crgctrl_init(struct device_node *np)
56162306a36Sopenharmony_ci{
56262306a36Sopenharmony_ci	struct clk **clks;
56362306a36Sopenharmony_ci	int i;
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci	if (!clk_crgctrl_data)
56662306a36Sopenharmony_ci		hi3660_clk_crgctrl_early_init(np);
56762306a36Sopenharmony_ci
56862306a36Sopenharmony_ci	/* clk_crgctrl_data initialization failed */
56962306a36Sopenharmony_ci	if (!clk_crgctrl_data)
57062306a36Sopenharmony_ci		return;
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci	hisi_clk_register_gate_sep(hi3660_crgctrl_gate_sep_clks,
57362306a36Sopenharmony_ci				   ARRAY_SIZE(hi3660_crgctrl_gate_sep_clks),
57462306a36Sopenharmony_ci				   clk_crgctrl_data);
57562306a36Sopenharmony_ci	hisi_clk_register_gate(hi3660_crgctrl_gate_clks,
57662306a36Sopenharmony_ci			       ARRAY_SIZE(hi3660_crgctrl_gate_clks),
57762306a36Sopenharmony_ci			       clk_crgctrl_data);
57862306a36Sopenharmony_ci	hisi_clk_register_mux(hi3660_crgctrl_mux_clks,
57962306a36Sopenharmony_ci			      ARRAY_SIZE(hi3660_crgctrl_mux_clks),
58062306a36Sopenharmony_ci			      clk_crgctrl_data);
58162306a36Sopenharmony_ci	hisi_clk_register_fixed_factor(hi3660_crg_fixed_factor_clks,
58262306a36Sopenharmony_ci				       ARRAY_SIZE(hi3660_crg_fixed_factor_clks),
58362306a36Sopenharmony_ci				       clk_crgctrl_data);
58462306a36Sopenharmony_ci	hisi_clk_register_divider(hi3660_crgctrl_divider_clks,
58562306a36Sopenharmony_ci				  ARRAY_SIZE(hi3660_crgctrl_divider_clks),
58662306a36Sopenharmony_ci				  clk_crgctrl_data);
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_ci	clks = clk_crgctrl_data->clk_data.clks;
58962306a36Sopenharmony_ci	for (i = 0; i < clk_crgctrl_data->clk_data.clk_num; i++) {
59062306a36Sopenharmony_ci		if (IS_ERR(clks[i]) && PTR_ERR(clks[i]) != -EPROBE_DEFER)
59162306a36Sopenharmony_ci			pr_err("Failed to register crgctrl clock[%d] err=%ld\n",
59262306a36Sopenharmony_ci			       i, PTR_ERR(clks[i]));
59362306a36Sopenharmony_ci	}
59462306a36Sopenharmony_ci}
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_cistatic const struct of_device_id hi3660_clk_match_table[] = {
59762306a36Sopenharmony_ci	{ .compatible = "hisilicon,hi3660-crgctrl",
59862306a36Sopenharmony_ci	  .data = hi3660_clk_crgctrl_init },
59962306a36Sopenharmony_ci	{ .compatible = "hisilicon,hi3660-pctrl",
60062306a36Sopenharmony_ci	  .data = hi3660_clk_pctrl_init },
60162306a36Sopenharmony_ci	{ .compatible = "hisilicon,hi3660-pmuctrl",
60262306a36Sopenharmony_ci	  .data = hi3660_clk_pmuctrl_init },
60362306a36Sopenharmony_ci	{ .compatible = "hisilicon,hi3660-sctrl",
60462306a36Sopenharmony_ci	  .data = hi3660_clk_sctrl_init },
60562306a36Sopenharmony_ci	{ .compatible = "hisilicon,hi3660-iomcu",
60662306a36Sopenharmony_ci	  .data = hi3660_clk_iomcu_init },
60762306a36Sopenharmony_ci	{ }
60862306a36Sopenharmony_ci};
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_cistatic int hi3660_clk_probe(struct platform_device *pdev)
61162306a36Sopenharmony_ci{
61262306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
61362306a36Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
61462306a36Sopenharmony_ci	void (*init_func)(struct device_node *np);
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_ci	init_func = of_device_get_match_data(dev);
61762306a36Sopenharmony_ci	if (!init_func)
61862306a36Sopenharmony_ci		return -ENODEV;
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_ci	init_func(np);
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci	return 0;
62362306a36Sopenharmony_ci}
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_cistatic struct platform_driver hi3660_clk_driver = {
62662306a36Sopenharmony_ci	.probe          = hi3660_clk_probe,
62762306a36Sopenharmony_ci	.driver         = {
62862306a36Sopenharmony_ci		.name   = "hi3660-clk",
62962306a36Sopenharmony_ci		.of_match_table = hi3660_clk_match_table,
63062306a36Sopenharmony_ci	},
63162306a36Sopenharmony_ci};
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cistatic int __init hi3660_clk_init(void)
63462306a36Sopenharmony_ci{
63562306a36Sopenharmony_ci	return platform_driver_register(&hi3660_clk_driver);
63662306a36Sopenharmony_ci}
63762306a36Sopenharmony_cicore_initcall(hi3660_clk_init);
638