162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Hisilicon Hi3620 clock driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2012-2013 Hisilicon Limited. 662306a36Sopenharmony_ci * Copyright (c) 2012-2013 Linaro Limited. 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Author: Haojian Zhuang <haojian.zhuang@linaro.org> 962306a36Sopenharmony_ci * Xin Li <li.xin@linaro.org> 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <linux/kernel.h> 1362306a36Sopenharmony_ci#include <linux/clk-provider.h> 1462306a36Sopenharmony_ci#include <linux/io.h> 1562306a36Sopenharmony_ci#include <linux/of.h> 1662306a36Sopenharmony_ci#include <linux/of_address.h> 1762306a36Sopenharmony_ci#include <linux/slab.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include <dt-bindings/clock/hi3620-clock.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#include "clk.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci/* clock parent list */ 2462306a36Sopenharmony_cistatic const char *const timer0_mux_p[] __initconst = { "osc32k", "timerclk01", }; 2562306a36Sopenharmony_cistatic const char *const timer1_mux_p[] __initconst = { "osc32k", "timerclk01", }; 2662306a36Sopenharmony_cistatic const char *const timer2_mux_p[] __initconst = { "osc32k", "timerclk23", }; 2762306a36Sopenharmony_cistatic const char *const timer3_mux_p[] __initconst = { "osc32k", "timerclk23", }; 2862306a36Sopenharmony_cistatic const char *const timer4_mux_p[] __initconst = { "osc32k", "timerclk45", }; 2962306a36Sopenharmony_cistatic const char *const timer5_mux_p[] __initconst = { "osc32k", "timerclk45", }; 3062306a36Sopenharmony_cistatic const char *const timer6_mux_p[] __initconst = { "osc32k", "timerclk67", }; 3162306a36Sopenharmony_cistatic const char *const timer7_mux_p[] __initconst = { "osc32k", "timerclk67", }; 3262306a36Sopenharmony_cistatic const char *const timer8_mux_p[] __initconst = { "osc32k", "timerclk89", }; 3362306a36Sopenharmony_cistatic const char *const timer9_mux_p[] __initconst = { "osc32k", "timerclk89", }; 3462306a36Sopenharmony_cistatic const char *const uart0_mux_p[] __initconst = { "osc26m", "pclk", }; 3562306a36Sopenharmony_cistatic const char *const uart1_mux_p[] __initconst = { "osc26m", "pclk", }; 3662306a36Sopenharmony_cistatic const char *const uart2_mux_p[] __initconst = { "osc26m", "pclk", }; 3762306a36Sopenharmony_cistatic const char *const uart3_mux_p[] __initconst = { "osc26m", "pclk", }; 3862306a36Sopenharmony_cistatic const char *const uart4_mux_p[] __initconst = { "osc26m", "pclk", }; 3962306a36Sopenharmony_cistatic const char *const spi0_mux_p[] __initconst = { "osc26m", "rclk_cfgaxi", }; 4062306a36Sopenharmony_cistatic const char *const spi1_mux_p[] __initconst = { "osc26m", "rclk_cfgaxi", }; 4162306a36Sopenharmony_cistatic const char *const spi2_mux_p[] __initconst = { "osc26m", "rclk_cfgaxi", }; 4262306a36Sopenharmony_ci/* share axi parent */ 4362306a36Sopenharmony_cistatic const char *const saxi_mux_p[] __initconst = { "armpll3", "armpll2", }; 4462306a36Sopenharmony_cistatic const char *const pwm0_mux_p[] __initconst = { "osc32k", "osc26m", }; 4562306a36Sopenharmony_cistatic const char *const pwm1_mux_p[] __initconst = { "osc32k", "osc26m", }; 4662306a36Sopenharmony_cistatic const char *const sd_mux_p[] __initconst = { "armpll2", "armpll3", }; 4762306a36Sopenharmony_cistatic const char *const mmc1_mux_p[] __initconst = { "armpll2", "armpll3", }; 4862306a36Sopenharmony_cistatic const char *const mmc1_mux2_p[] __initconst = { "osc26m", "mmc1_div", }; 4962306a36Sopenharmony_cistatic const char *const g2d_mux_p[] __initconst = { "armpll2", "armpll3", }; 5062306a36Sopenharmony_cistatic const char *const venc_mux_p[] __initconst = { "armpll2", "armpll3", }; 5162306a36Sopenharmony_cistatic const char *const vdec_mux_p[] __initconst = { "armpll2", "armpll3", }; 5262306a36Sopenharmony_cistatic const char *const vpp_mux_p[] __initconst = { "armpll2", "armpll3", }; 5362306a36Sopenharmony_cistatic const char *const edc0_mux_p[] __initconst = { "armpll2", "armpll3", }; 5462306a36Sopenharmony_cistatic const char *const ldi0_mux_p[] __initconst = { "armpll2", "armpll4", 5562306a36Sopenharmony_ci "armpll3", "armpll5", }; 5662306a36Sopenharmony_cistatic const char *const edc1_mux_p[] __initconst = { "armpll2", "armpll3", }; 5762306a36Sopenharmony_cistatic const char *const ldi1_mux_p[] __initconst = { "armpll2", "armpll4", 5862306a36Sopenharmony_ci "armpll3", "armpll5", }; 5962306a36Sopenharmony_cistatic const char *const rclk_hsic_p[] __initconst = { "armpll3", "armpll2", }; 6062306a36Sopenharmony_cistatic const char *const mmc2_mux_p[] __initconst = { "armpll2", "armpll3", }; 6162306a36Sopenharmony_cistatic const char *const mmc3_mux_p[] __initconst = { "armpll2", "armpll3", }; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci/* fixed rate clocks */ 6562306a36Sopenharmony_cistatic struct hisi_fixed_rate_clock hi3620_fixed_rate_clks[] __initdata = { 6662306a36Sopenharmony_ci { HI3620_OSC32K, "osc32k", NULL, 0, 32768, }, 6762306a36Sopenharmony_ci { HI3620_OSC26M, "osc26m", NULL, 0, 26000000, }, 6862306a36Sopenharmony_ci { HI3620_PCLK, "pclk", NULL, 0, 26000000, }, 6962306a36Sopenharmony_ci { HI3620_PLL_ARM0, "armpll0", NULL, 0, 1600000000, }, 7062306a36Sopenharmony_ci { HI3620_PLL_ARM1, "armpll1", NULL, 0, 1600000000, }, 7162306a36Sopenharmony_ci { HI3620_PLL_PERI, "armpll2", NULL, 0, 1440000000, }, 7262306a36Sopenharmony_ci { HI3620_PLL_USB, "armpll3", NULL, 0, 1440000000, }, 7362306a36Sopenharmony_ci { HI3620_PLL_HDMI, "armpll4", NULL, 0, 1188000000, }, 7462306a36Sopenharmony_ci { HI3620_PLL_GPU, "armpll5", NULL, 0, 1300000000, }, 7562306a36Sopenharmony_ci}; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci/* fixed factor clocks */ 7862306a36Sopenharmony_cistatic struct hisi_fixed_factor_clock hi3620_fixed_factor_clks[] __initdata = { 7962306a36Sopenharmony_ci { HI3620_RCLK_TCXO, "rclk_tcxo", "osc26m", 1, 4, 0, }, 8062306a36Sopenharmony_ci { HI3620_RCLK_CFGAXI, "rclk_cfgaxi", "armpll2", 1, 30, 0, }, 8162306a36Sopenharmony_ci { HI3620_RCLK_PICO, "rclk_pico", "hsic_div", 1, 40, 0, }, 8262306a36Sopenharmony_ci}; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistatic struct hisi_mux_clock hi3620_mux_clks[] __initdata = { 8562306a36Sopenharmony_ci { HI3620_TIMER0_MUX, "timer0_mux", timer0_mux_p, ARRAY_SIZE(timer0_mux_p), CLK_SET_RATE_PARENT, 0, 15, 2, 0, }, 8662306a36Sopenharmony_ci { HI3620_TIMER1_MUX, "timer1_mux", timer1_mux_p, ARRAY_SIZE(timer1_mux_p), CLK_SET_RATE_PARENT, 0, 17, 2, 0, }, 8762306a36Sopenharmony_ci { HI3620_TIMER2_MUX, "timer2_mux", timer2_mux_p, ARRAY_SIZE(timer2_mux_p), CLK_SET_RATE_PARENT, 0, 19, 2, 0, }, 8862306a36Sopenharmony_ci { HI3620_TIMER3_MUX, "timer3_mux", timer3_mux_p, ARRAY_SIZE(timer3_mux_p), CLK_SET_RATE_PARENT, 0, 21, 2, 0, }, 8962306a36Sopenharmony_ci { HI3620_TIMER4_MUX, "timer4_mux", timer4_mux_p, ARRAY_SIZE(timer4_mux_p), CLK_SET_RATE_PARENT, 0x18, 0, 2, 0, }, 9062306a36Sopenharmony_ci { HI3620_TIMER5_MUX, "timer5_mux", timer5_mux_p, ARRAY_SIZE(timer5_mux_p), CLK_SET_RATE_PARENT, 0x18, 2, 2, 0, }, 9162306a36Sopenharmony_ci { HI3620_TIMER6_MUX, "timer6_mux", timer6_mux_p, ARRAY_SIZE(timer6_mux_p), CLK_SET_RATE_PARENT, 0x18, 4, 2, 0, }, 9262306a36Sopenharmony_ci { HI3620_TIMER7_MUX, "timer7_mux", timer7_mux_p, ARRAY_SIZE(timer7_mux_p), CLK_SET_RATE_PARENT, 0x18, 6, 2, 0, }, 9362306a36Sopenharmony_ci { HI3620_TIMER8_MUX, "timer8_mux", timer8_mux_p, ARRAY_SIZE(timer8_mux_p), CLK_SET_RATE_PARENT, 0x18, 8, 2, 0, }, 9462306a36Sopenharmony_ci { HI3620_TIMER9_MUX, "timer9_mux", timer9_mux_p, ARRAY_SIZE(timer9_mux_p), CLK_SET_RATE_PARENT, 0x18, 10, 2, 0, }, 9562306a36Sopenharmony_ci { HI3620_UART0_MUX, "uart0_mux", uart0_mux_p, ARRAY_SIZE(uart0_mux_p), CLK_SET_RATE_PARENT, 0x100, 7, 1, CLK_MUX_HIWORD_MASK, }, 9662306a36Sopenharmony_ci { HI3620_UART1_MUX, "uart1_mux", uart1_mux_p, ARRAY_SIZE(uart1_mux_p), CLK_SET_RATE_PARENT, 0x100, 8, 1, CLK_MUX_HIWORD_MASK, }, 9762306a36Sopenharmony_ci { HI3620_UART2_MUX, "uart2_mux", uart2_mux_p, ARRAY_SIZE(uart2_mux_p), CLK_SET_RATE_PARENT, 0x100, 9, 1, CLK_MUX_HIWORD_MASK, }, 9862306a36Sopenharmony_ci { HI3620_UART3_MUX, "uart3_mux", uart3_mux_p, ARRAY_SIZE(uart3_mux_p), CLK_SET_RATE_PARENT, 0x100, 10, 1, CLK_MUX_HIWORD_MASK, }, 9962306a36Sopenharmony_ci { HI3620_UART4_MUX, "uart4_mux", uart4_mux_p, ARRAY_SIZE(uart4_mux_p), CLK_SET_RATE_PARENT, 0x100, 11, 1, CLK_MUX_HIWORD_MASK, }, 10062306a36Sopenharmony_ci { HI3620_SPI0_MUX, "spi0_mux", spi0_mux_p, ARRAY_SIZE(spi0_mux_p), CLK_SET_RATE_PARENT, 0x100, 12, 1, CLK_MUX_HIWORD_MASK, }, 10162306a36Sopenharmony_ci { HI3620_SPI1_MUX, "spi1_mux", spi1_mux_p, ARRAY_SIZE(spi1_mux_p), CLK_SET_RATE_PARENT, 0x100, 13, 1, CLK_MUX_HIWORD_MASK, }, 10262306a36Sopenharmony_ci { HI3620_SPI2_MUX, "spi2_mux", spi2_mux_p, ARRAY_SIZE(spi2_mux_p), CLK_SET_RATE_PARENT, 0x100, 14, 1, CLK_MUX_HIWORD_MASK, }, 10362306a36Sopenharmony_ci { HI3620_SAXI_MUX, "saxi_mux", saxi_mux_p, ARRAY_SIZE(saxi_mux_p), CLK_SET_RATE_PARENT, 0x100, 15, 1, CLK_MUX_HIWORD_MASK, }, 10462306a36Sopenharmony_ci { HI3620_PWM0_MUX, "pwm0_mux", pwm0_mux_p, ARRAY_SIZE(pwm0_mux_p), CLK_SET_RATE_PARENT, 0x104, 10, 1, CLK_MUX_HIWORD_MASK, }, 10562306a36Sopenharmony_ci { HI3620_PWM1_MUX, "pwm1_mux", pwm1_mux_p, ARRAY_SIZE(pwm1_mux_p), CLK_SET_RATE_PARENT, 0x104, 11, 1, CLK_MUX_HIWORD_MASK, }, 10662306a36Sopenharmony_ci { HI3620_SD_MUX, "sd_mux", sd_mux_p, ARRAY_SIZE(sd_mux_p), CLK_SET_RATE_PARENT, 0x108, 4, 1, CLK_MUX_HIWORD_MASK, }, 10762306a36Sopenharmony_ci { HI3620_MMC1_MUX, "mmc1_mux", mmc1_mux_p, ARRAY_SIZE(mmc1_mux_p), CLK_SET_RATE_PARENT, 0x108, 9, 1, CLK_MUX_HIWORD_MASK, }, 10862306a36Sopenharmony_ci { HI3620_MMC1_MUX2, "mmc1_mux2", mmc1_mux2_p, ARRAY_SIZE(mmc1_mux2_p), CLK_SET_RATE_PARENT, 0x108, 10, 1, CLK_MUX_HIWORD_MASK, }, 10962306a36Sopenharmony_ci { HI3620_G2D_MUX, "g2d_mux", g2d_mux_p, ARRAY_SIZE(g2d_mux_p), CLK_SET_RATE_PARENT, 0x10c, 5, 1, CLK_MUX_HIWORD_MASK, }, 11062306a36Sopenharmony_ci { HI3620_VENC_MUX, "venc_mux", venc_mux_p, ARRAY_SIZE(venc_mux_p), CLK_SET_RATE_PARENT, 0x10c, 11, 1, CLK_MUX_HIWORD_MASK, }, 11162306a36Sopenharmony_ci { HI3620_VDEC_MUX, "vdec_mux", vdec_mux_p, ARRAY_SIZE(vdec_mux_p), CLK_SET_RATE_PARENT, 0x110, 5, 1, CLK_MUX_HIWORD_MASK, }, 11262306a36Sopenharmony_ci { HI3620_VPP_MUX, "vpp_mux", vpp_mux_p, ARRAY_SIZE(vpp_mux_p), CLK_SET_RATE_PARENT, 0x110, 11, 1, CLK_MUX_HIWORD_MASK, }, 11362306a36Sopenharmony_ci { HI3620_EDC0_MUX, "edc0_mux", edc0_mux_p, ARRAY_SIZE(edc0_mux_p), CLK_SET_RATE_PARENT, 0x114, 6, 1, CLK_MUX_HIWORD_MASK, }, 11462306a36Sopenharmony_ci { HI3620_LDI0_MUX, "ldi0_mux", ldi0_mux_p, ARRAY_SIZE(ldi0_mux_p), CLK_SET_RATE_PARENT, 0x114, 13, 2, CLK_MUX_HIWORD_MASK, }, 11562306a36Sopenharmony_ci { HI3620_EDC1_MUX, "edc1_mux", edc1_mux_p, ARRAY_SIZE(edc1_mux_p), CLK_SET_RATE_PARENT, 0x118, 6, 1, CLK_MUX_HIWORD_MASK, }, 11662306a36Sopenharmony_ci { HI3620_LDI1_MUX, "ldi1_mux", ldi1_mux_p, ARRAY_SIZE(ldi1_mux_p), CLK_SET_RATE_PARENT, 0x118, 14, 2, CLK_MUX_HIWORD_MASK, }, 11762306a36Sopenharmony_ci { HI3620_RCLK_HSIC, "rclk_hsic", rclk_hsic_p, ARRAY_SIZE(rclk_hsic_p), CLK_SET_RATE_PARENT, 0x130, 2, 1, CLK_MUX_HIWORD_MASK, }, 11862306a36Sopenharmony_ci { HI3620_MMC2_MUX, "mmc2_mux", mmc2_mux_p, ARRAY_SIZE(mmc2_mux_p), CLK_SET_RATE_PARENT, 0x140, 4, 1, CLK_MUX_HIWORD_MASK, }, 11962306a36Sopenharmony_ci { HI3620_MMC3_MUX, "mmc3_mux", mmc3_mux_p, ARRAY_SIZE(mmc3_mux_p), CLK_SET_RATE_PARENT, 0x140, 9, 1, CLK_MUX_HIWORD_MASK, }, 12062306a36Sopenharmony_ci}; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic struct hisi_divider_clock hi3620_div_clks[] __initdata = { 12362306a36Sopenharmony_ci { HI3620_SHAREAXI_DIV, "saxi_div", "saxi_mux", 0, 0x100, 0, 5, CLK_DIVIDER_HIWORD_MASK, NULL, }, 12462306a36Sopenharmony_ci { HI3620_CFGAXI_DIV, "cfgaxi_div", "saxi_div", 0, 0x100, 5, 2, CLK_DIVIDER_HIWORD_MASK, NULL, }, 12562306a36Sopenharmony_ci { HI3620_SD_DIV, "sd_div", "sd_mux", 0, 0x108, 0, 4, CLK_DIVIDER_HIWORD_MASK, NULL, }, 12662306a36Sopenharmony_ci { HI3620_MMC1_DIV, "mmc1_div", "mmc1_mux", 0, 0x108, 5, 4, CLK_DIVIDER_HIWORD_MASK, NULL, }, 12762306a36Sopenharmony_ci { HI3620_HSIC_DIV, "hsic_div", "rclk_hsic", 0, 0x130, 0, 2, CLK_DIVIDER_HIWORD_MASK, NULL, }, 12862306a36Sopenharmony_ci { HI3620_MMC2_DIV, "mmc2_div", "mmc2_mux", 0, 0x140, 0, 4, CLK_DIVIDER_HIWORD_MASK, NULL, }, 12962306a36Sopenharmony_ci { HI3620_MMC3_DIV, "mmc3_div", "mmc3_mux", 0, 0x140, 5, 4, CLK_DIVIDER_HIWORD_MASK, NULL, }, 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic struct hisi_gate_clock hi3620_separated_gate_clks[] __initdata = { 13362306a36Sopenharmony_ci { HI3620_TIMERCLK01, "timerclk01", "timer_rclk01", CLK_SET_RATE_PARENT, 0x20, 0, 0, }, 13462306a36Sopenharmony_ci { HI3620_TIMER_RCLK01, "timer_rclk01", "rclk_tcxo", CLK_SET_RATE_PARENT, 0x20, 1, 0, }, 13562306a36Sopenharmony_ci { HI3620_TIMERCLK23, "timerclk23", "timer_rclk23", CLK_SET_RATE_PARENT, 0x20, 2, 0, }, 13662306a36Sopenharmony_ci { HI3620_TIMER_RCLK23, "timer_rclk23", "rclk_tcxo", CLK_SET_RATE_PARENT, 0x20, 3, 0, }, 13762306a36Sopenharmony_ci { HI3620_RTCCLK, "rtcclk", "pclk", CLK_SET_RATE_PARENT, 0x20, 5, 0, }, 13862306a36Sopenharmony_ci { HI3620_KPC_CLK, "kpc_clk", "pclk", CLK_SET_RATE_PARENT, 0x20, 6, 0, }, 13962306a36Sopenharmony_ci { HI3620_GPIOCLK0, "gpioclk0", "pclk", CLK_SET_RATE_PARENT, 0x20, 8, 0, }, 14062306a36Sopenharmony_ci { HI3620_GPIOCLK1, "gpioclk1", "pclk", CLK_SET_RATE_PARENT, 0x20, 9, 0, }, 14162306a36Sopenharmony_ci { HI3620_GPIOCLK2, "gpioclk2", "pclk", CLK_SET_RATE_PARENT, 0x20, 10, 0, }, 14262306a36Sopenharmony_ci { HI3620_GPIOCLK3, "gpioclk3", "pclk", CLK_SET_RATE_PARENT, 0x20, 11, 0, }, 14362306a36Sopenharmony_ci { HI3620_GPIOCLK4, "gpioclk4", "pclk", CLK_SET_RATE_PARENT, 0x20, 12, 0, }, 14462306a36Sopenharmony_ci { HI3620_GPIOCLK5, "gpioclk5", "pclk", CLK_SET_RATE_PARENT, 0x20, 13, 0, }, 14562306a36Sopenharmony_ci { HI3620_GPIOCLK6, "gpioclk6", "pclk", CLK_SET_RATE_PARENT, 0x20, 14, 0, }, 14662306a36Sopenharmony_ci { HI3620_GPIOCLK7, "gpioclk7", "pclk", CLK_SET_RATE_PARENT, 0x20, 15, 0, }, 14762306a36Sopenharmony_ci { HI3620_GPIOCLK8, "gpioclk8", "pclk", CLK_SET_RATE_PARENT, 0x20, 16, 0, }, 14862306a36Sopenharmony_ci { HI3620_GPIOCLK9, "gpioclk9", "pclk", CLK_SET_RATE_PARENT, 0x20, 17, 0, }, 14962306a36Sopenharmony_ci { HI3620_GPIOCLK10, "gpioclk10", "pclk", CLK_SET_RATE_PARENT, 0x20, 18, 0, }, 15062306a36Sopenharmony_ci { HI3620_GPIOCLK11, "gpioclk11", "pclk", CLK_SET_RATE_PARENT, 0x20, 19, 0, }, 15162306a36Sopenharmony_ci { HI3620_GPIOCLK12, "gpioclk12", "pclk", CLK_SET_RATE_PARENT, 0x20, 20, 0, }, 15262306a36Sopenharmony_ci { HI3620_GPIOCLK13, "gpioclk13", "pclk", CLK_SET_RATE_PARENT, 0x20, 21, 0, }, 15362306a36Sopenharmony_ci { HI3620_GPIOCLK14, "gpioclk14", "pclk", CLK_SET_RATE_PARENT, 0x20, 22, 0, }, 15462306a36Sopenharmony_ci { HI3620_GPIOCLK15, "gpioclk15", "pclk", CLK_SET_RATE_PARENT, 0x20, 23, 0, }, 15562306a36Sopenharmony_ci { HI3620_GPIOCLK16, "gpioclk16", "pclk", CLK_SET_RATE_PARENT, 0x20, 24, 0, }, 15662306a36Sopenharmony_ci { HI3620_GPIOCLK17, "gpioclk17", "pclk", CLK_SET_RATE_PARENT, 0x20, 25, 0, }, 15762306a36Sopenharmony_ci { HI3620_GPIOCLK18, "gpioclk18", "pclk", CLK_SET_RATE_PARENT, 0x20, 26, 0, }, 15862306a36Sopenharmony_ci { HI3620_GPIOCLK19, "gpioclk19", "pclk", CLK_SET_RATE_PARENT, 0x20, 27, 0, }, 15962306a36Sopenharmony_ci { HI3620_GPIOCLK20, "gpioclk20", "pclk", CLK_SET_RATE_PARENT, 0x20, 28, 0, }, 16062306a36Sopenharmony_ci { HI3620_GPIOCLK21, "gpioclk21", "pclk", CLK_SET_RATE_PARENT, 0x20, 29, 0, }, 16162306a36Sopenharmony_ci { HI3620_DPHY0_CLK, "dphy0_clk", "osc26m", CLK_SET_RATE_PARENT, 0x30, 15, 0, }, 16262306a36Sopenharmony_ci { HI3620_DPHY1_CLK, "dphy1_clk", "osc26m", CLK_SET_RATE_PARENT, 0x30, 16, 0, }, 16362306a36Sopenharmony_ci { HI3620_DPHY2_CLK, "dphy2_clk", "osc26m", CLK_SET_RATE_PARENT, 0x30, 17, 0, }, 16462306a36Sopenharmony_ci { HI3620_USBPHY_CLK, "usbphy_clk", "rclk_pico", CLK_SET_RATE_PARENT, 0x30, 24, 0, }, 16562306a36Sopenharmony_ci { HI3620_ACP_CLK, "acp_clk", "rclk_cfgaxi", CLK_SET_RATE_PARENT, 0x30, 28, 0, }, 16662306a36Sopenharmony_ci { HI3620_TIMERCLK45, "timerclk45", "rclk_tcxo", CLK_SET_RATE_PARENT, 0x40, 3, 0, }, 16762306a36Sopenharmony_ci { HI3620_TIMERCLK67, "timerclk67", "rclk_tcxo", CLK_SET_RATE_PARENT, 0x40, 4, 0, }, 16862306a36Sopenharmony_ci { HI3620_TIMERCLK89, "timerclk89", "rclk_tcxo", CLK_SET_RATE_PARENT, 0x40, 5, 0, }, 16962306a36Sopenharmony_ci { HI3620_PWMCLK0, "pwmclk0", "pwm0_mux", CLK_SET_RATE_PARENT, 0x40, 7, 0, }, 17062306a36Sopenharmony_ci { HI3620_PWMCLK1, "pwmclk1", "pwm1_mux", CLK_SET_RATE_PARENT, 0x40, 8, 0, }, 17162306a36Sopenharmony_ci { HI3620_UARTCLK0, "uartclk0", "uart0_mux", CLK_SET_RATE_PARENT, 0x40, 16, 0, }, 17262306a36Sopenharmony_ci { HI3620_UARTCLK1, "uartclk1", "uart1_mux", CLK_SET_RATE_PARENT, 0x40, 17, 0, }, 17362306a36Sopenharmony_ci { HI3620_UARTCLK2, "uartclk2", "uart2_mux", CLK_SET_RATE_PARENT, 0x40, 18, 0, }, 17462306a36Sopenharmony_ci { HI3620_UARTCLK3, "uartclk3", "uart3_mux", CLK_SET_RATE_PARENT, 0x40, 19, 0, }, 17562306a36Sopenharmony_ci { HI3620_UARTCLK4, "uartclk4", "uart4_mux", CLK_SET_RATE_PARENT, 0x40, 20, 0, }, 17662306a36Sopenharmony_ci { HI3620_SPICLK0, "spiclk0", "spi0_mux", CLK_SET_RATE_PARENT, 0x40, 21, 0, }, 17762306a36Sopenharmony_ci { HI3620_SPICLK1, "spiclk1", "spi1_mux", CLK_SET_RATE_PARENT, 0x40, 22, 0, }, 17862306a36Sopenharmony_ci { HI3620_SPICLK2, "spiclk2", "spi2_mux", CLK_SET_RATE_PARENT, 0x40, 23, 0, }, 17962306a36Sopenharmony_ci { HI3620_I2CCLK0, "i2cclk0", "pclk", CLK_SET_RATE_PARENT, 0x40, 24, 0, }, 18062306a36Sopenharmony_ci { HI3620_I2CCLK1, "i2cclk1", "pclk", CLK_SET_RATE_PARENT, 0x40, 25, 0, }, 18162306a36Sopenharmony_ci { HI3620_SCI_CLK, "sci_clk", "osc26m", CLK_SET_RATE_PARENT, 0x40, 26, 0, }, 18262306a36Sopenharmony_ci { HI3620_I2CCLK2, "i2cclk2", "pclk", CLK_SET_RATE_PARENT, 0x40, 28, 0, }, 18362306a36Sopenharmony_ci { HI3620_I2CCLK3, "i2cclk3", "pclk", CLK_SET_RATE_PARENT, 0x40, 29, 0, }, 18462306a36Sopenharmony_ci { HI3620_DDRC_PER_CLK, "ddrc_per_clk", "rclk_cfgaxi", CLK_SET_RATE_PARENT, 0x50, 9, 0, }, 18562306a36Sopenharmony_ci { HI3620_DMAC_CLK, "dmac_clk", "rclk_cfgaxi", CLK_SET_RATE_PARENT, 0x50, 10, 0, }, 18662306a36Sopenharmony_ci { HI3620_USB2DVC_CLK, "usb2dvc_clk", "rclk_cfgaxi", CLK_SET_RATE_PARENT, 0x50, 17, 0, }, 18762306a36Sopenharmony_ci { HI3620_SD_CLK, "sd_clk", "sd_div", CLK_SET_RATE_PARENT, 0x50, 20, 0, }, 18862306a36Sopenharmony_ci { HI3620_MMC_CLK1, "mmc_clk1", "mmc1_mux2", CLK_SET_RATE_PARENT, 0x50, 21, 0, }, 18962306a36Sopenharmony_ci { HI3620_MMC_CLK2, "mmc_clk2", "mmc2_div", CLK_SET_RATE_PARENT, 0x50, 22, 0, }, 19062306a36Sopenharmony_ci { HI3620_MMC_CLK3, "mmc_clk3", "mmc3_div", CLK_SET_RATE_PARENT, 0x50, 23, 0, }, 19162306a36Sopenharmony_ci { HI3620_MCU_CLK, "mcu_clk", "acp_clk", CLK_SET_RATE_PARENT, 0x50, 24, 0, }, 19262306a36Sopenharmony_ci}; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic void __init hi3620_clk_init(struct device_node *np) 19562306a36Sopenharmony_ci{ 19662306a36Sopenharmony_ci struct hisi_clock_data *clk_data; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci clk_data = hisi_clk_init(np, HI3620_NR_CLKS); 19962306a36Sopenharmony_ci if (!clk_data) 20062306a36Sopenharmony_ci return; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci hisi_clk_register_fixed_rate(hi3620_fixed_rate_clks, 20362306a36Sopenharmony_ci ARRAY_SIZE(hi3620_fixed_rate_clks), 20462306a36Sopenharmony_ci clk_data); 20562306a36Sopenharmony_ci hisi_clk_register_fixed_factor(hi3620_fixed_factor_clks, 20662306a36Sopenharmony_ci ARRAY_SIZE(hi3620_fixed_factor_clks), 20762306a36Sopenharmony_ci clk_data); 20862306a36Sopenharmony_ci hisi_clk_register_mux(hi3620_mux_clks, ARRAY_SIZE(hi3620_mux_clks), 20962306a36Sopenharmony_ci clk_data); 21062306a36Sopenharmony_ci hisi_clk_register_divider(hi3620_div_clks, ARRAY_SIZE(hi3620_div_clks), 21162306a36Sopenharmony_ci clk_data); 21262306a36Sopenharmony_ci hisi_clk_register_gate_sep(hi3620_separated_gate_clks, 21362306a36Sopenharmony_ci ARRAY_SIZE(hi3620_separated_gate_clks), 21462306a36Sopenharmony_ci clk_data); 21562306a36Sopenharmony_ci} 21662306a36Sopenharmony_ciCLK_OF_DECLARE(hi3620_clk, "hisilicon,hi3620-clock", hi3620_clk_init); 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistruct hisi_mmc_clock { 21962306a36Sopenharmony_ci unsigned int id; 22062306a36Sopenharmony_ci const char *name; 22162306a36Sopenharmony_ci const char *parent_name; 22262306a36Sopenharmony_ci unsigned long flags; 22362306a36Sopenharmony_ci u32 clken_reg; 22462306a36Sopenharmony_ci u32 clken_bit; 22562306a36Sopenharmony_ci u32 div_reg; 22662306a36Sopenharmony_ci u32 div_off; 22762306a36Sopenharmony_ci u32 div_bits; 22862306a36Sopenharmony_ci u32 drv_reg; 22962306a36Sopenharmony_ci u32 drv_off; 23062306a36Sopenharmony_ci u32 drv_bits; 23162306a36Sopenharmony_ci u32 sam_reg; 23262306a36Sopenharmony_ci u32 sam_off; 23362306a36Sopenharmony_ci u32 sam_bits; 23462306a36Sopenharmony_ci}; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistruct clk_mmc { 23762306a36Sopenharmony_ci struct clk_hw hw; 23862306a36Sopenharmony_ci u32 id; 23962306a36Sopenharmony_ci void __iomem *clken_reg; 24062306a36Sopenharmony_ci u32 clken_bit; 24162306a36Sopenharmony_ci void __iomem *div_reg; 24262306a36Sopenharmony_ci u32 div_off; 24362306a36Sopenharmony_ci u32 div_bits; 24462306a36Sopenharmony_ci void __iomem *drv_reg; 24562306a36Sopenharmony_ci u32 drv_off; 24662306a36Sopenharmony_ci u32 drv_bits; 24762306a36Sopenharmony_ci void __iomem *sam_reg; 24862306a36Sopenharmony_ci u32 sam_off; 24962306a36Sopenharmony_ci u32 sam_bits; 25062306a36Sopenharmony_ci}; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci#define to_mmc(_hw) container_of(_hw, struct clk_mmc, hw) 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic struct hisi_mmc_clock hi3620_mmc_clks[] __initdata = { 25562306a36Sopenharmony_ci { HI3620_SD_CIUCLK, "sd_bclk1", "sd_clk", CLK_SET_RATE_PARENT, 0x1f8, 0, 0x1f8, 1, 3, 0x1f8, 4, 4, 0x1f8, 8, 4}, 25662306a36Sopenharmony_ci { HI3620_MMC_CIUCLK1, "mmc_bclk1", "mmc_clk1", CLK_SET_RATE_PARENT, 0x1f8, 12, 0x1f8, 13, 3, 0x1f8, 16, 4, 0x1f8, 20, 4}, 25762306a36Sopenharmony_ci { HI3620_MMC_CIUCLK2, "mmc_bclk2", "mmc_clk2", CLK_SET_RATE_PARENT, 0x1f8, 24, 0x1f8, 25, 3, 0x1f8, 28, 4, 0x1fc, 0, 4}, 25862306a36Sopenharmony_ci { HI3620_MMC_CIUCLK3, "mmc_bclk3", "mmc_clk3", CLK_SET_RATE_PARENT, 0x1fc, 4, 0x1fc, 5, 3, 0x1fc, 8, 4, 0x1fc, 12, 4}, 25962306a36Sopenharmony_ci}; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_cistatic unsigned long mmc_clk_recalc_rate(struct clk_hw *hw, 26262306a36Sopenharmony_ci unsigned long parent_rate) 26362306a36Sopenharmony_ci{ 26462306a36Sopenharmony_ci switch (parent_rate) { 26562306a36Sopenharmony_ci case 26000000: 26662306a36Sopenharmony_ci return 13000000; 26762306a36Sopenharmony_ci case 180000000: 26862306a36Sopenharmony_ci return 25000000; 26962306a36Sopenharmony_ci case 360000000: 27062306a36Sopenharmony_ci return 50000000; 27162306a36Sopenharmony_ci case 720000000: 27262306a36Sopenharmony_ci return 100000000; 27362306a36Sopenharmony_ci case 1440000000: 27462306a36Sopenharmony_ci return 180000000; 27562306a36Sopenharmony_ci default: 27662306a36Sopenharmony_ci return parent_rate; 27762306a36Sopenharmony_ci } 27862306a36Sopenharmony_ci} 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_cistatic int mmc_clk_determine_rate(struct clk_hw *hw, 28162306a36Sopenharmony_ci struct clk_rate_request *req) 28262306a36Sopenharmony_ci{ 28362306a36Sopenharmony_ci struct clk_mmc *mclk = to_mmc(hw); 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci if ((req->rate <= 13000000) && (mclk->id == HI3620_MMC_CIUCLK1)) { 28662306a36Sopenharmony_ci req->rate = 13000000; 28762306a36Sopenharmony_ci req->best_parent_rate = 26000000; 28862306a36Sopenharmony_ci } else if (req->rate <= 26000000) { 28962306a36Sopenharmony_ci req->rate = 25000000; 29062306a36Sopenharmony_ci req->best_parent_rate = 180000000; 29162306a36Sopenharmony_ci } else if (req->rate <= 52000000) { 29262306a36Sopenharmony_ci req->rate = 50000000; 29362306a36Sopenharmony_ci req->best_parent_rate = 360000000; 29462306a36Sopenharmony_ci } else if (req->rate <= 100000000) { 29562306a36Sopenharmony_ci req->rate = 100000000; 29662306a36Sopenharmony_ci req->best_parent_rate = 720000000; 29762306a36Sopenharmony_ci } else { 29862306a36Sopenharmony_ci /* max is 180M */ 29962306a36Sopenharmony_ci req->rate = 180000000; 30062306a36Sopenharmony_ci req->best_parent_rate = 1440000000; 30162306a36Sopenharmony_ci } 30262306a36Sopenharmony_ci return -EINVAL; 30362306a36Sopenharmony_ci} 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_cistatic u32 mmc_clk_delay(u32 val, u32 para, u32 off, u32 len) 30662306a36Sopenharmony_ci{ 30762306a36Sopenharmony_ci u32 i; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci for (i = 0; i < len; i++) { 31062306a36Sopenharmony_ci if (para % 2) 31162306a36Sopenharmony_ci val |= 1 << (off + i); 31262306a36Sopenharmony_ci else 31362306a36Sopenharmony_ci val &= ~(1 << (off + i)); 31462306a36Sopenharmony_ci para = para >> 1; 31562306a36Sopenharmony_ci } 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci return val; 31862306a36Sopenharmony_ci} 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_cistatic int mmc_clk_set_timing(struct clk_hw *hw, unsigned long rate) 32162306a36Sopenharmony_ci{ 32262306a36Sopenharmony_ci struct clk_mmc *mclk = to_mmc(hw); 32362306a36Sopenharmony_ci unsigned long flags; 32462306a36Sopenharmony_ci u32 sam, drv, div, val; 32562306a36Sopenharmony_ci static DEFINE_SPINLOCK(mmc_clk_lock); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci switch (rate) { 32862306a36Sopenharmony_ci case 13000000: 32962306a36Sopenharmony_ci sam = 3; 33062306a36Sopenharmony_ci drv = 1; 33162306a36Sopenharmony_ci div = 1; 33262306a36Sopenharmony_ci break; 33362306a36Sopenharmony_ci case 25000000: 33462306a36Sopenharmony_ci sam = 13; 33562306a36Sopenharmony_ci drv = 6; 33662306a36Sopenharmony_ci div = 6; 33762306a36Sopenharmony_ci break; 33862306a36Sopenharmony_ci case 50000000: 33962306a36Sopenharmony_ci sam = 3; 34062306a36Sopenharmony_ci drv = 6; 34162306a36Sopenharmony_ci div = 6; 34262306a36Sopenharmony_ci break; 34362306a36Sopenharmony_ci case 100000000: 34462306a36Sopenharmony_ci sam = 6; 34562306a36Sopenharmony_ci drv = 4; 34662306a36Sopenharmony_ci div = 6; 34762306a36Sopenharmony_ci break; 34862306a36Sopenharmony_ci case 180000000: 34962306a36Sopenharmony_ci sam = 6; 35062306a36Sopenharmony_ci drv = 4; 35162306a36Sopenharmony_ci div = 7; 35262306a36Sopenharmony_ci break; 35362306a36Sopenharmony_ci default: 35462306a36Sopenharmony_ci return -EINVAL; 35562306a36Sopenharmony_ci } 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci spin_lock_irqsave(&mmc_clk_lock, flags); 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci val = readl_relaxed(mclk->clken_reg); 36062306a36Sopenharmony_ci val &= ~(1 << mclk->clken_bit); 36162306a36Sopenharmony_ci writel_relaxed(val, mclk->clken_reg); 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci val = readl_relaxed(mclk->sam_reg); 36462306a36Sopenharmony_ci val = mmc_clk_delay(val, sam, mclk->sam_off, mclk->sam_bits); 36562306a36Sopenharmony_ci writel_relaxed(val, mclk->sam_reg); 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci val = readl_relaxed(mclk->drv_reg); 36862306a36Sopenharmony_ci val = mmc_clk_delay(val, drv, mclk->drv_off, mclk->drv_bits); 36962306a36Sopenharmony_ci writel_relaxed(val, mclk->drv_reg); 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci val = readl_relaxed(mclk->div_reg); 37262306a36Sopenharmony_ci val = mmc_clk_delay(val, div, mclk->div_off, mclk->div_bits); 37362306a36Sopenharmony_ci writel_relaxed(val, mclk->div_reg); 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci val = readl_relaxed(mclk->clken_reg); 37662306a36Sopenharmony_ci val |= 1 << mclk->clken_bit; 37762306a36Sopenharmony_ci writel_relaxed(val, mclk->clken_reg); 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci spin_unlock_irqrestore(&mmc_clk_lock, flags); 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci return 0; 38262306a36Sopenharmony_ci} 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_cistatic int mmc_clk_prepare(struct clk_hw *hw) 38562306a36Sopenharmony_ci{ 38662306a36Sopenharmony_ci struct clk_mmc *mclk = to_mmc(hw); 38762306a36Sopenharmony_ci unsigned long rate; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci if (mclk->id == HI3620_MMC_CIUCLK1) 39062306a36Sopenharmony_ci rate = 13000000; 39162306a36Sopenharmony_ci else 39262306a36Sopenharmony_ci rate = 25000000; 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci return mmc_clk_set_timing(hw, rate); 39562306a36Sopenharmony_ci} 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_cistatic int mmc_clk_set_rate(struct clk_hw *hw, unsigned long rate, 39862306a36Sopenharmony_ci unsigned long parent_rate) 39962306a36Sopenharmony_ci{ 40062306a36Sopenharmony_ci return mmc_clk_set_timing(hw, rate); 40162306a36Sopenharmony_ci} 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_cistatic const struct clk_ops clk_mmc_ops = { 40462306a36Sopenharmony_ci .prepare = mmc_clk_prepare, 40562306a36Sopenharmony_ci .determine_rate = mmc_clk_determine_rate, 40662306a36Sopenharmony_ci .set_rate = mmc_clk_set_rate, 40762306a36Sopenharmony_ci .recalc_rate = mmc_clk_recalc_rate, 40862306a36Sopenharmony_ci}; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_cistatic struct clk *hisi_register_clk_mmc(struct hisi_mmc_clock *mmc_clk, 41162306a36Sopenharmony_ci void __iomem *base, struct device_node *np) 41262306a36Sopenharmony_ci{ 41362306a36Sopenharmony_ci struct clk_mmc *mclk; 41462306a36Sopenharmony_ci struct clk *clk; 41562306a36Sopenharmony_ci struct clk_init_data init; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci mclk = kzalloc(sizeof(*mclk), GFP_KERNEL); 41862306a36Sopenharmony_ci if (!mclk) 41962306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_ci init.name = mmc_clk->name; 42262306a36Sopenharmony_ci init.ops = &clk_mmc_ops; 42362306a36Sopenharmony_ci init.flags = mmc_clk->flags; 42462306a36Sopenharmony_ci init.parent_names = (mmc_clk->parent_name ? &mmc_clk->parent_name : NULL); 42562306a36Sopenharmony_ci init.num_parents = (mmc_clk->parent_name ? 1 : 0); 42662306a36Sopenharmony_ci mclk->hw.init = &init; 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_ci mclk->id = mmc_clk->id; 42962306a36Sopenharmony_ci mclk->clken_reg = base + mmc_clk->clken_reg; 43062306a36Sopenharmony_ci mclk->clken_bit = mmc_clk->clken_bit; 43162306a36Sopenharmony_ci mclk->div_reg = base + mmc_clk->div_reg; 43262306a36Sopenharmony_ci mclk->div_off = mmc_clk->div_off; 43362306a36Sopenharmony_ci mclk->div_bits = mmc_clk->div_bits; 43462306a36Sopenharmony_ci mclk->drv_reg = base + mmc_clk->drv_reg; 43562306a36Sopenharmony_ci mclk->drv_off = mmc_clk->drv_off; 43662306a36Sopenharmony_ci mclk->drv_bits = mmc_clk->drv_bits; 43762306a36Sopenharmony_ci mclk->sam_reg = base + mmc_clk->sam_reg; 43862306a36Sopenharmony_ci mclk->sam_off = mmc_clk->sam_off; 43962306a36Sopenharmony_ci mclk->sam_bits = mmc_clk->sam_bits; 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci clk = clk_register(NULL, &mclk->hw); 44262306a36Sopenharmony_ci if (WARN_ON(IS_ERR(clk))) 44362306a36Sopenharmony_ci kfree(mclk); 44462306a36Sopenharmony_ci return clk; 44562306a36Sopenharmony_ci} 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_cistatic void __init hi3620_mmc_clk_init(struct device_node *node) 44862306a36Sopenharmony_ci{ 44962306a36Sopenharmony_ci void __iomem *base; 45062306a36Sopenharmony_ci int i, num = ARRAY_SIZE(hi3620_mmc_clks); 45162306a36Sopenharmony_ci struct clk_onecell_data *clk_data; 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci if (!node) { 45462306a36Sopenharmony_ci pr_err("failed to find pctrl node in DTS\n"); 45562306a36Sopenharmony_ci return; 45662306a36Sopenharmony_ci } 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci base = of_iomap(node, 0); 45962306a36Sopenharmony_ci if (!base) { 46062306a36Sopenharmony_ci pr_err("failed to map pctrl\n"); 46162306a36Sopenharmony_ci return; 46262306a36Sopenharmony_ci } 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_ci clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL); 46562306a36Sopenharmony_ci if (WARN_ON(!clk_data)) 46662306a36Sopenharmony_ci return; 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci clk_data->clks = kcalloc(num, sizeof(*clk_data->clks), GFP_KERNEL); 46962306a36Sopenharmony_ci if (!clk_data->clks) { 47062306a36Sopenharmony_ci kfree(clk_data); 47162306a36Sopenharmony_ci return; 47262306a36Sopenharmony_ci } 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_ci for (i = 0; i < num; i++) { 47562306a36Sopenharmony_ci struct hisi_mmc_clock *mmc_clk = &hi3620_mmc_clks[i]; 47662306a36Sopenharmony_ci clk_data->clks[mmc_clk->id] = 47762306a36Sopenharmony_ci hisi_register_clk_mmc(mmc_clk, base, node); 47862306a36Sopenharmony_ci } 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_ci clk_data->clk_num = num; 48162306a36Sopenharmony_ci of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); 48262306a36Sopenharmony_ci} 48362306a36Sopenharmony_ci 48462306a36Sopenharmony_ciCLK_OF_DECLARE(hi3620_mmc_clk, "hisilicon,hi3620-mmc-clock", hi3620_mmc_clk_init); 485