162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Hi3519 Clock Driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2015-2016 HiSilicon Technologies Co., Ltd. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <dt-bindings/clock/hi3519-clock.h> 962306a36Sopenharmony_ci#include <linux/clk-provider.h> 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci#include <linux/platform_device.h> 1262306a36Sopenharmony_ci#include "clk.h" 1362306a36Sopenharmony_ci#include "reset.h" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define HI3519_INNER_CLK_OFFSET 64 1662306a36Sopenharmony_ci#define HI3519_FIXED_24M 65 1762306a36Sopenharmony_ci#define HI3519_FIXED_50M 66 1862306a36Sopenharmony_ci#define HI3519_FIXED_75M 67 1962306a36Sopenharmony_ci#define HI3519_FIXED_125M 68 2062306a36Sopenharmony_ci#define HI3519_FIXED_150M 69 2162306a36Sopenharmony_ci#define HI3519_FIXED_200M 70 2262306a36Sopenharmony_ci#define HI3519_FIXED_250M 71 2362306a36Sopenharmony_ci#define HI3519_FIXED_300M 72 2462306a36Sopenharmony_ci#define HI3519_FIXED_400M 73 2562306a36Sopenharmony_ci#define HI3519_FMC_MUX 74 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define HI3519_NR_CLKS 128 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cistruct hi3519_crg_data { 3062306a36Sopenharmony_ci struct hisi_clock_data *clk_data; 3162306a36Sopenharmony_ci struct hisi_reset_controller *rstc; 3262306a36Sopenharmony_ci}; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistatic const struct hisi_fixed_rate_clock hi3519_fixed_rate_clks[] = { 3562306a36Sopenharmony_ci { HI3519_FIXED_24M, "24m", NULL, 0, 24000000, }, 3662306a36Sopenharmony_ci { HI3519_FIXED_50M, "50m", NULL, 0, 50000000, }, 3762306a36Sopenharmony_ci { HI3519_FIXED_75M, "75m", NULL, 0, 75000000, }, 3862306a36Sopenharmony_ci { HI3519_FIXED_125M, "125m", NULL, 0, 125000000, }, 3962306a36Sopenharmony_ci { HI3519_FIXED_150M, "150m", NULL, 0, 150000000, }, 4062306a36Sopenharmony_ci { HI3519_FIXED_200M, "200m", NULL, 0, 200000000, }, 4162306a36Sopenharmony_ci { HI3519_FIXED_250M, "250m", NULL, 0, 250000000, }, 4262306a36Sopenharmony_ci { HI3519_FIXED_300M, "300m", NULL, 0, 300000000, }, 4362306a36Sopenharmony_ci { HI3519_FIXED_400M, "400m", NULL, 0, 400000000, }, 4462306a36Sopenharmony_ci}; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic const char *const fmc_mux_p[] = { 4762306a36Sopenharmony_ci "24m", "75m", "125m", "150m", "200m", "250m", "300m", "400m", }; 4862306a36Sopenharmony_cistatic u32 fmc_mux_table[] = {0, 1, 2, 3, 4, 5, 6, 7}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic const struct hisi_mux_clock hi3519_mux_clks[] = { 5162306a36Sopenharmony_ci { HI3519_FMC_MUX, "fmc_mux", fmc_mux_p, ARRAY_SIZE(fmc_mux_p), 5262306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xc0, 2, 3, 0, fmc_mux_table, }, 5362306a36Sopenharmony_ci}; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic const struct hisi_gate_clock hi3519_gate_clks[] = { 5662306a36Sopenharmony_ci { HI3519_FMC_CLK, "clk_fmc", "fmc_mux", 5762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xc0, 1, 0, }, 5862306a36Sopenharmony_ci { HI3519_UART0_CLK, "clk_uart0", "24m", 5962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xe4, 20, 0, }, 6062306a36Sopenharmony_ci { HI3519_UART1_CLK, "clk_uart1", "24m", 6162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xe4, 21, 0, }, 6262306a36Sopenharmony_ci { HI3519_UART2_CLK, "clk_uart2", "24m", 6362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xe4, 22, 0, }, 6462306a36Sopenharmony_ci { HI3519_UART3_CLK, "clk_uart3", "24m", 6562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xe4, 23, 0, }, 6662306a36Sopenharmony_ci { HI3519_UART4_CLK, "clk_uart4", "24m", 6762306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xe4, 24, 0, }, 6862306a36Sopenharmony_ci { HI3519_SPI0_CLK, "clk_spi0", "50m", 6962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xe4, 16, 0, }, 7062306a36Sopenharmony_ci { HI3519_SPI1_CLK, "clk_spi1", "50m", 7162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xe4, 17, 0, }, 7262306a36Sopenharmony_ci { HI3519_SPI2_CLK, "clk_spi2", "50m", 7362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 0xe4, 18, 0, }, 7462306a36Sopenharmony_ci}; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_cistatic struct hisi_clock_data *hi3519_clk_register(struct platform_device *pdev) 7762306a36Sopenharmony_ci{ 7862306a36Sopenharmony_ci struct hisi_clock_data *clk_data; 7962306a36Sopenharmony_ci int ret; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci clk_data = hisi_clk_alloc(pdev, HI3519_NR_CLKS); 8262306a36Sopenharmony_ci if (!clk_data) 8362306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci ret = hisi_clk_register_fixed_rate(hi3519_fixed_rate_clks, 8662306a36Sopenharmony_ci ARRAY_SIZE(hi3519_fixed_rate_clks), 8762306a36Sopenharmony_ci clk_data); 8862306a36Sopenharmony_ci if (ret) 8962306a36Sopenharmony_ci return ERR_PTR(ret); 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci ret = hisi_clk_register_mux(hi3519_mux_clks, 9262306a36Sopenharmony_ci ARRAY_SIZE(hi3519_mux_clks), 9362306a36Sopenharmony_ci clk_data); 9462306a36Sopenharmony_ci if (ret) 9562306a36Sopenharmony_ci goto unregister_fixed_rate; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci ret = hisi_clk_register_gate(hi3519_gate_clks, 9862306a36Sopenharmony_ci ARRAY_SIZE(hi3519_gate_clks), 9962306a36Sopenharmony_ci clk_data); 10062306a36Sopenharmony_ci if (ret) 10162306a36Sopenharmony_ci goto unregister_mux; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci ret = of_clk_add_provider(pdev->dev.of_node, 10462306a36Sopenharmony_ci of_clk_src_onecell_get, &clk_data->clk_data); 10562306a36Sopenharmony_ci if (ret) 10662306a36Sopenharmony_ci goto unregister_gate; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci return clk_data; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ciunregister_fixed_rate: 11162306a36Sopenharmony_ci hisi_clk_unregister_fixed_rate(hi3519_fixed_rate_clks, 11262306a36Sopenharmony_ci ARRAY_SIZE(hi3519_fixed_rate_clks), 11362306a36Sopenharmony_ci clk_data); 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ciunregister_mux: 11662306a36Sopenharmony_ci hisi_clk_unregister_mux(hi3519_mux_clks, 11762306a36Sopenharmony_ci ARRAY_SIZE(hi3519_mux_clks), 11862306a36Sopenharmony_ci clk_data); 11962306a36Sopenharmony_ciunregister_gate: 12062306a36Sopenharmony_ci hisi_clk_unregister_gate(hi3519_gate_clks, 12162306a36Sopenharmony_ci ARRAY_SIZE(hi3519_gate_clks), 12262306a36Sopenharmony_ci clk_data); 12362306a36Sopenharmony_ci return ERR_PTR(ret); 12462306a36Sopenharmony_ci} 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic void hi3519_clk_unregister(struct platform_device *pdev) 12762306a36Sopenharmony_ci{ 12862306a36Sopenharmony_ci struct hi3519_crg_data *crg = platform_get_drvdata(pdev); 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci of_clk_del_provider(pdev->dev.of_node); 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci hisi_clk_unregister_gate(hi3519_gate_clks, 13362306a36Sopenharmony_ci ARRAY_SIZE(hi3519_gate_clks), 13462306a36Sopenharmony_ci crg->clk_data); 13562306a36Sopenharmony_ci hisi_clk_unregister_mux(hi3519_mux_clks, 13662306a36Sopenharmony_ci ARRAY_SIZE(hi3519_mux_clks), 13762306a36Sopenharmony_ci crg->clk_data); 13862306a36Sopenharmony_ci hisi_clk_unregister_fixed_rate(hi3519_fixed_rate_clks, 13962306a36Sopenharmony_ci ARRAY_SIZE(hi3519_fixed_rate_clks), 14062306a36Sopenharmony_ci crg->clk_data); 14162306a36Sopenharmony_ci} 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic int hi3519_clk_probe(struct platform_device *pdev) 14462306a36Sopenharmony_ci{ 14562306a36Sopenharmony_ci struct hi3519_crg_data *crg; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci crg = devm_kmalloc(&pdev->dev, sizeof(*crg), GFP_KERNEL); 14862306a36Sopenharmony_ci if (!crg) 14962306a36Sopenharmony_ci return -ENOMEM; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci crg->rstc = hisi_reset_init(pdev); 15262306a36Sopenharmony_ci if (!crg->rstc) 15362306a36Sopenharmony_ci return -ENOMEM; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci crg->clk_data = hi3519_clk_register(pdev); 15662306a36Sopenharmony_ci if (IS_ERR(crg->clk_data)) { 15762306a36Sopenharmony_ci hisi_reset_exit(crg->rstc); 15862306a36Sopenharmony_ci return PTR_ERR(crg->clk_data); 15962306a36Sopenharmony_ci } 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci platform_set_drvdata(pdev, crg); 16262306a36Sopenharmony_ci return 0; 16362306a36Sopenharmony_ci} 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistatic void hi3519_clk_remove(struct platform_device *pdev) 16662306a36Sopenharmony_ci{ 16762306a36Sopenharmony_ci struct hi3519_crg_data *crg = platform_get_drvdata(pdev); 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci hisi_reset_exit(crg->rstc); 17062306a36Sopenharmony_ci hi3519_clk_unregister(pdev); 17162306a36Sopenharmony_ci} 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_cistatic const struct of_device_id hi3519_clk_match_table[] = { 17562306a36Sopenharmony_ci { .compatible = "hisilicon,hi3519-crg" }, 17662306a36Sopenharmony_ci { } 17762306a36Sopenharmony_ci}; 17862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, hi3519_clk_match_table); 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic struct platform_driver hi3519_clk_driver = { 18162306a36Sopenharmony_ci .probe = hi3519_clk_probe, 18262306a36Sopenharmony_ci .remove_new = hi3519_clk_remove, 18362306a36Sopenharmony_ci .driver = { 18462306a36Sopenharmony_ci .name = "hi3519-clk", 18562306a36Sopenharmony_ci .of_match_table = hi3519_clk_match_table, 18662306a36Sopenharmony_ci }, 18762306a36Sopenharmony_ci}; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic int __init hi3519_clk_init(void) 19062306a36Sopenharmony_ci{ 19162306a36Sopenharmony_ci return platform_driver_register(&hi3519_clk_driver); 19262306a36Sopenharmony_ci} 19362306a36Sopenharmony_cicore_initcall(hi3519_clk_init); 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic void __exit hi3519_clk_exit(void) 19662306a36Sopenharmony_ci{ 19762306a36Sopenharmony_ci platform_driver_unregister(&hi3519_clk_driver); 19862306a36Sopenharmony_ci} 19962306a36Sopenharmony_cimodule_exit(hi3519_clk_exit); 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 20262306a36Sopenharmony_ciMODULE_DESCRIPTION("HiSilicon Hi3519 Clock Driver"); 203