162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Clock driver for TI Davinci PSC controllers 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2018 David Lechner <david@lechnology.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#ifndef __CLK_DAVINCI_PLL_H___ 962306a36Sopenharmony_ci#define __CLK_DAVINCI_PLL_H___ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/bitops.h> 1262306a36Sopenharmony_ci#include <linux/clk-provider.h> 1362306a36Sopenharmony_ci#include <linux/of.h> 1462306a36Sopenharmony_ci#include <linux/regmap.h> 1562306a36Sopenharmony_ci#include <linux/types.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#define PLL_HAS_CLKMODE BIT(0) /* PLL has PLLCTL[CLKMODE] */ 1862306a36Sopenharmony_ci#define PLL_HAS_PREDIV BIT(1) /* has prediv before PLL */ 1962306a36Sopenharmony_ci#define PLL_PREDIV_ALWAYS_ENABLED BIT(2) /* don't clear DEN bit */ 2062306a36Sopenharmony_ci#define PLL_PREDIV_FIXED_DIV BIT(3) /* fixed divider value */ 2162306a36Sopenharmony_ci#define PLL_HAS_POSTDIV BIT(4) /* has postdiv after PLL */ 2262306a36Sopenharmony_ci#define PLL_POSTDIV_ALWAYS_ENABLED BIT(5) /* don't clear DEN bit */ 2362306a36Sopenharmony_ci#define PLL_POSTDIV_FIXED_DIV BIT(6) /* fixed divider value */ 2462306a36Sopenharmony_ci#define PLL_HAS_EXTCLKSRC BIT(7) /* has selectable bypass */ 2562306a36Sopenharmony_ci#define PLL_PLLM_2X BIT(8) /* PLLM value is 2x (DM365) */ 2662306a36Sopenharmony_ci#define PLL_PREDIV_FIXED8 BIT(9) /* DM355 quirk */ 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci/** davinci_pll_clk_info - controller-specific PLL info 2962306a36Sopenharmony_ci * @name: The name of the PLL 3062306a36Sopenharmony_ci * @unlock_reg: Option CFGCHIP register for unlocking PLL 3162306a36Sopenharmony_ci * @unlock_mask: Bitmask used with @unlock_reg 3262306a36Sopenharmony_ci * @pllm_mask: Bitmask for PLLM[PLLM] value 3362306a36Sopenharmony_ci * @pllm_min: Minimum allowable value for PLLM[PLLM] 3462306a36Sopenharmony_ci * @pllm_max: Maximum allowable value for PLLM[PLLM] 3562306a36Sopenharmony_ci * @pllout_min_rate: Minimum allowable rate for PLLOUT 3662306a36Sopenharmony_ci * @pllout_max_rate: Maximum allowable rate for PLLOUT 3762306a36Sopenharmony_ci * @flags: Bitmap of PLL_* flags. 3862306a36Sopenharmony_ci */ 3962306a36Sopenharmony_cistruct davinci_pll_clk_info { 4062306a36Sopenharmony_ci const char *name; 4162306a36Sopenharmony_ci u32 unlock_reg; 4262306a36Sopenharmony_ci u32 unlock_mask; 4362306a36Sopenharmony_ci u32 pllm_mask; 4462306a36Sopenharmony_ci u32 pllm_min; 4562306a36Sopenharmony_ci u32 pllm_max; 4662306a36Sopenharmony_ci unsigned long pllout_min_rate; 4762306a36Sopenharmony_ci unsigned long pllout_max_rate; 4862306a36Sopenharmony_ci u32 flags; 4962306a36Sopenharmony_ci}; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci#define SYSCLK_ARM_RATE BIT(0) /* Controls ARM rate */ 5262306a36Sopenharmony_ci#define SYSCLK_ALWAYS_ENABLED BIT(1) /* Or bad things happen */ 5362306a36Sopenharmony_ci#define SYSCLK_FIXED_DIV BIT(2) /* Fixed divider */ 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci/** davinci_pll_sysclk_info - SYSCLKn-specific info 5662306a36Sopenharmony_ci * @name: The name of the clock 5762306a36Sopenharmony_ci * @parent_name: The name of the parent clock 5862306a36Sopenharmony_ci * @id: "n" in "SYSCLKn" 5962306a36Sopenharmony_ci * @ratio_width: Width (in bits) of RATIO in PLLDIVn register 6062306a36Sopenharmony_ci * @flags: Bitmap of SYSCLK_* flags. 6162306a36Sopenharmony_ci */ 6262306a36Sopenharmony_cistruct davinci_pll_sysclk_info { 6362306a36Sopenharmony_ci const char *name; 6462306a36Sopenharmony_ci const char *parent_name; 6562306a36Sopenharmony_ci u32 id; 6662306a36Sopenharmony_ci u32 ratio_width; 6762306a36Sopenharmony_ci u32 flags; 6862306a36Sopenharmony_ci}; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci#define SYSCLK(i, n, p, w, f) \ 7162306a36Sopenharmony_cistatic const struct davinci_pll_sysclk_info n = { \ 7262306a36Sopenharmony_ci .name = #n, \ 7362306a36Sopenharmony_ci .parent_name = #p, \ 7462306a36Sopenharmony_ci .id = (i), \ 7562306a36Sopenharmony_ci .ratio_width = (w), \ 7662306a36Sopenharmony_ci .flags = (f), \ 7762306a36Sopenharmony_ci} 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci/** davinci_pll_obsclk_info - OBSCLK-specific info 8062306a36Sopenharmony_ci * @name: The name of the clock 8162306a36Sopenharmony_ci * @parent_names: Array of names of the parent clocks 8262306a36Sopenharmony_ci * @num_parents: Length of @parent_names 8362306a36Sopenharmony_ci * @table: Array of values to write to OCSEL[OCSRC] cooresponding to 8462306a36Sopenharmony_ci * @parent_names 8562306a36Sopenharmony_ci * @ocsrc_mask: Bitmask for OCSEL[OCSRC] 8662306a36Sopenharmony_ci */ 8762306a36Sopenharmony_cistruct davinci_pll_obsclk_info { 8862306a36Sopenharmony_ci const char *name; 8962306a36Sopenharmony_ci const char * const *parent_names; 9062306a36Sopenharmony_ci u8 num_parents; 9162306a36Sopenharmony_ci u32 *table; 9262306a36Sopenharmony_ci u32 ocsrc_mask; 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistruct clk *davinci_pll_clk_register(struct device *dev, 9662306a36Sopenharmony_ci const struct davinci_pll_clk_info *info, 9762306a36Sopenharmony_ci const char *parent_name, 9862306a36Sopenharmony_ci void __iomem *base, 9962306a36Sopenharmony_ci struct regmap *cfgchip); 10062306a36Sopenharmony_cistruct clk *davinci_pll_auxclk_register(struct device *dev, 10162306a36Sopenharmony_ci const char *name, 10262306a36Sopenharmony_ci void __iomem *base); 10362306a36Sopenharmony_cistruct clk *davinci_pll_sysclkbp_clk_register(struct device *dev, 10462306a36Sopenharmony_ci const char *name, 10562306a36Sopenharmony_ci void __iomem *base); 10662306a36Sopenharmony_cistruct clk * 10762306a36Sopenharmony_cidavinci_pll_obsclk_register(struct device *dev, 10862306a36Sopenharmony_ci const struct davinci_pll_obsclk_info *info, 10962306a36Sopenharmony_ci void __iomem *base); 11062306a36Sopenharmony_cistruct clk * 11162306a36Sopenharmony_cidavinci_pll_sysclk_register(struct device *dev, 11262306a36Sopenharmony_ci const struct davinci_pll_sysclk_info *info, 11362306a36Sopenharmony_ci void __iomem *base); 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ciint of_davinci_pll_init(struct device *dev, struct device_node *node, 11662306a36Sopenharmony_ci const struct davinci_pll_clk_info *info, 11762306a36Sopenharmony_ci const struct davinci_pll_obsclk_info *obsclk_info, 11862306a36Sopenharmony_ci const struct davinci_pll_sysclk_info **div_info, 11962306a36Sopenharmony_ci u8 max_sysclk_id, 12062306a36Sopenharmony_ci void __iomem *base, 12162306a36Sopenharmony_ci struct regmap *cfgchip); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci/* Platform-specific callbacks */ 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ciint da850_pll1_init(struct device *dev, void __iomem *base, struct regmap *cfgchip); 12662306a36Sopenharmony_civoid of_da850_pll0_init(struct device_node *node); 12762306a36Sopenharmony_ciint of_da850_pll1_init(struct device *dev, void __iomem *base, struct regmap *cfgchip); 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci#endif /* __CLK_DAVINCI_PLL_H___ */ 130