162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Cirrus Logic CLPS711X CLK driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/clk-provider.h> 962306a36Sopenharmony_ci#include <linux/clkdev.h> 1062306a36Sopenharmony_ci#include <linux/io.h> 1162306a36Sopenharmony_ci#include <linux/ioport.h> 1262306a36Sopenharmony_ci#include <linux/of_address.h> 1362306a36Sopenharmony_ci#include <linux/slab.h> 1462306a36Sopenharmony_ci#include <linux/mfd/syscon/clps711x.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include <dt-bindings/clock/clps711x-clock.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#define CLPS711X_SYSCON1 (0x0100) 1962306a36Sopenharmony_ci#define CLPS711X_SYSCON2 (0x1100) 2062306a36Sopenharmony_ci#define CLPS711X_SYSFLG2 (CLPS711X_SYSCON2 + SYSFLG_OFFSET) 2162306a36Sopenharmony_ci#define CLPS711X_PLLR (0xa5a8) 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#define CLPS711X_EXT_FREQ (13000000) 2462306a36Sopenharmony_ci#define CLPS711X_OSC_FREQ (3686400) 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic const struct clk_div_table spi_div_table[] = { 2762306a36Sopenharmony_ci { .val = 0, .div = 32, }, 2862306a36Sopenharmony_ci { .val = 1, .div = 8, }, 2962306a36Sopenharmony_ci { .val = 2, .div = 2, }, 3062306a36Sopenharmony_ci { .val = 3, .div = 1, }, 3162306a36Sopenharmony_ci { /* sentinel */ } 3262306a36Sopenharmony_ci}; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistatic const struct clk_div_table timer_div_table[] = { 3562306a36Sopenharmony_ci { .val = 0, .div = 256, }, 3662306a36Sopenharmony_ci { .val = 1, .div = 1, }, 3762306a36Sopenharmony_ci { /* sentinel */ } 3862306a36Sopenharmony_ci}; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistruct clps711x_clk { 4162306a36Sopenharmony_ci spinlock_t lock; 4262306a36Sopenharmony_ci struct clk_hw_onecell_data clk_data; 4362306a36Sopenharmony_ci}; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistatic void __init clps711x_clk_init_dt(struct device_node *np) 4662306a36Sopenharmony_ci{ 4762306a36Sopenharmony_ci u32 tmp, f_cpu, f_pll, f_bus, f_tim, f_pwm, f_spi, fref = 0; 4862306a36Sopenharmony_ci struct clps711x_clk *clps711x_clk; 4962306a36Sopenharmony_ci void __iomem *base; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci WARN_ON(of_property_read_u32(np, "startup-frequency", &fref)); 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci base = of_iomap(np, 0); 5462306a36Sopenharmony_ci BUG_ON(!base); 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci clps711x_clk = kzalloc(struct_size(clps711x_clk, clk_data.hws, 5762306a36Sopenharmony_ci CLPS711X_CLK_MAX), 5862306a36Sopenharmony_ci GFP_KERNEL); 5962306a36Sopenharmony_ci BUG_ON(!clps711x_clk); 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci spin_lock_init(&clps711x_clk->lock); 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci /* Read PLL multiplier value and sanity check */ 6462306a36Sopenharmony_ci tmp = readl(base + CLPS711X_PLLR) >> 24; 6562306a36Sopenharmony_ci if (((tmp >= 10) && (tmp <= 50)) || !fref) 6662306a36Sopenharmony_ci f_pll = DIV_ROUND_UP(CLPS711X_OSC_FREQ * tmp, 2); 6762306a36Sopenharmony_ci else 6862306a36Sopenharmony_ci f_pll = fref; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci tmp = readl(base + CLPS711X_SYSFLG2); 7162306a36Sopenharmony_ci if (tmp & SYSFLG2_CKMODE) { 7262306a36Sopenharmony_ci f_cpu = CLPS711X_EXT_FREQ; 7362306a36Sopenharmony_ci f_bus = CLPS711X_EXT_FREQ; 7462306a36Sopenharmony_ci f_spi = DIV_ROUND_CLOSEST(CLPS711X_EXT_FREQ, 96); 7562306a36Sopenharmony_ci f_pll = 0; 7662306a36Sopenharmony_ci f_pwm = DIV_ROUND_CLOSEST(CLPS711X_EXT_FREQ, 128); 7762306a36Sopenharmony_ci } else { 7862306a36Sopenharmony_ci f_cpu = f_pll; 7962306a36Sopenharmony_ci if (f_cpu > 36864000) 8062306a36Sopenharmony_ci f_bus = DIV_ROUND_UP(f_cpu, 2); 8162306a36Sopenharmony_ci else 8262306a36Sopenharmony_ci f_bus = 36864000 / 2; 8362306a36Sopenharmony_ci f_spi = DIV_ROUND_CLOSEST(f_cpu, 576); 8462306a36Sopenharmony_ci f_pwm = DIV_ROUND_CLOSEST(f_cpu, 768); 8562306a36Sopenharmony_ci } 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci if (tmp & SYSFLG2_CKMODE) { 8862306a36Sopenharmony_ci if (readl(base + CLPS711X_SYSCON2) & SYSCON2_OSTB) 8962306a36Sopenharmony_ci f_tim = DIV_ROUND_CLOSEST(CLPS711X_EXT_FREQ, 26); 9062306a36Sopenharmony_ci else 9162306a36Sopenharmony_ci f_tim = DIV_ROUND_CLOSEST(CLPS711X_EXT_FREQ, 24); 9262306a36Sopenharmony_ci } else 9362306a36Sopenharmony_ci f_tim = DIV_ROUND_CLOSEST(f_cpu, 144); 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci tmp = readl(base + CLPS711X_SYSCON1); 9662306a36Sopenharmony_ci /* Timer1 in free running mode. 9762306a36Sopenharmony_ci * Counter will wrap around to 0xffff when it underflows 9862306a36Sopenharmony_ci * and will continue to count down. 9962306a36Sopenharmony_ci */ 10062306a36Sopenharmony_ci tmp &= ~(SYSCON1_TC1M | SYSCON1_TC1S); 10162306a36Sopenharmony_ci /* Timer2 in prescale mode. 10262306a36Sopenharmony_ci * Value writen is automatically re-loaded when 10362306a36Sopenharmony_ci * the counter underflows. 10462306a36Sopenharmony_ci */ 10562306a36Sopenharmony_ci tmp |= SYSCON1_TC2M | SYSCON1_TC2S; 10662306a36Sopenharmony_ci writel(tmp, base + CLPS711X_SYSCON1); 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_DUMMY] = 10962306a36Sopenharmony_ci clk_hw_register_fixed_rate(NULL, "dummy", NULL, 0, 0); 11062306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_CPU] = 11162306a36Sopenharmony_ci clk_hw_register_fixed_rate(NULL, "cpu", NULL, 0, f_cpu); 11262306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_BUS] = 11362306a36Sopenharmony_ci clk_hw_register_fixed_rate(NULL, "bus", NULL, 0, f_bus); 11462306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_PLL] = 11562306a36Sopenharmony_ci clk_hw_register_fixed_rate(NULL, "pll", NULL, 0, f_pll); 11662306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_TIMERREF] = 11762306a36Sopenharmony_ci clk_hw_register_fixed_rate(NULL, "timer_ref", NULL, 0, f_tim); 11862306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_TIMER1] = 11962306a36Sopenharmony_ci clk_hw_register_divider_table(NULL, "timer1", "timer_ref", 0, 12062306a36Sopenharmony_ci base + CLPS711X_SYSCON1, 5, 1, 0, 12162306a36Sopenharmony_ci timer_div_table, &clps711x_clk->lock); 12262306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_TIMER2] = 12362306a36Sopenharmony_ci clk_hw_register_divider_table(NULL, "timer2", "timer_ref", 0, 12462306a36Sopenharmony_ci base + CLPS711X_SYSCON1, 7, 1, 0, 12562306a36Sopenharmony_ci timer_div_table, &clps711x_clk->lock); 12662306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_PWM] = 12762306a36Sopenharmony_ci clk_hw_register_fixed_rate(NULL, "pwm", NULL, 0, f_pwm); 12862306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_SPIREF] = 12962306a36Sopenharmony_ci clk_hw_register_fixed_rate(NULL, "spi_ref", NULL, 0, f_spi); 13062306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_SPI] = 13162306a36Sopenharmony_ci clk_hw_register_divider_table(NULL, "spi", "spi_ref", 0, 13262306a36Sopenharmony_ci base + CLPS711X_SYSCON1, 16, 2, 0, 13362306a36Sopenharmony_ci spi_div_table, &clps711x_clk->lock); 13462306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_UART] = 13562306a36Sopenharmony_ci clk_hw_register_fixed_factor(NULL, "uart", "bus", 0, 1, 10); 13662306a36Sopenharmony_ci clps711x_clk->clk_data.hws[CLPS711X_CLK_TICK] = 13762306a36Sopenharmony_ci clk_hw_register_fixed_rate(NULL, "tick", NULL, 0, 64); 13862306a36Sopenharmony_ci for (tmp = 0; tmp < CLPS711X_CLK_MAX; tmp++) 13962306a36Sopenharmony_ci if (IS_ERR(clps711x_clk->clk_data.hws[tmp])) 14062306a36Sopenharmony_ci pr_err("clk %i: register failed with %ld\n", 14162306a36Sopenharmony_ci tmp, PTR_ERR(clps711x_clk->clk_data.hws[tmp])); 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci clps711x_clk->clk_data.num = CLPS711X_CLK_MAX; 14462306a36Sopenharmony_ci of_clk_add_hw_provider(np, of_clk_hw_onecell_get, 14562306a36Sopenharmony_ci &clps711x_clk->clk_data); 14662306a36Sopenharmony_ci} 14762306a36Sopenharmony_ciCLK_OF_DECLARE(clps711x, "cirrus,ep7209-clk", clps711x_clk_init_dt); 148