162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Synopsys AXS10X SDP Generic PLL clock driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2017 Synopsys 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/platform_device.h> 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/clk-provider.h> 1162306a36Sopenharmony_ci#include <linux/delay.h> 1262306a36Sopenharmony_ci#include <linux/err.h> 1362306a36Sopenharmony_ci#include <linux/device.h> 1462306a36Sopenharmony_ci#include <linux/io.h> 1562306a36Sopenharmony_ci#include <linux/of.h> 1662306a36Sopenharmony_ci#include <linux/of_address.h> 1762306a36Sopenharmony_ci#include <linux/slab.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci/* PLL registers addresses */ 2062306a36Sopenharmony_ci#define PLL_REG_IDIV 0x0 2162306a36Sopenharmony_ci#define PLL_REG_FBDIV 0x4 2262306a36Sopenharmony_ci#define PLL_REG_ODIV 0x8 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci/* 2562306a36Sopenharmony_ci * Bit fields of the PLL IDIV/FBDIV/ODIV registers: 2662306a36Sopenharmony_ci * ________________________________________________________________________ 2762306a36Sopenharmony_ci * |31 15| 14 | 13 | 12 |11 6|5 0| 2862306a36Sopenharmony_ci * |-------RESRVED------|-NOUPDATE-|-BYPASS-|-EDGE-|--HIGHTIME--|--LOWTIME--| 2962306a36Sopenharmony_ci * |____________________|__________|________|______|____________|___________| 3062306a36Sopenharmony_ci * 3162306a36Sopenharmony_ci * Following macros determine the way of access to these registers 3262306a36Sopenharmony_ci * They should be set up only using the macros. 3362306a36Sopenharmony_ci * reg should be an u32 variable. 3462306a36Sopenharmony_ci */ 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define PLL_REG_GET_LOW(reg) \ 3762306a36Sopenharmony_ci (((reg) & (0x3F << 0)) >> 0) 3862306a36Sopenharmony_ci#define PLL_REG_GET_HIGH(reg) \ 3962306a36Sopenharmony_ci (((reg) & (0x3F << 6)) >> 6) 4062306a36Sopenharmony_ci#define PLL_REG_GET_EDGE(reg) \ 4162306a36Sopenharmony_ci (((reg) & (BIT(12))) ? 1 : 0) 4262306a36Sopenharmony_ci#define PLL_REG_GET_BYPASS(reg) \ 4362306a36Sopenharmony_ci (((reg) & (BIT(13))) ? 1 : 0) 4462306a36Sopenharmony_ci#define PLL_REG_GET_NOUPD(reg) \ 4562306a36Sopenharmony_ci (((reg) & (BIT(14))) ? 1 : 0) 4662306a36Sopenharmony_ci#define PLL_REG_GET_PAD(reg) \ 4762306a36Sopenharmony_ci (((reg) & (0x1FFFF << 15)) >> 15) 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci#define PLL_REG_SET_LOW(reg, value) \ 5062306a36Sopenharmony_ci { reg |= (((value) & 0x3F) << 0); } 5162306a36Sopenharmony_ci#define PLL_REG_SET_HIGH(reg, value) \ 5262306a36Sopenharmony_ci { reg |= (((value) & 0x3F) << 6); } 5362306a36Sopenharmony_ci#define PLL_REG_SET_EDGE(reg, value) \ 5462306a36Sopenharmony_ci { reg |= (((value) & 0x01) << 12); } 5562306a36Sopenharmony_ci#define PLL_REG_SET_BYPASS(reg, value) \ 5662306a36Sopenharmony_ci { reg |= (((value) & 0x01) << 13); } 5762306a36Sopenharmony_ci#define PLL_REG_SET_NOUPD(reg, value) \ 5862306a36Sopenharmony_ci { reg |= (((value) & 0x01) << 14); } 5962306a36Sopenharmony_ci#define PLL_REG_SET_PAD(reg, value) \ 6062306a36Sopenharmony_ci { reg |= (((value) & 0x1FFFF) << 15); } 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci#define PLL_LOCK BIT(0) 6362306a36Sopenharmony_ci#define PLL_ERROR BIT(1) 6462306a36Sopenharmony_ci#define PLL_MAX_LOCK_TIME 100 /* 100 us */ 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_cistruct axs10x_pll_cfg { 6762306a36Sopenharmony_ci u32 rate; 6862306a36Sopenharmony_ci u32 idiv; 6962306a36Sopenharmony_ci u32 fbdiv; 7062306a36Sopenharmony_ci u32 odiv; 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic const struct axs10x_pll_cfg arc_pll_cfg[] = { 7462306a36Sopenharmony_ci { 33333333, 1, 1, 1 }, 7562306a36Sopenharmony_ci { 50000000, 1, 30, 20 }, 7662306a36Sopenharmony_ci { 75000000, 2, 45, 10 }, 7762306a36Sopenharmony_ci { 90000000, 2, 54, 10 }, 7862306a36Sopenharmony_ci { 100000000, 1, 30, 10 }, 7962306a36Sopenharmony_ci { 125000000, 2, 45, 6 }, 8062306a36Sopenharmony_ci {} 8162306a36Sopenharmony_ci}; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_cistatic const struct axs10x_pll_cfg pgu_pll_cfg[] = { 8462306a36Sopenharmony_ci { 25200000, 1, 84, 90 }, 8562306a36Sopenharmony_ci { 50000000, 1, 100, 54 }, 8662306a36Sopenharmony_ci { 74250000, 1, 44, 16 }, 8762306a36Sopenharmony_ci {} 8862306a36Sopenharmony_ci}; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_cistruct axs10x_pll_clk { 9162306a36Sopenharmony_ci struct clk_hw hw; 9262306a36Sopenharmony_ci void __iomem *base; 9362306a36Sopenharmony_ci void __iomem *lock; 9462306a36Sopenharmony_ci const struct axs10x_pll_cfg *pll_cfg; 9562306a36Sopenharmony_ci struct device *dev; 9662306a36Sopenharmony_ci}; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic inline void axs10x_pll_write(struct axs10x_pll_clk *clk, u32 reg, 9962306a36Sopenharmony_ci u32 val) 10062306a36Sopenharmony_ci{ 10162306a36Sopenharmony_ci iowrite32(val, clk->base + reg); 10262306a36Sopenharmony_ci} 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic inline u32 axs10x_pll_read(struct axs10x_pll_clk *clk, u32 reg) 10562306a36Sopenharmony_ci{ 10662306a36Sopenharmony_ci return ioread32(clk->base + reg); 10762306a36Sopenharmony_ci} 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic inline struct axs10x_pll_clk *to_axs10x_pll_clk(struct clk_hw *hw) 11062306a36Sopenharmony_ci{ 11162306a36Sopenharmony_ci return container_of(hw, struct axs10x_pll_clk, hw); 11262306a36Sopenharmony_ci} 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_cistatic inline u32 axs10x_div_get_value(u32 reg) 11562306a36Sopenharmony_ci{ 11662306a36Sopenharmony_ci if (PLL_REG_GET_BYPASS(reg)) 11762306a36Sopenharmony_ci return 1; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci return PLL_REG_GET_HIGH(reg) + PLL_REG_GET_LOW(reg); 12062306a36Sopenharmony_ci} 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic inline u32 axs10x_encode_div(unsigned int id, int upd) 12362306a36Sopenharmony_ci{ 12462306a36Sopenharmony_ci u32 div = 0; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci PLL_REG_SET_LOW(div, (id % 2 == 0) ? id >> 1 : (id >> 1) + 1); 12762306a36Sopenharmony_ci PLL_REG_SET_HIGH(div, id >> 1); 12862306a36Sopenharmony_ci PLL_REG_SET_EDGE(div, id % 2); 12962306a36Sopenharmony_ci PLL_REG_SET_BYPASS(div, id == 1 ? 1 : 0); 13062306a36Sopenharmony_ci PLL_REG_SET_NOUPD(div, upd == 0 ? 1 : 0); 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci return div; 13362306a36Sopenharmony_ci} 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic unsigned long axs10x_pll_recalc_rate(struct clk_hw *hw, 13662306a36Sopenharmony_ci unsigned long parent_rate) 13762306a36Sopenharmony_ci{ 13862306a36Sopenharmony_ci u64 rate; 13962306a36Sopenharmony_ci u32 idiv, fbdiv, odiv; 14062306a36Sopenharmony_ci struct axs10x_pll_clk *clk = to_axs10x_pll_clk(hw); 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci idiv = axs10x_div_get_value(axs10x_pll_read(clk, PLL_REG_IDIV)); 14362306a36Sopenharmony_ci fbdiv = axs10x_div_get_value(axs10x_pll_read(clk, PLL_REG_FBDIV)); 14462306a36Sopenharmony_ci odiv = axs10x_div_get_value(axs10x_pll_read(clk, PLL_REG_ODIV)); 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci rate = (u64)parent_rate * fbdiv; 14762306a36Sopenharmony_ci do_div(rate, idiv * odiv); 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci return rate; 15062306a36Sopenharmony_ci} 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic long axs10x_pll_round_rate(struct clk_hw *hw, unsigned long rate, 15362306a36Sopenharmony_ci unsigned long *prate) 15462306a36Sopenharmony_ci{ 15562306a36Sopenharmony_ci int i; 15662306a36Sopenharmony_ci long best_rate; 15762306a36Sopenharmony_ci struct axs10x_pll_clk *clk = to_axs10x_pll_clk(hw); 15862306a36Sopenharmony_ci const struct axs10x_pll_cfg *pll_cfg = clk->pll_cfg; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci if (pll_cfg[0].rate == 0) 16162306a36Sopenharmony_ci return -EINVAL; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci best_rate = pll_cfg[0].rate; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci for (i = 1; pll_cfg[i].rate != 0; i++) { 16662306a36Sopenharmony_ci if (abs(rate - pll_cfg[i].rate) < abs(rate - best_rate)) 16762306a36Sopenharmony_ci best_rate = pll_cfg[i].rate; 16862306a36Sopenharmony_ci } 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci return best_rate; 17162306a36Sopenharmony_ci} 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic int axs10x_pll_set_rate(struct clk_hw *hw, unsigned long rate, 17462306a36Sopenharmony_ci unsigned long parent_rate) 17562306a36Sopenharmony_ci{ 17662306a36Sopenharmony_ci int i; 17762306a36Sopenharmony_ci struct axs10x_pll_clk *clk = to_axs10x_pll_clk(hw); 17862306a36Sopenharmony_ci const struct axs10x_pll_cfg *pll_cfg = clk->pll_cfg; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci for (i = 0; pll_cfg[i].rate != 0; i++) { 18162306a36Sopenharmony_ci if (pll_cfg[i].rate == rate) { 18262306a36Sopenharmony_ci axs10x_pll_write(clk, PLL_REG_IDIV, 18362306a36Sopenharmony_ci axs10x_encode_div(pll_cfg[i].idiv, 0)); 18462306a36Sopenharmony_ci axs10x_pll_write(clk, PLL_REG_FBDIV, 18562306a36Sopenharmony_ci axs10x_encode_div(pll_cfg[i].fbdiv, 0)); 18662306a36Sopenharmony_ci axs10x_pll_write(clk, PLL_REG_ODIV, 18762306a36Sopenharmony_ci axs10x_encode_div(pll_cfg[i].odiv, 1)); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci /* 19062306a36Sopenharmony_ci * Wait until CGU relocks and check error status. 19162306a36Sopenharmony_ci * If after timeout CGU is unlocked yet return error 19262306a36Sopenharmony_ci */ 19362306a36Sopenharmony_ci udelay(PLL_MAX_LOCK_TIME); 19462306a36Sopenharmony_ci if (!(ioread32(clk->lock) & PLL_LOCK)) 19562306a36Sopenharmony_ci return -ETIMEDOUT; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci if (ioread32(clk->lock) & PLL_ERROR) 19862306a36Sopenharmony_ci return -EINVAL; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci return 0; 20162306a36Sopenharmony_ci } 20262306a36Sopenharmony_ci } 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci dev_err(clk->dev, "invalid rate=%ld, parent_rate=%ld\n", rate, 20562306a36Sopenharmony_ci parent_rate); 20662306a36Sopenharmony_ci return -EINVAL; 20762306a36Sopenharmony_ci} 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_cistatic const struct clk_ops axs10x_pll_ops = { 21062306a36Sopenharmony_ci .recalc_rate = axs10x_pll_recalc_rate, 21162306a36Sopenharmony_ci .round_rate = axs10x_pll_round_rate, 21262306a36Sopenharmony_ci .set_rate = axs10x_pll_set_rate, 21362306a36Sopenharmony_ci}; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_cistatic int axs10x_pll_clk_probe(struct platform_device *pdev) 21662306a36Sopenharmony_ci{ 21762306a36Sopenharmony_ci struct device *dev = &pdev->dev; 21862306a36Sopenharmony_ci const char *parent_name; 21962306a36Sopenharmony_ci struct axs10x_pll_clk *pll_clk; 22062306a36Sopenharmony_ci struct clk_init_data init = { }; 22162306a36Sopenharmony_ci int ret; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci pll_clk = devm_kzalloc(dev, sizeof(*pll_clk), GFP_KERNEL); 22462306a36Sopenharmony_ci if (!pll_clk) 22562306a36Sopenharmony_ci return -ENOMEM; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci pll_clk->base = devm_platform_ioremap_resource(pdev, 0); 22862306a36Sopenharmony_ci if (IS_ERR(pll_clk->base)) 22962306a36Sopenharmony_ci return PTR_ERR(pll_clk->base); 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci pll_clk->lock = devm_platform_ioremap_resource(pdev, 1); 23262306a36Sopenharmony_ci if (IS_ERR(pll_clk->lock)) 23362306a36Sopenharmony_ci return PTR_ERR(pll_clk->lock); 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci init.name = dev->of_node->name; 23662306a36Sopenharmony_ci init.ops = &axs10x_pll_ops; 23762306a36Sopenharmony_ci parent_name = of_clk_get_parent_name(dev->of_node, 0); 23862306a36Sopenharmony_ci init.parent_names = &parent_name; 23962306a36Sopenharmony_ci init.num_parents = 1; 24062306a36Sopenharmony_ci pll_clk->hw.init = &init; 24162306a36Sopenharmony_ci pll_clk->dev = dev; 24262306a36Sopenharmony_ci pll_clk->pll_cfg = of_device_get_match_data(dev); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci if (!pll_clk->pll_cfg) { 24562306a36Sopenharmony_ci dev_err(dev, "No OF match data provided\n"); 24662306a36Sopenharmony_ci return -EINVAL; 24762306a36Sopenharmony_ci } 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci ret = devm_clk_hw_register(dev, &pll_clk->hw); 25062306a36Sopenharmony_ci if (ret) { 25162306a36Sopenharmony_ci dev_err(dev, "failed to register %s clock\n", init.name); 25262306a36Sopenharmony_ci return ret; 25362306a36Sopenharmony_ci } 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci return devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get, 25662306a36Sopenharmony_ci &pll_clk->hw); 25762306a36Sopenharmony_ci} 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_cistatic void __init of_axs10x_pll_clk_setup(struct device_node *node) 26062306a36Sopenharmony_ci{ 26162306a36Sopenharmony_ci const char *parent_name; 26262306a36Sopenharmony_ci struct axs10x_pll_clk *pll_clk; 26362306a36Sopenharmony_ci struct clk_init_data init = { }; 26462306a36Sopenharmony_ci int ret; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL); 26762306a36Sopenharmony_ci if (!pll_clk) 26862306a36Sopenharmony_ci return; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci pll_clk->base = of_iomap(node, 0); 27162306a36Sopenharmony_ci if (!pll_clk->base) { 27262306a36Sopenharmony_ci pr_err("failed to map pll div registers\n"); 27362306a36Sopenharmony_ci goto err_free_pll_clk; 27462306a36Sopenharmony_ci } 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci pll_clk->lock = of_iomap(node, 1); 27762306a36Sopenharmony_ci if (!pll_clk->lock) { 27862306a36Sopenharmony_ci pr_err("failed to map pll lock register\n"); 27962306a36Sopenharmony_ci goto err_unmap_base; 28062306a36Sopenharmony_ci } 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci init.name = node->name; 28362306a36Sopenharmony_ci init.ops = &axs10x_pll_ops; 28462306a36Sopenharmony_ci parent_name = of_clk_get_parent_name(node, 0); 28562306a36Sopenharmony_ci init.parent_names = &parent_name; 28662306a36Sopenharmony_ci init.num_parents = parent_name ? 1 : 0; 28762306a36Sopenharmony_ci pll_clk->hw.init = &init; 28862306a36Sopenharmony_ci pll_clk->pll_cfg = arc_pll_cfg; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci ret = clk_hw_register(NULL, &pll_clk->hw); 29162306a36Sopenharmony_ci if (ret) { 29262306a36Sopenharmony_ci pr_err("failed to register %pOFn clock\n", node); 29362306a36Sopenharmony_ci goto err_unmap_lock; 29462306a36Sopenharmony_ci } 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci ret = of_clk_add_hw_provider(node, of_clk_hw_simple_get, &pll_clk->hw); 29762306a36Sopenharmony_ci if (ret) { 29862306a36Sopenharmony_ci pr_err("failed to add hw provider for %pOFn clock\n", node); 29962306a36Sopenharmony_ci goto err_unregister_clk; 30062306a36Sopenharmony_ci } 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci return; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_cierr_unregister_clk: 30562306a36Sopenharmony_ci clk_hw_unregister(&pll_clk->hw); 30662306a36Sopenharmony_cierr_unmap_lock: 30762306a36Sopenharmony_ci iounmap(pll_clk->lock); 30862306a36Sopenharmony_cierr_unmap_base: 30962306a36Sopenharmony_ci iounmap(pll_clk->base); 31062306a36Sopenharmony_cierr_free_pll_clk: 31162306a36Sopenharmony_ci kfree(pll_clk); 31262306a36Sopenharmony_ci} 31362306a36Sopenharmony_ciCLK_OF_DECLARE(axs10x_pll_clock, "snps,axs10x-arc-pll-clock", 31462306a36Sopenharmony_ci of_axs10x_pll_clk_setup); 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_cistatic const struct of_device_id axs10x_pll_clk_id[] = { 31762306a36Sopenharmony_ci { .compatible = "snps,axs10x-pgu-pll-clock", .data = &pgu_pll_cfg}, 31862306a36Sopenharmony_ci { } 31962306a36Sopenharmony_ci}; 32062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, axs10x_pll_clk_id); 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_cistatic struct platform_driver axs10x_pll_clk_driver = { 32362306a36Sopenharmony_ci .driver = { 32462306a36Sopenharmony_ci .name = "axs10x-pll-clock", 32562306a36Sopenharmony_ci .of_match_table = axs10x_pll_clk_id, 32662306a36Sopenharmony_ci }, 32762306a36Sopenharmony_ci .probe = axs10x_pll_clk_probe, 32862306a36Sopenharmony_ci}; 32962306a36Sopenharmony_cibuiltin_platform_driver(axs10x_pll_clk_driver); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ciMODULE_AUTHOR("Vlad Zakharov <vzakhar@synopsys.com>"); 33262306a36Sopenharmony_ciMODULE_DESCRIPTION("Synopsys AXS10X SDP Generic PLL Clock Driver"); 33362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 334