162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Actions Semi S700 clock driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2014 Actions Semi Inc.
662306a36Sopenharmony_ci * Author: David Liu <liuwei@actions-semi.com>
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Author: Pathiban Nallathambi <pn@denx.de>
962306a36Sopenharmony_ci * Author: Saravanan Sekar <sravanhome@gmail.com>
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/clk-provider.h>
1362306a36Sopenharmony_ci#include <linux/platform_device.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include "owl-common.h"
1662306a36Sopenharmony_ci#include "owl-composite.h"
1762306a36Sopenharmony_ci#include "owl-divider.h"
1862306a36Sopenharmony_ci#include "owl-factor.h"
1962306a36Sopenharmony_ci#include "owl-fixed-factor.h"
2062306a36Sopenharmony_ci#include "owl-gate.h"
2162306a36Sopenharmony_ci#include "owl-mux.h"
2262306a36Sopenharmony_ci#include "owl-pll.h"
2362306a36Sopenharmony_ci#include "owl-reset.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#include <dt-bindings/clock/actions,s700-cmu.h>
2662306a36Sopenharmony_ci#include <dt-bindings/reset/actions,s700-reset.h>
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#define CMU_COREPLL		(0x0000)
2962306a36Sopenharmony_ci#define CMU_DEVPLL		(0x0004)
3062306a36Sopenharmony_ci#define CMU_DDRPLL		(0x0008)
3162306a36Sopenharmony_ci#define CMU_NANDPLL		(0x000C)
3262306a36Sopenharmony_ci#define CMU_DISPLAYPLL		(0x0010)
3362306a36Sopenharmony_ci#define CMU_AUDIOPLL		(0x0014)
3462306a36Sopenharmony_ci#define CMU_TVOUTPLL		(0x0018)
3562306a36Sopenharmony_ci#define CMU_BUSCLK		(0x001C)
3662306a36Sopenharmony_ci#define CMU_SENSORCLK		(0x0020)
3762306a36Sopenharmony_ci#define CMU_LCDCLK		(0x0024)
3862306a36Sopenharmony_ci#define CMU_DSIPLLCLK		(0x0028)
3962306a36Sopenharmony_ci#define CMU_CSICLK		(0x002C)
4062306a36Sopenharmony_ci#define CMU_DECLK		(0x0030)
4162306a36Sopenharmony_ci#define CMU_SICLK		(0x0034)
4262306a36Sopenharmony_ci#define CMU_BUSCLK1		(0x0038)
4362306a36Sopenharmony_ci#define CMU_HDECLK		(0x003C)
4462306a36Sopenharmony_ci#define CMU_VDECLK		(0x0040)
4562306a36Sopenharmony_ci#define CMU_VCECLK		(0x0044)
4662306a36Sopenharmony_ci#define CMU_NANDCCLK		(0x004C)
4762306a36Sopenharmony_ci#define CMU_SD0CLK		(0x0050)
4862306a36Sopenharmony_ci#define CMU_SD1CLK		(0x0054)
4962306a36Sopenharmony_ci#define CMU_SD2CLK		(0x0058)
5062306a36Sopenharmony_ci#define CMU_UART0CLK		(0x005C)
5162306a36Sopenharmony_ci#define CMU_UART1CLK		(0x0060)
5262306a36Sopenharmony_ci#define CMU_UART2CLK		(0x0064)
5362306a36Sopenharmony_ci#define CMU_UART3CLK		(0x0068)
5462306a36Sopenharmony_ci#define CMU_UART4CLK		(0x006C)
5562306a36Sopenharmony_ci#define CMU_UART5CLK		(0x0070)
5662306a36Sopenharmony_ci#define CMU_UART6CLK		(0x0074)
5762306a36Sopenharmony_ci#define CMU_PWM0CLK		(0x0078)
5862306a36Sopenharmony_ci#define CMU_PWM1CLK		(0x007C)
5962306a36Sopenharmony_ci#define CMU_PWM2CLK		(0x0080)
6062306a36Sopenharmony_ci#define CMU_PWM3CLK		(0x0084)
6162306a36Sopenharmony_ci#define CMU_PWM4CLK		(0x0088)
6262306a36Sopenharmony_ci#define CMU_PWM5CLK		(0x008C)
6362306a36Sopenharmony_ci#define CMU_GPU3DCLK		(0x0090)
6462306a36Sopenharmony_ci#define CMU_CORECTL		(0x009C)
6562306a36Sopenharmony_ci#define CMU_DEVCLKEN0		(0x00A0)
6662306a36Sopenharmony_ci#define CMU_DEVCLKEN1		(0x00A4)
6762306a36Sopenharmony_ci#define CMU_DEVRST0		(0x00A8)
6862306a36Sopenharmony_ci#define CMU_DEVRST1		(0x00AC)
6962306a36Sopenharmony_ci#define CMU_USBPLL		(0x00B0)
7062306a36Sopenharmony_ci#define CMU_ETHERNETPLL		(0x00B4)
7162306a36Sopenharmony_ci#define CMU_CVBSPLL		(0x00B8)
7262306a36Sopenharmony_ci#define CMU_SSTSCLK		(0x00C0)
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic struct clk_pll_table clk_audio_pll_table[] = {
7562306a36Sopenharmony_ci	{0, 45158400}, {1, 49152000},
7662306a36Sopenharmony_ci	{ /* sentinel */ }
7762306a36Sopenharmony_ci};
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistatic struct clk_pll_table clk_cvbs_pll_table[] = {
8062306a36Sopenharmony_ci	{27, 29 * 12000000}, {28, 30 * 12000000}, {29, 31 * 12000000},
8162306a36Sopenharmony_ci	{30, 32 * 12000000}, {31, 33 * 12000000}, {32, 34 * 12000000},
8262306a36Sopenharmony_ci	{33, 35 * 12000000}, {34, 36 * 12000000}, {35, 37 * 12000000},
8362306a36Sopenharmony_ci	{36, 38 * 12000000}, {37, 39 * 12000000}, {38, 40 * 12000000},
8462306a36Sopenharmony_ci	{39, 41 * 12000000}, {40, 42 * 12000000}, {41, 43 * 12000000},
8562306a36Sopenharmony_ci	{42, 44 * 12000000}, {43, 45 * 12000000},
8662306a36Sopenharmony_ci	{ /* sentinel */ }
8762306a36Sopenharmony_ci};
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci/* pll clocks */
9062306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT(clk_core_pll,   "core_pll", CMU_COREPLL, 12000000, 9, 0, 8,  4, 174, NULL, CLK_IGNORE_UNUSED);
9162306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT(clk_dev_pll,    "dev_pll", CMU_DEVPLL,  6000000, 8, 0, 8, 8, 126, NULL, CLK_IGNORE_UNUSED);
9262306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT(clk_ddr_pll,    "ddr_pll", CMU_DDRPLL, 6000000, 8, 0, 8,  2,  180, NULL, CLK_IGNORE_UNUSED);
9362306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT(clk_nand_pll,   "nand_pll", CMU_NANDPLL,  6000000, 8, 0, 8,  2, 86, NULL, CLK_IGNORE_UNUSED);
9462306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT(clk_display_pll, "display_pll", CMU_DISPLAYPLL, 6000000, 8, 0, 8, 2, 140, NULL, CLK_IGNORE_UNUSED);
9562306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT(clk_cvbs_pll, "cvbs_pll", CMU_CVBSPLL, 0, 8, 0, 8, 27, 43, clk_cvbs_pll_table, CLK_IGNORE_UNUSED);
9662306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT(clk_audio_pll,  "audio_pll", CMU_AUDIOPLL, 0, 4, 0, 1, 0, 0, clk_audio_pll_table, CLK_IGNORE_UNUSED);
9762306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT(clk_ethernet_pll, "ethernet_pll", CMU_ETHERNETPLL, 500000000, 0, 0, 0, 0, 0, NULL, CLK_IGNORE_UNUSED);
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_cistatic const char *cpu_clk_mux_p[] = {"losc", "hosc", "core_pll", "noc1_clk_div"};
10062306a36Sopenharmony_cistatic const char *dev_clk_p[] = { "hosc", "dev_pll"};
10162306a36Sopenharmony_cistatic const char *noc_clk_mux_p[] = { "dev_clk", "display_pll", "nand_pll", "ddr_pll", "cvbs_pll"};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_cistatic const char *csi_clk_mux_p[] = { "display_pll", "dev_clk"};
10462306a36Sopenharmony_cistatic const char *de_clk_mux_p[] = { "display_pll", "dev_clk"};
10562306a36Sopenharmony_cistatic const char *hde_clk_mux_p[] = { "dev_clk", "display_pll", "nand_pll", "ddr_pll"};
10662306a36Sopenharmony_cistatic const char *nand_clk_mux_p[] = { "nand_pll", "display_pll", "dev_clk", "ddr_pll"};
10762306a36Sopenharmony_cistatic const char *sd_clk_mux_p[] = { "dev_clk", "nand_pll", };
10862306a36Sopenharmony_cistatic const char *uart_clk_mux_p[] = { "hosc", "dev_pll"};
10962306a36Sopenharmony_cistatic const char *pwm_clk_mux_p[] = { "losc", "hosc"};
11062306a36Sopenharmony_cistatic const char *gpu_clk_mux_p[] = { "dev_clk", "display_pll", "nand_pll", "ddr_clk", "cvbs_pll"};
11162306a36Sopenharmony_cistatic const char *lcd_clk_mux_p[] = { "display_pll", "dev_clk" };
11262306a36Sopenharmony_cistatic const char *i2s_clk_mux_p[] = { "audio_pll" };
11362306a36Sopenharmony_cistatic const char *sensor_clk_mux_p[] = { "hosc", "si"};
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci/* mux clocks */
11662306a36Sopenharmony_cistatic OWL_MUX(clk_cpu, "cpu_clk", cpu_clk_mux_p,  CMU_BUSCLK, 0, 2, CLK_SET_RATE_PARENT);
11762306a36Sopenharmony_cistatic OWL_MUX(clk_dev, "dev_clk", dev_clk_p, CMU_DEVPLL, 12, 1, CLK_SET_RATE_PARENT);
11862306a36Sopenharmony_cistatic OWL_MUX(clk_noc0_clk_mux, "noc0_clk_mux", noc_clk_mux_p, CMU_BUSCLK, 4, 3, CLK_SET_RATE_PARENT);
11962306a36Sopenharmony_cistatic OWL_MUX(clk_noc1_clk_mux, "noc1_clk_mux", noc_clk_mux_p, CMU_BUSCLK1, 4, 3, CLK_SET_RATE_PARENT);
12062306a36Sopenharmony_cistatic OWL_MUX(clk_hp_clk_mux, "hp_clk_mux", noc_clk_mux_p, CMU_BUSCLK1, 8, 3, CLK_SET_RATE_PARENT);
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic struct clk_factor_table sd_factor_table[] = {
12362306a36Sopenharmony_ci	/* bit0 ~ 4 */
12462306a36Sopenharmony_ci	{0, 1, 1}, {1, 1, 2}, {2, 1, 3}, {3, 1, 4},
12562306a36Sopenharmony_ci	{4, 1, 5}, {5, 1, 6}, {6, 1, 7}, {7, 1, 8},
12662306a36Sopenharmony_ci	{8, 1, 9}, {9, 1, 10}, {10, 1, 11}, {11, 1, 12},
12762306a36Sopenharmony_ci	{12, 1, 13}, {13, 1, 14}, {14, 1, 15}, {15, 1, 16},
12862306a36Sopenharmony_ci	{16, 1, 17}, {17, 1, 18}, {18, 1, 19}, {19, 1, 20},
12962306a36Sopenharmony_ci	{20, 1, 21}, {21, 1, 22}, {22, 1, 23}, {23, 1, 24},
13062306a36Sopenharmony_ci	{24, 1, 25}, {25, 1, 26},
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	/* bit8: /128 */
13362306a36Sopenharmony_ci	{256, 1, 1 * 128}, {257, 1, 2 * 128}, {258, 1, 3 * 128}, {259, 1, 4 * 128},
13462306a36Sopenharmony_ci	{260, 1, 5 * 128}, {261, 1, 6 * 128}, {262, 1, 7 * 128}, {263, 1, 8 * 128},
13562306a36Sopenharmony_ci	{264, 1, 9 * 128}, {265, 1, 10 * 128}, {266, 1, 11 * 128}, {267, 1, 12 * 128},
13662306a36Sopenharmony_ci	{268, 1, 13 * 128}, {269, 1, 14 * 128}, {270, 1, 15 * 128}, {271, 1, 16 * 128},
13762306a36Sopenharmony_ci	{272, 1, 17 * 128}, {273, 1, 18 * 128}, {274, 1, 19 * 128}, {275, 1, 20 * 128},
13862306a36Sopenharmony_ci	{276, 1, 21 * 128}, {277, 1, 22 * 128}, {278, 1, 23 * 128}, {279, 1, 24 * 128},
13962306a36Sopenharmony_ci	{280, 1, 25 * 128}, {281, 1, 26 * 128},
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	{ /* sentinel */ }
14262306a36Sopenharmony_ci};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_cistatic struct clk_factor_table lcd_factor_table[] = {
14562306a36Sopenharmony_ci	/* bit0 ~ 3 */
14662306a36Sopenharmony_ci	{0, 1, 1}, {1, 1, 2}, {2, 1, 3}, {3, 1, 4},
14762306a36Sopenharmony_ci	{4, 1, 5}, {5, 1, 6}, {6, 1, 7}, {7, 1, 8},
14862306a36Sopenharmony_ci	{8, 1, 9}, {9, 1, 10}, {10, 1, 11}, {11, 1, 12},
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	/* bit8: /7 */
15162306a36Sopenharmony_ci	{256, 1, 1 * 7}, {257, 1, 2 * 7}, {258, 1, 3 * 7}, {259, 1, 4 * 7},
15262306a36Sopenharmony_ci	{260, 1, 5 * 7}, {261, 1, 6 * 7}, {262, 1, 7 * 7}, {263, 1, 8 * 7},
15362306a36Sopenharmony_ci	{264, 1, 9 * 7}, {265, 1, 10 * 7}, {266, 1, 11 * 7}, {267, 1, 12 * 7},
15462306a36Sopenharmony_ci	{ /* sentinel */ }
15562306a36Sopenharmony_ci};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic struct clk_div_table hdmia_div_table[] = {
15862306a36Sopenharmony_ci	{0, 1},   {1, 2},   {2, 3},   {3, 4},
15962306a36Sopenharmony_ci	{4, 6},   {5, 8},   {6, 12},  {7, 16},
16062306a36Sopenharmony_ci	{8, 24},
16162306a36Sopenharmony_ci	{ /* sentinel */ }
16262306a36Sopenharmony_ci};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_cistatic struct clk_div_table rmii_div_table[] = {
16562306a36Sopenharmony_ci	{0, 4},   {1, 10},
16662306a36Sopenharmony_ci	{ /* sentinel */ }
16762306a36Sopenharmony_ci};
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci/* divider clocks */
17062306a36Sopenharmony_cistatic OWL_DIVIDER(clk_noc0, "noc0_clk", "noc0_clk_mux", CMU_BUSCLK, 16, 2, NULL, 0, 0);
17162306a36Sopenharmony_cistatic OWL_DIVIDER(clk_noc1, "noc1_clk", "noc1_clk_mux", CMU_BUSCLK1, 16, 2, NULL, 0, 0);
17262306a36Sopenharmony_cistatic OWL_DIVIDER(clk_noc1_clk_div, "noc1_clk_div", "noc1_clk", CMU_BUSCLK1, 20, 1, NULL, 0, 0);
17362306a36Sopenharmony_cistatic OWL_DIVIDER(clk_hp_clk_div, "hp_clk_div", "hp_clk_mux", CMU_BUSCLK1, 12, 2, NULL, 0, 0);
17462306a36Sopenharmony_cistatic OWL_DIVIDER(clk_ahb, "ahb_clk", "hp_clk_div", CMU_BUSCLK1, 2, 2, NULL, 0, 0);
17562306a36Sopenharmony_cistatic OWL_DIVIDER(clk_apb, "apb_clk", "ahb_clk", CMU_BUSCLK1, 14, 2, NULL, 0, 0);
17662306a36Sopenharmony_cistatic OWL_DIVIDER(clk_sensor0, "sensor0", "sensor_src", CMU_SENSORCLK, 0, 4, NULL, 0, 0);
17762306a36Sopenharmony_cistatic OWL_DIVIDER(clk_sensor1, "sensor1", "sensor_src", CMU_SENSORCLK, 8, 4, NULL, 0, 0);
17862306a36Sopenharmony_cistatic OWL_DIVIDER(clk_rmii_ref, "rmii_ref", "ethernet_pll", CMU_ETHERNETPLL, 2, 1, rmii_div_table, 0, 0);
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_cistatic struct clk_factor_table de_factor_table[] = {
18162306a36Sopenharmony_ci	{0, 1, 1}, {1, 2, 3}, {2, 1, 2}, {3, 2, 5},
18262306a36Sopenharmony_ci	{4, 1, 3}, {5, 1, 4}, {6, 1, 6}, {7, 1, 8},
18362306a36Sopenharmony_ci	{8, 1, 12},
18462306a36Sopenharmony_ci	{ /* sentinel */ }
18562306a36Sopenharmony_ci};
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic struct clk_factor_table hde_factor_table[] = {
18862306a36Sopenharmony_ci	{0, 1, 1}, {1, 2, 3}, {2, 1, 2}, {3, 2, 5},
18962306a36Sopenharmony_ci	{4, 1, 3}, {5, 1, 4}, {6, 1, 6}, {7, 1, 8},
19062306a36Sopenharmony_ci	{ /* sentinel */ }
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci/* gate clocks */
19462306a36Sopenharmony_cistatic OWL_GATE(clk_gpio, "gpio", "apb_clk", CMU_DEVCLKEN1, 25, 0, 0);
19562306a36Sopenharmony_cistatic OWL_GATE(clk_dmac, "dmac", "hp_clk_div", CMU_DEVCLKEN0, 17, 0, 0);
19662306a36Sopenharmony_cistatic OWL_GATE(clk_timer, "timer", "hosc", CMU_DEVCLKEN1, 22, 0, 0);
19762306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_dsi, "dsi_clk", CMU_DEVCLKEN0, 2, 0, 0);
19862306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_tvout, "tvout_clk", CMU_DEVCLKEN0, 3, 0, 0);
19962306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_hdmi_dev, "hdmi_dev", CMU_DEVCLKEN0, 5, 0, 0);
20062306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_usb3_480mpll0, "usb3_480mpll0", CMU_USBPLL, 3, 0, 0);
20162306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_usb3_480mphy0, "usb3_480mphy0", CMU_USBPLL, 2, 0, 0);
20262306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_usb3_5gphy, "usb3_5gphy", CMU_USBPLL, 1, 0, 0);
20362306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_usb3_cce, "usb3_cce", CMU_DEVCLKEN0, 25, 0, 0);
20462306a36Sopenharmony_cistatic OWL_GATE(clk_i2c0, "i2c0", "hosc", CMU_DEVCLKEN1, 0, 0, 0);
20562306a36Sopenharmony_cistatic OWL_GATE(clk_i2c1, "i2c1", "hosc", CMU_DEVCLKEN1, 1, 0, 0);
20662306a36Sopenharmony_cistatic OWL_GATE(clk_i2c2, "i2c2", "hosc", CMU_DEVCLKEN1, 2, 0, 0);
20762306a36Sopenharmony_cistatic OWL_GATE(clk_i2c3, "i2c3", "hosc", CMU_DEVCLKEN1, 3, 0, 0);
20862306a36Sopenharmony_cistatic OWL_GATE(clk_spi0, "spi0", "ahb_clk", CMU_DEVCLKEN1, 4, 0, 0);
20962306a36Sopenharmony_cistatic OWL_GATE(clk_spi1, "spi1", "ahb_clk", CMU_DEVCLKEN1, 5, 0, 0);
21062306a36Sopenharmony_cistatic OWL_GATE(clk_spi2, "spi2", "ahb_clk", CMU_DEVCLKEN1, 6, 0, 0);
21162306a36Sopenharmony_cistatic OWL_GATE(clk_spi3, "spi3", "ahb_clk", CMU_DEVCLKEN1, 7, 0, 0);
21262306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_usb2h0_pllen, "usbh0_pllen", CMU_USBPLL, 12, 0, 0);
21362306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_usb2h0_phy, "usbh0_phy", CMU_USBPLL, 10, 0, 0);
21462306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_usb2h0_cce, "usbh0_cce", CMU_DEVCLKEN0, 26, 0, 0);
21562306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_usb2h1_pllen, "usbh1_pllen", CMU_USBPLL, 13, 0, 0);
21662306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_usb2h1_phy, "usbh1_phy", CMU_USBPLL, 11, 0, 0);
21762306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_usb2h1_cce, "usbh1_cce", CMU_DEVCLKEN0, 27, 0, 0);
21862306a36Sopenharmony_cistatic OWL_GATE_NO_PARENT(clk_irc_switch, "irc_switch", CMU_DEVCLKEN1, 15, 0, 0);
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci/* composite clocks */
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_csi, "csi", csi_clk_mux_p,
22362306a36Sopenharmony_ci			OWL_MUX_HW(CMU_CSICLK, 4, 1),
22462306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 13, 0),
22562306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_CSICLK, 0, 4, 0, NULL),
22662306a36Sopenharmony_ci			0);
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_si, "si", csi_clk_mux_p,
22962306a36Sopenharmony_ci			OWL_MUX_HW(CMU_SICLK, 4, 1),
23062306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 14,  0),
23162306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_SICLK, 0, 4, 0, NULL),
23262306a36Sopenharmony_ci			0);
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_cistatic OWL_COMP_FACTOR(clk_de, "de", de_clk_mux_p,
23562306a36Sopenharmony_ci			OWL_MUX_HW(CMU_DECLK, 12, 1),
23662306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 0,  0),
23762306a36Sopenharmony_ci			OWL_FACTOR_HW(CMU_DECLK, 0, 3, 0, de_factor_table),
23862306a36Sopenharmony_ci			0);
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_cistatic OWL_COMP_FACTOR(clk_hde, "hde", hde_clk_mux_p,
24162306a36Sopenharmony_ci			OWL_MUX_HW(CMU_HDECLK, 4, 2),
24262306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 9, 0),
24362306a36Sopenharmony_ci			OWL_FACTOR_HW(CMU_HDECLK, 0, 3, 0, hde_factor_table),
24462306a36Sopenharmony_ci			0);
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_cistatic OWL_COMP_FACTOR(clk_vde, "vde", hde_clk_mux_p,
24762306a36Sopenharmony_ci			OWL_MUX_HW(CMU_VDECLK, 4, 2),
24862306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 10,  0),
24962306a36Sopenharmony_ci			OWL_FACTOR_HW(CMU_VDECLK, 0, 3, 0, hde_factor_table),
25062306a36Sopenharmony_ci			0);
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_cistatic OWL_COMP_FACTOR(clk_vce, "vce", hde_clk_mux_p,
25362306a36Sopenharmony_ci			OWL_MUX_HW(CMU_VCECLK, 4, 2),
25462306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 11, 0),
25562306a36Sopenharmony_ci			OWL_FACTOR_HW(CMU_VCECLK, 0, 3, 0, hde_factor_table),
25662306a36Sopenharmony_ci			0);
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_nand, "nand", nand_clk_mux_p,
25962306a36Sopenharmony_ci			OWL_MUX_HW(CMU_NANDCCLK, 8, 2),
26062306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 21, 0),
26162306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_NANDCCLK, 0, 3, 0, NULL),
26262306a36Sopenharmony_ci			CLK_SET_RATE_PARENT);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_cistatic OWL_COMP_FACTOR(clk_sd0, "sd0", sd_clk_mux_p,
26562306a36Sopenharmony_ci			OWL_MUX_HW(CMU_SD0CLK, 9, 1),
26662306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 22, 0),
26762306a36Sopenharmony_ci			OWL_FACTOR_HW(CMU_SD0CLK, 0, 9, 0, sd_factor_table),
26862306a36Sopenharmony_ci			0);
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic OWL_COMP_FACTOR(clk_sd1, "sd1", sd_clk_mux_p,
27162306a36Sopenharmony_ci			OWL_MUX_HW(CMU_SD1CLK, 9, 1),
27262306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 23, 0),
27362306a36Sopenharmony_ci			OWL_FACTOR_HW(CMU_SD1CLK, 0, 9, 0, sd_factor_table),
27462306a36Sopenharmony_ci			0);
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_cistatic OWL_COMP_FACTOR(clk_sd2, "sd2", sd_clk_mux_p,
27762306a36Sopenharmony_ci			OWL_MUX_HW(CMU_SD2CLK, 9, 1),
27862306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 24, 0),
27962306a36Sopenharmony_ci			OWL_FACTOR_HW(CMU_SD2CLK, 0, 9, 0, sd_factor_table),
28062306a36Sopenharmony_ci			0);
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_uart0, "uart0", uart_clk_mux_p,
28362306a36Sopenharmony_ci			OWL_MUX_HW(CMU_UART0CLK, 16, 1),
28462306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 8, 0),
28562306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_UART0CLK, 0, 9, CLK_DIVIDER_ROUND_CLOSEST, NULL),
28662306a36Sopenharmony_ci			0);
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_uart1, "uart1", uart_clk_mux_p,
28962306a36Sopenharmony_ci			OWL_MUX_HW(CMU_UART1CLK, 16, 1),
29062306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 9, 0),
29162306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_UART1CLK, 0, 9, CLK_DIVIDER_ROUND_CLOSEST, NULL),
29262306a36Sopenharmony_ci			0);
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_uart2, "uart2", uart_clk_mux_p,
29562306a36Sopenharmony_ci			OWL_MUX_HW(CMU_UART2CLK, 16, 1),
29662306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 10, 0),
29762306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_UART2CLK, 0, 9,  CLK_DIVIDER_ROUND_CLOSEST, NULL),
29862306a36Sopenharmony_ci			0);
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_uart3, "uart3", uart_clk_mux_p,
30162306a36Sopenharmony_ci			OWL_MUX_HW(CMU_UART3CLK, 16, 1),
30262306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 11, 0),
30362306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_UART3CLK, 0, 9,  CLK_DIVIDER_ROUND_CLOSEST, NULL),
30462306a36Sopenharmony_ci			0);
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_uart4, "uart4", uart_clk_mux_p,
30762306a36Sopenharmony_ci			OWL_MUX_HW(CMU_UART4CLK, 16, 1),
30862306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 12, 0),
30962306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_UART4CLK, 0, 9,  CLK_DIVIDER_ROUND_CLOSEST, NULL),
31062306a36Sopenharmony_ci			0);
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_uart5, "uart5", uart_clk_mux_p,
31362306a36Sopenharmony_ci			OWL_MUX_HW(CMU_UART5CLK, 16, 1),
31462306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 13, 0),
31562306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_UART5CLK, 0, 9,  CLK_DIVIDER_ROUND_CLOSEST, NULL),
31662306a36Sopenharmony_ci			0);
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_uart6, "uart6", uart_clk_mux_p,
31962306a36Sopenharmony_ci			OWL_MUX_HW(CMU_UART6CLK, 16, 1),
32062306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 14, 0),
32162306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_UART6CLK, 0, 9,  CLK_DIVIDER_ROUND_CLOSEST, NULL),
32262306a36Sopenharmony_ci			0);
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_pwm0, "pwm0", pwm_clk_mux_p,
32562306a36Sopenharmony_ci			OWL_MUX_HW(CMU_PWM0CLK, 12, 1),
32662306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 16, 0),
32762306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_PWM0CLK, 0, 10, 0, NULL),
32862306a36Sopenharmony_ci			CLK_IGNORE_UNUSED);
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_pwm1, "pwm1", pwm_clk_mux_p,
33162306a36Sopenharmony_ci			OWL_MUX_HW(CMU_PWM1CLK, 12, 1),
33262306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 17, 0),
33362306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_PWM1CLK, 0, 10, 0, NULL),
33462306a36Sopenharmony_ci			0);
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_pwm2, "pwm2", pwm_clk_mux_p,
33762306a36Sopenharmony_ci			OWL_MUX_HW(CMU_PWM2CLK, 12, 1),
33862306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 18, 0),
33962306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_PWM2CLK, 0, 10, 0, NULL),
34062306a36Sopenharmony_ci			0);
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_pwm3, "pwm3", pwm_clk_mux_p,
34362306a36Sopenharmony_ci			OWL_MUX_HW(CMU_PWM3CLK, 12, 1),
34462306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 19, 0),
34562306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_PWM3CLK, 0, 10, 0, NULL),
34662306a36Sopenharmony_ci			0);
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_pwm4, "pwm4", pwm_clk_mux_p,
34962306a36Sopenharmony_ci			OWL_MUX_HW(CMU_PWM4CLK, 12, 1),
35062306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 20, 0),
35162306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_PWM4CLK, 0, 10, 0, NULL),
35262306a36Sopenharmony_ci			0);
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_pwm5, "pwm5", pwm_clk_mux_p,
35562306a36Sopenharmony_ci			OWL_MUX_HW(CMU_PWM5CLK, 12, 1),
35662306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 21, 0),
35762306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_PWM5CLK, 0, 10, 0, NULL),
35862306a36Sopenharmony_ci			0);
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_cistatic OWL_COMP_FACTOR(clk_gpu3d, "gpu3d", gpu_clk_mux_p,
36162306a36Sopenharmony_ci			OWL_MUX_HW(CMU_GPU3DCLK, 4, 3),
36262306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 8, 0),
36362306a36Sopenharmony_ci			OWL_FACTOR_HW(CMU_GPU3DCLK, 0, 3, 0, hde_factor_table),
36462306a36Sopenharmony_ci			0);
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_cistatic OWL_COMP_FACTOR(clk_lcd, "lcd", lcd_clk_mux_p,
36762306a36Sopenharmony_ci			OWL_MUX_HW(CMU_LCDCLK, 12, 2),
36862306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN0, 1, 0),
36962306a36Sopenharmony_ci			OWL_FACTOR_HW(CMU_LCDCLK, 0, 9, 0, lcd_factor_table),
37062306a36Sopenharmony_ci			0);
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_hdmi_audio, "hdmia", i2s_clk_mux_p,
37362306a36Sopenharmony_ci			OWL_MUX_HW(CMU_AUDIOPLL, 24, 1), /*CMU_AUDIOPLL 24,1 unused*/
37462306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 28, 0),
37562306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_AUDIOPLL, 24, 4, 0, hdmia_div_table),
37662306a36Sopenharmony_ci			0);
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_i2srx, "i2srx", i2s_clk_mux_p,
37962306a36Sopenharmony_ci			OWL_MUX_HW(CMU_AUDIOPLL, 24, 1),
38062306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 27, 0),
38162306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_AUDIOPLL, 20, 4, 0, hdmia_div_table),
38262306a36Sopenharmony_ci			0);
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_i2stx, "i2stx", i2s_clk_mux_p,
38562306a36Sopenharmony_ci			OWL_MUX_HW(CMU_AUDIOPLL, 24, 1),
38662306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 26, 0),
38762306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_AUDIOPLL, 16, 4, 0, hdmia_div_table),
38862306a36Sopenharmony_ci			0);
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci/* for bluetooth pcm communication */
39162306a36Sopenharmony_cistatic OWL_COMP_FIXED_FACTOR(clk_pcm1, "pcm1", "audio_pll",
39262306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 31, 0),
39362306a36Sopenharmony_ci			1, 2, 0);
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_cistatic OWL_COMP_DIV(clk_sensor_src, "sensor_src", sensor_clk_mux_p,
39662306a36Sopenharmony_ci			OWL_MUX_HW(CMU_SENSORCLK, 4, 1),
39762306a36Sopenharmony_ci			{0},
39862306a36Sopenharmony_ci			OWL_DIVIDER_HW(CMU_SENSORCLK, 5, 2, 0, NULL),
39962306a36Sopenharmony_ci			0);
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_cistatic OWL_COMP_FIXED_FACTOR(clk_ethernet, "ethernet", "ethernet_pll",
40262306a36Sopenharmony_ci			OWL_GATE_HW(CMU_DEVCLKEN1, 23, 0),
40362306a36Sopenharmony_ci			1, 20, 0);
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_cistatic OWL_COMP_DIV_FIXED(clk_thermal_sensor, "thermal_sensor", "hosc",
40662306a36Sopenharmony_ci				OWL_GATE_HW(CMU_DEVCLKEN0, 31, 0),
40762306a36Sopenharmony_ci				OWL_DIVIDER_HW(CMU_SSTSCLK, 20, 10, 0, NULL),
40862306a36Sopenharmony_ci				0);
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_cistatic struct owl_clk_common *s700_clks[] = {
41162306a36Sopenharmony_ci	&clk_core_pll.common,
41262306a36Sopenharmony_ci	&clk_dev_pll.common,
41362306a36Sopenharmony_ci	&clk_ddr_pll.common,
41462306a36Sopenharmony_ci	&clk_nand_pll.common,
41562306a36Sopenharmony_ci	&clk_display_pll.common,
41662306a36Sopenharmony_ci	&clk_cvbs_pll .common,
41762306a36Sopenharmony_ci	&clk_audio_pll.common,
41862306a36Sopenharmony_ci	&clk_ethernet_pll.common,
41962306a36Sopenharmony_ci	&clk_cpu.common,
42062306a36Sopenharmony_ci	&clk_dev.common,
42162306a36Sopenharmony_ci	&clk_ahb.common,
42262306a36Sopenharmony_ci	&clk_apb.common,
42362306a36Sopenharmony_ci	&clk_dmac.common,
42462306a36Sopenharmony_ci	&clk_noc0_clk_mux.common,
42562306a36Sopenharmony_ci	&clk_noc1_clk_mux.common,
42662306a36Sopenharmony_ci	&clk_hp_clk_mux.common,
42762306a36Sopenharmony_ci	&clk_hp_clk_div.common,
42862306a36Sopenharmony_ci	&clk_noc1_clk_div.common,
42962306a36Sopenharmony_ci	&clk_noc0.common,
43062306a36Sopenharmony_ci	&clk_noc1.common,
43162306a36Sopenharmony_ci	&clk_sensor_src.common,
43262306a36Sopenharmony_ci	&clk_gpio.common,
43362306a36Sopenharmony_ci	&clk_timer.common,
43462306a36Sopenharmony_ci	&clk_dsi.common,
43562306a36Sopenharmony_ci	&clk_csi.common,
43662306a36Sopenharmony_ci	&clk_si.common,
43762306a36Sopenharmony_ci	&clk_de.common,
43862306a36Sopenharmony_ci	&clk_hde.common,
43962306a36Sopenharmony_ci	&clk_vde.common,
44062306a36Sopenharmony_ci	&clk_vce.common,
44162306a36Sopenharmony_ci	&clk_nand.common,
44262306a36Sopenharmony_ci	&clk_sd0.common,
44362306a36Sopenharmony_ci	&clk_sd1.common,
44462306a36Sopenharmony_ci	&clk_sd2.common,
44562306a36Sopenharmony_ci	&clk_uart0.common,
44662306a36Sopenharmony_ci	&clk_uart1.common,
44762306a36Sopenharmony_ci	&clk_uart2.common,
44862306a36Sopenharmony_ci	&clk_uart3.common,
44962306a36Sopenharmony_ci	&clk_uart4.common,
45062306a36Sopenharmony_ci	&clk_uart5.common,
45162306a36Sopenharmony_ci	&clk_uart6.common,
45262306a36Sopenharmony_ci	&clk_pwm0.common,
45362306a36Sopenharmony_ci	&clk_pwm1.common,
45462306a36Sopenharmony_ci	&clk_pwm2.common,
45562306a36Sopenharmony_ci	&clk_pwm3.common,
45662306a36Sopenharmony_ci	&clk_pwm4.common,
45762306a36Sopenharmony_ci	&clk_pwm5.common,
45862306a36Sopenharmony_ci	&clk_gpu3d.common,
45962306a36Sopenharmony_ci	&clk_i2c0.common,
46062306a36Sopenharmony_ci	&clk_i2c1.common,
46162306a36Sopenharmony_ci	&clk_i2c2.common,
46262306a36Sopenharmony_ci	&clk_i2c3.common,
46362306a36Sopenharmony_ci	&clk_spi0.common,
46462306a36Sopenharmony_ci	&clk_spi1.common,
46562306a36Sopenharmony_ci	&clk_spi2.common,
46662306a36Sopenharmony_ci	&clk_spi3.common,
46762306a36Sopenharmony_ci	&clk_usb3_480mpll0.common,
46862306a36Sopenharmony_ci	&clk_usb3_480mphy0.common,
46962306a36Sopenharmony_ci	&clk_usb3_5gphy.common,
47062306a36Sopenharmony_ci	&clk_usb3_cce.common,
47162306a36Sopenharmony_ci	&clk_lcd.common,
47262306a36Sopenharmony_ci	&clk_hdmi_audio.common,
47362306a36Sopenharmony_ci	&clk_i2srx.common,
47462306a36Sopenharmony_ci	&clk_i2stx.common,
47562306a36Sopenharmony_ci	&clk_sensor0.common,
47662306a36Sopenharmony_ci	&clk_sensor1.common,
47762306a36Sopenharmony_ci	&clk_hdmi_dev.common,
47862306a36Sopenharmony_ci	&clk_ethernet.common,
47962306a36Sopenharmony_ci	&clk_rmii_ref.common,
48062306a36Sopenharmony_ci	&clk_usb2h0_pllen.common,
48162306a36Sopenharmony_ci	&clk_usb2h0_phy.common,
48262306a36Sopenharmony_ci	&clk_usb2h0_cce.common,
48362306a36Sopenharmony_ci	&clk_usb2h1_pllen.common,
48462306a36Sopenharmony_ci	&clk_usb2h1_phy.common,
48562306a36Sopenharmony_ci	&clk_usb2h1_cce.common,
48662306a36Sopenharmony_ci	&clk_tvout.common,
48762306a36Sopenharmony_ci	&clk_thermal_sensor.common,
48862306a36Sopenharmony_ci	&clk_irc_switch.common,
48962306a36Sopenharmony_ci	&clk_pcm1.common,
49062306a36Sopenharmony_ci};
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_cistatic struct clk_hw_onecell_data s700_hw_clks = {
49362306a36Sopenharmony_ci	.hws    = {
49462306a36Sopenharmony_ci			[CLK_CORE_PLL]				= &clk_core_pll.common.hw,
49562306a36Sopenharmony_ci			[CLK_DEV_PLL]				= &clk_dev_pll.common.hw,
49662306a36Sopenharmony_ci			[CLK_DDR_PLL]				= &clk_ddr_pll.common.hw,
49762306a36Sopenharmony_ci			[CLK_NAND_PLL]				= &clk_nand_pll.common.hw,
49862306a36Sopenharmony_ci			[CLK_DISPLAY_PLL]			= &clk_display_pll.common.hw,
49962306a36Sopenharmony_ci			[CLK_CVBS_PLL]				= &clk_cvbs_pll .common.hw,
50062306a36Sopenharmony_ci			[CLK_AUDIO_PLL]				= &clk_audio_pll.common.hw,
50162306a36Sopenharmony_ci			[CLK_ETHERNET_PLL]			= &clk_ethernet_pll.common.hw,
50262306a36Sopenharmony_ci			[CLK_CPU]				= &clk_cpu.common.hw,
50362306a36Sopenharmony_ci			[CLK_DEV]				= &clk_dev.common.hw,
50462306a36Sopenharmony_ci			[CLK_AHB]				= &clk_ahb.common.hw,
50562306a36Sopenharmony_ci			[CLK_APB]				= &clk_apb.common.hw,
50662306a36Sopenharmony_ci			[CLK_DMAC]				= &clk_dmac.common.hw,
50762306a36Sopenharmony_ci			[CLK_NOC0_CLK_MUX]			= &clk_noc0_clk_mux.common.hw,
50862306a36Sopenharmony_ci			[CLK_NOC1_CLK_MUX]			= &clk_noc1_clk_mux.common.hw,
50962306a36Sopenharmony_ci			[CLK_HP_CLK_MUX]			= &clk_hp_clk_mux.common.hw,
51062306a36Sopenharmony_ci			[CLK_HP_CLK_DIV]			= &clk_hp_clk_div.common.hw,
51162306a36Sopenharmony_ci			[CLK_NOC1_CLK_DIV]			= &clk_noc1_clk_div.common.hw,
51262306a36Sopenharmony_ci			[CLK_NOC0]				= &clk_noc0.common.hw,
51362306a36Sopenharmony_ci			[CLK_NOC1]				= &clk_noc1.common.hw,
51462306a36Sopenharmony_ci			[CLK_SENOR_SRC]				= &clk_sensor_src.common.hw,
51562306a36Sopenharmony_ci			[CLK_GPIO]				= &clk_gpio.common.hw,
51662306a36Sopenharmony_ci			[CLK_TIMER]				= &clk_timer.common.hw,
51762306a36Sopenharmony_ci			[CLK_DSI]				= &clk_dsi.common.hw,
51862306a36Sopenharmony_ci			[CLK_CSI]				= &clk_csi.common.hw,
51962306a36Sopenharmony_ci			[CLK_SI]				= &clk_si.common.hw,
52062306a36Sopenharmony_ci			[CLK_DE]				= &clk_de.common.hw,
52162306a36Sopenharmony_ci			[CLK_HDE]				= &clk_hde.common.hw,
52262306a36Sopenharmony_ci			[CLK_VDE]				= &clk_vde.common.hw,
52362306a36Sopenharmony_ci			[CLK_VCE]				= &clk_vce.common.hw,
52462306a36Sopenharmony_ci			[CLK_NAND]				= &clk_nand.common.hw,
52562306a36Sopenharmony_ci			[CLK_SD0]				= &clk_sd0.common.hw,
52662306a36Sopenharmony_ci			[CLK_SD1]				= &clk_sd1.common.hw,
52762306a36Sopenharmony_ci			[CLK_SD2]				= &clk_sd2.common.hw,
52862306a36Sopenharmony_ci			[CLK_UART0]				= &clk_uart0.common.hw,
52962306a36Sopenharmony_ci			[CLK_UART1]				= &clk_uart1.common.hw,
53062306a36Sopenharmony_ci			[CLK_UART2]				= &clk_uart2.common.hw,
53162306a36Sopenharmony_ci			[CLK_UART3]				= &clk_uart3.common.hw,
53262306a36Sopenharmony_ci			[CLK_UART4]				= &clk_uart4.common.hw,
53362306a36Sopenharmony_ci			[CLK_UART5]				= &clk_uart5.common.hw,
53462306a36Sopenharmony_ci			[CLK_UART6]				= &clk_uart6.common.hw,
53562306a36Sopenharmony_ci			[CLK_PWM0]				= &clk_pwm0.common.hw,
53662306a36Sopenharmony_ci			[CLK_PWM1]				= &clk_pwm1.common.hw,
53762306a36Sopenharmony_ci			[CLK_PWM2]				= &clk_pwm2.common.hw,
53862306a36Sopenharmony_ci			[CLK_PWM3]				= &clk_pwm3.common.hw,
53962306a36Sopenharmony_ci			[CLK_PWM4]				= &clk_pwm4.common.hw,
54062306a36Sopenharmony_ci			[CLK_PWM5]				= &clk_pwm5.common.hw,
54162306a36Sopenharmony_ci			[CLK_GPU3D]				= &clk_gpu3d.common.hw,
54262306a36Sopenharmony_ci			[CLK_I2C0]				= &clk_i2c0.common.hw,
54362306a36Sopenharmony_ci			[CLK_I2C1]				= &clk_i2c1.common.hw,
54462306a36Sopenharmony_ci			[CLK_I2C2]				= &clk_i2c2.common.hw,
54562306a36Sopenharmony_ci			[CLK_I2C3]				= &clk_i2c3.common.hw,
54662306a36Sopenharmony_ci			[CLK_SPI0]				= &clk_spi0.common.hw,
54762306a36Sopenharmony_ci			[CLK_SPI1]				= &clk_spi1.common.hw,
54862306a36Sopenharmony_ci			[CLK_SPI2]				= &clk_spi2.common.hw,
54962306a36Sopenharmony_ci			[CLK_SPI3]				= &clk_spi3.common.hw,
55062306a36Sopenharmony_ci			[CLK_USB3_480MPLL0]			= &clk_usb3_480mpll0.common.hw,
55162306a36Sopenharmony_ci			[CLK_USB3_480MPHY0]			= &clk_usb3_480mphy0.common.hw,
55262306a36Sopenharmony_ci			[CLK_USB3_5GPHY]			= &clk_usb3_5gphy.common.hw,
55362306a36Sopenharmony_ci			[CLK_USB3_CCE]				= &clk_usb3_cce.common.hw,
55462306a36Sopenharmony_ci			[CLK_LCD]				= &clk_lcd.common.hw,
55562306a36Sopenharmony_ci			[CLK_HDMI_AUDIO]			= &clk_hdmi_audio.common.hw,
55662306a36Sopenharmony_ci			[CLK_I2SRX]				= &clk_i2srx.common.hw,
55762306a36Sopenharmony_ci			[CLK_I2STX]				= &clk_i2stx.common.hw,
55862306a36Sopenharmony_ci			[CLK_SENSOR0]				= &clk_sensor0.common.hw,
55962306a36Sopenharmony_ci			[CLK_SENSOR1]				= &clk_sensor1.common.hw,
56062306a36Sopenharmony_ci			[CLK_HDMI_DEV]				= &clk_hdmi_dev.common.hw,
56162306a36Sopenharmony_ci			[CLK_ETHERNET]				= &clk_ethernet.common.hw,
56262306a36Sopenharmony_ci			[CLK_RMII_REF]				= &clk_rmii_ref.common.hw,
56362306a36Sopenharmony_ci			[CLK_USB2H0_PLLEN]			= &clk_usb2h0_pllen.common.hw,
56462306a36Sopenharmony_ci			[CLK_USB2H0_PHY]			= &clk_usb2h0_phy.common.hw,
56562306a36Sopenharmony_ci			[CLK_USB2H0_CCE]			= &clk_usb2h0_cce.common.hw,
56662306a36Sopenharmony_ci			[CLK_USB2H1_PLLEN]			= &clk_usb2h1_pllen.common.hw,
56762306a36Sopenharmony_ci			[CLK_USB2H1_PHY]			= &clk_usb2h1_phy.common.hw,
56862306a36Sopenharmony_ci			[CLK_USB2H1_CCE]			= &clk_usb2h1_cce.common.hw,
56962306a36Sopenharmony_ci			[CLK_TVOUT]				= &clk_tvout.common.hw,
57062306a36Sopenharmony_ci			[CLK_THERMAL_SENSOR]			= &clk_thermal_sensor.common.hw,
57162306a36Sopenharmony_ci			[CLK_IRC_SWITCH]			= &clk_irc_switch.common.hw,
57262306a36Sopenharmony_ci			[CLK_PCM1]				= &clk_pcm1.common.hw,
57362306a36Sopenharmony_ci		},
57462306a36Sopenharmony_ci		.num    = CLK_NR_CLKS,
57562306a36Sopenharmony_ci};
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_cistatic const struct owl_reset_map s700_resets[] = {
57862306a36Sopenharmony_ci	[RESET_DE]	= { CMU_DEVRST0, BIT(0) },
57962306a36Sopenharmony_ci	[RESET_LCD0]	= { CMU_DEVRST0, BIT(1) },
58062306a36Sopenharmony_ci	[RESET_DSI]	= { CMU_DEVRST0, BIT(2) },
58162306a36Sopenharmony_ci	[RESET_CSI]	= { CMU_DEVRST0, BIT(13) },
58262306a36Sopenharmony_ci	[RESET_SI]	= { CMU_DEVRST0, BIT(14) },
58362306a36Sopenharmony_ci	[RESET_I2C0]	= { CMU_DEVRST1, BIT(0) },
58462306a36Sopenharmony_ci	[RESET_I2C1]	= { CMU_DEVRST1, BIT(1) },
58562306a36Sopenharmony_ci	[RESET_I2C2]	= { CMU_DEVRST1, BIT(2) },
58662306a36Sopenharmony_ci	[RESET_I2C3]	= { CMU_DEVRST1, BIT(3) },
58762306a36Sopenharmony_ci	[RESET_SPI0]	= { CMU_DEVRST1, BIT(4) },
58862306a36Sopenharmony_ci	[RESET_SPI1]	= { CMU_DEVRST1, BIT(5) },
58962306a36Sopenharmony_ci	[RESET_SPI2]	= { CMU_DEVRST1, BIT(6) },
59062306a36Sopenharmony_ci	[RESET_SPI3]	= { CMU_DEVRST1, BIT(7) },
59162306a36Sopenharmony_ci	[RESET_UART0]	= { CMU_DEVRST1, BIT(8) },
59262306a36Sopenharmony_ci	[RESET_UART1]	= { CMU_DEVRST1, BIT(9) },
59362306a36Sopenharmony_ci	[RESET_UART2]	= { CMU_DEVRST1, BIT(10) },
59462306a36Sopenharmony_ci	[RESET_UART3]	= { CMU_DEVRST1, BIT(11) },
59562306a36Sopenharmony_ci	[RESET_UART4]	= { CMU_DEVRST1, BIT(12) },
59662306a36Sopenharmony_ci	[RESET_UART5]	= { CMU_DEVRST1, BIT(13) },
59762306a36Sopenharmony_ci	[RESET_UART6]	= { CMU_DEVRST1, BIT(14) },
59862306a36Sopenharmony_ci	[RESET_KEY]	= { CMU_DEVRST1, BIT(24) },
59962306a36Sopenharmony_ci	[RESET_GPIO]	= { CMU_DEVRST1, BIT(25) },
60062306a36Sopenharmony_ci	[RESET_AUDIO]	= { CMU_DEVRST1, BIT(29) },
60162306a36Sopenharmony_ci};
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic struct owl_clk_desc s700_clk_desc = {
60462306a36Sopenharmony_ci	.clks       = s700_clks,
60562306a36Sopenharmony_ci	.num_clks   = ARRAY_SIZE(s700_clks),
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci	.hw_clks    = &s700_hw_clks,
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ci	.resets     = s700_resets,
61062306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(s700_resets),
61162306a36Sopenharmony_ci};
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_cistatic int s700_clk_probe(struct platform_device *pdev)
61462306a36Sopenharmony_ci{
61562306a36Sopenharmony_ci	struct owl_clk_desc *desc;
61662306a36Sopenharmony_ci	struct owl_reset *reset;
61762306a36Sopenharmony_ci	int ret;
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_ci	desc = &s700_clk_desc;
62062306a36Sopenharmony_ci	owl_clk_regmap_init(pdev, desc);
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci	/*
62362306a36Sopenharmony_ci	 * FIXME: Reset controller registration should be moved to
62462306a36Sopenharmony_ci	 * common code, once all SoCs of Owl family supports it.
62562306a36Sopenharmony_ci	 */
62662306a36Sopenharmony_ci	reset = devm_kzalloc(&pdev->dev, sizeof(*reset), GFP_KERNEL);
62762306a36Sopenharmony_ci	if (!reset)
62862306a36Sopenharmony_ci		return -ENOMEM;
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_ci	reset->rcdev.of_node = pdev->dev.of_node;
63162306a36Sopenharmony_ci	reset->rcdev.ops = &owl_reset_ops;
63262306a36Sopenharmony_ci	reset->rcdev.nr_resets = desc->num_resets;
63362306a36Sopenharmony_ci	reset->reset_map = desc->resets;
63462306a36Sopenharmony_ci	reset->regmap = desc->regmap;
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_ci	ret = devm_reset_controller_register(&pdev->dev, &reset->rcdev);
63762306a36Sopenharmony_ci	if (ret)
63862306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to register reset controller\n");
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_ci	return owl_clk_probe(&pdev->dev, desc->hw_clks);
64162306a36Sopenharmony_ci}
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_cistatic const struct of_device_id s700_clk_of_match[] = {
64462306a36Sopenharmony_ci	{ .compatible = "actions,s700-cmu", },
64562306a36Sopenharmony_ci	{ /* sentinel */ }
64662306a36Sopenharmony_ci};
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_cistatic struct platform_driver s700_clk_driver = {
64962306a36Sopenharmony_ci	.probe = s700_clk_probe,
65062306a36Sopenharmony_ci	.driver = {
65162306a36Sopenharmony_ci		.name = "s700-cmu",
65262306a36Sopenharmony_ci		.of_match_table = s700_clk_of_match
65362306a36Sopenharmony_ci	},
65462306a36Sopenharmony_ci};
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_cistatic int __init s700_clk_init(void)
65762306a36Sopenharmony_ci{
65862306a36Sopenharmony_ci	return platform_driver_register(&s700_clk_driver);
65962306a36Sopenharmony_ci}
66062306a36Sopenharmony_cicore_initcall(s700_clk_init);
661